David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2 | /* |
| 3 | * R-Car MSTP clocks |
| 4 | * |
| 5 | * Copyright (C) 2013 Ideas On Board SPRL |
| 6 | * Copyright (C) 2015 Glider bvba |
| 7 | * |
| 8 | * Contact: Laurent Pinchart <laurent.pinchart@ideasonboard.com> |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | #include <linux/clk.h> |
| 12 | #include <linux/clk-provider.h> |
| 13 | #include <linux/clkdev.h> |
| 14 | #include <linux/clk/renesas.h> |
| 15 | #include <linux/device.h> |
| 16 | #include <linux/io.h> |
| 17 | #include <linux/of.h> |
| 18 | #include <linux/of_address.h> |
| 19 | #include <linux/pm_clock.h> |
| 20 | #include <linux/pm_domain.h> |
| 21 | #include <linux/spinlock.h> |
| 22 | |
| 23 | /* |
| 24 | * MSTP clocks. We can't use standard gate clocks as we need to poll on the |
| 25 | * status register when enabling the clock. |
| 26 | */ |
| 27 | |
| 28 | #define MSTP_MAX_CLOCKS 32 |
| 29 | |
| 30 | /** |
| 31 | * struct mstp_clock_group - MSTP gating clocks group |
| 32 | * |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 33 | * @data: clock specifier translation for clocks in this group |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 34 | * @smstpcr: module stop control register |
| 35 | * @mstpsr: module stop status register (optional) |
| 36 | * @lock: protects writes to SMSTPCR |
| 37 | * @width_8bit: registers are 8-bit, not 32-bit |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 38 | * @clks: clocks in this group |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 39 | */ |
| 40 | struct mstp_clock_group { |
| 41 | struct clk_onecell_data data; |
| 42 | void __iomem *smstpcr; |
| 43 | void __iomem *mstpsr; |
| 44 | spinlock_t lock; |
| 45 | bool width_8bit; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 46 | struct clk *clks[]; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 47 | }; |
| 48 | |
| 49 | /** |
| 50 | * struct mstp_clock - MSTP gating clock |
| 51 | * @hw: handle between common and hardware-specific interfaces |
| 52 | * @bit_index: control bit index |
| 53 | * @group: MSTP clocks group |
| 54 | */ |
| 55 | struct mstp_clock { |
| 56 | struct clk_hw hw; |
| 57 | u32 bit_index; |
| 58 | struct mstp_clock_group *group; |
| 59 | }; |
| 60 | |
| 61 | #define to_mstp_clock(_hw) container_of(_hw, struct mstp_clock, hw) |
| 62 | |
| 63 | static inline u32 cpg_mstp_read(struct mstp_clock_group *group, |
| 64 | u32 __iomem *reg) |
| 65 | { |
| 66 | return group->width_8bit ? readb(reg) : readl(reg); |
| 67 | } |
| 68 | |
| 69 | static inline void cpg_mstp_write(struct mstp_clock_group *group, u32 val, |
| 70 | u32 __iomem *reg) |
| 71 | { |
| 72 | group->width_8bit ? writeb(val, reg) : writel(val, reg); |
| 73 | } |
| 74 | |
| 75 | static int cpg_mstp_clock_endisable(struct clk_hw *hw, bool enable) |
| 76 | { |
| 77 | struct mstp_clock *clock = to_mstp_clock(hw); |
| 78 | struct mstp_clock_group *group = clock->group; |
| 79 | u32 bitmask = BIT(clock->bit_index); |
| 80 | unsigned long flags; |
| 81 | unsigned int i; |
| 82 | u32 value; |
| 83 | |
| 84 | spin_lock_irqsave(&group->lock, flags); |
| 85 | |
| 86 | value = cpg_mstp_read(group, group->smstpcr); |
| 87 | if (enable) |
| 88 | value &= ~bitmask; |
| 89 | else |
| 90 | value |= bitmask; |
| 91 | cpg_mstp_write(group, value, group->smstpcr); |
| 92 | |
| 93 | if (!group->mstpsr) { |
| 94 | /* dummy read to ensure write has completed */ |
| 95 | cpg_mstp_read(group, group->smstpcr); |
| 96 | barrier_data(group->smstpcr); |
| 97 | } |
| 98 | |
| 99 | spin_unlock_irqrestore(&group->lock, flags); |
| 100 | |
| 101 | if (!enable || !group->mstpsr) |
| 102 | return 0; |
| 103 | |
| 104 | for (i = 1000; i > 0; --i) { |
| 105 | if (!(cpg_mstp_read(group, group->mstpsr) & bitmask)) |
| 106 | break; |
| 107 | cpu_relax(); |
| 108 | } |
| 109 | |
| 110 | if (!i) { |
| 111 | pr_err("%s: failed to enable %p[%d]\n", __func__, |
| 112 | group->smstpcr, clock->bit_index); |
| 113 | return -ETIMEDOUT; |
| 114 | } |
| 115 | |
| 116 | return 0; |
| 117 | } |
| 118 | |
| 119 | static int cpg_mstp_clock_enable(struct clk_hw *hw) |
| 120 | { |
| 121 | return cpg_mstp_clock_endisable(hw, true); |
| 122 | } |
| 123 | |
| 124 | static void cpg_mstp_clock_disable(struct clk_hw *hw) |
| 125 | { |
| 126 | cpg_mstp_clock_endisable(hw, false); |
| 127 | } |
| 128 | |
| 129 | static int cpg_mstp_clock_is_enabled(struct clk_hw *hw) |
| 130 | { |
| 131 | struct mstp_clock *clock = to_mstp_clock(hw); |
| 132 | struct mstp_clock_group *group = clock->group; |
| 133 | u32 value; |
| 134 | |
| 135 | if (group->mstpsr) |
| 136 | value = cpg_mstp_read(group, group->mstpsr); |
| 137 | else |
| 138 | value = cpg_mstp_read(group, group->smstpcr); |
| 139 | |
| 140 | return !(value & BIT(clock->bit_index)); |
| 141 | } |
| 142 | |
| 143 | static const struct clk_ops cpg_mstp_clock_ops = { |
| 144 | .enable = cpg_mstp_clock_enable, |
| 145 | .disable = cpg_mstp_clock_disable, |
| 146 | .is_enabled = cpg_mstp_clock_is_enabled, |
| 147 | }; |
| 148 | |
| 149 | static struct clk * __init cpg_mstp_clock_register(const char *name, |
| 150 | const char *parent_name, unsigned int index, |
| 151 | struct mstp_clock_group *group) |
| 152 | { |
| 153 | struct clk_init_data init; |
| 154 | struct mstp_clock *clock; |
| 155 | struct clk *clk; |
| 156 | |
| 157 | clock = kzalloc(sizeof(*clock), GFP_KERNEL); |
| 158 | if (!clock) |
| 159 | return ERR_PTR(-ENOMEM); |
| 160 | |
| 161 | init.name = name; |
| 162 | init.ops = &cpg_mstp_clock_ops; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 163 | init.flags = CLK_SET_RATE_PARENT; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 164 | /* INTC-SYS is the module clock of the GIC, and must not be disabled */ |
| 165 | if (!strcmp(name, "intc-sys")) { |
| 166 | pr_debug("MSTP %s setting CLK_IS_CRITICAL\n", name); |
| 167 | init.flags |= CLK_IS_CRITICAL; |
| 168 | } |
| 169 | init.parent_names = &parent_name; |
| 170 | init.num_parents = 1; |
| 171 | |
| 172 | clock->bit_index = index; |
| 173 | clock->group = group; |
| 174 | clock->hw.init = &init; |
| 175 | |
| 176 | clk = clk_register(NULL, &clock->hw); |
| 177 | |
| 178 | if (IS_ERR(clk)) |
| 179 | kfree(clock); |
| 180 | |
| 181 | return clk; |
| 182 | } |
| 183 | |
| 184 | static void __init cpg_mstp_clocks_init(struct device_node *np) |
| 185 | { |
| 186 | struct mstp_clock_group *group; |
| 187 | const char *idxname; |
| 188 | struct clk **clks; |
| 189 | unsigned int i; |
| 190 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 191 | group = kzalloc(struct_size(group, clks, MSTP_MAX_CLOCKS), GFP_KERNEL); |
| 192 | if (group == NULL) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 193 | kfree(group); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 194 | return; |
| 195 | } |
| 196 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 197 | clks = group->clks; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 198 | spin_lock_init(&group->lock); |
| 199 | group->data.clks = clks; |
| 200 | |
| 201 | group->smstpcr = of_iomap(np, 0); |
| 202 | group->mstpsr = of_iomap(np, 1); |
| 203 | |
| 204 | if (group->smstpcr == NULL) { |
| 205 | pr_err("%s: failed to remap SMSTPCR\n", __func__); |
| 206 | kfree(group); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 207 | return; |
| 208 | } |
| 209 | |
| 210 | if (of_device_is_compatible(np, "renesas,r7s72100-mstp-clocks")) |
| 211 | group->width_8bit = true; |
| 212 | |
| 213 | for (i = 0; i < MSTP_MAX_CLOCKS; ++i) |
| 214 | clks[i] = ERR_PTR(-ENOENT); |
| 215 | |
| 216 | if (of_find_property(np, "clock-indices", &i)) |
| 217 | idxname = "clock-indices"; |
| 218 | else |
| 219 | idxname = "renesas,clock-indices"; |
| 220 | |
| 221 | for (i = 0; i < MSTP_MAX_CLOCKS; ++i) { |
| 222 | const char *parent_name; |
| 223 | const char *name; |
| 224 | u32 clkidx; |
| 225 | int ret; |
| 226 | |
| 227 | /* Skip clocks with no name. */ |
| 228 | ret = of_property_read_string_index(np, "clock-output-names", |
| 229 | i, &name); |
| 230 | if (ret < 0 || strlen(name) == 0) |
| 231 | continue; |
| 232 | |
| 233 | parent_name = of_clk_get_parent_name(np, i); |
| 234 | ret = of_property_read_u32_index(np, idxname, i, &clkidx); |
| 235 | if (parent_name == NULL || ret < 0) |
| 236 | break; |
| 237 | |
| 238 | if (clkidx >= MSTP_MAX_CLOCKS) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 239 | pr_err("%s: invalid clock %pOFn %s index %u\n", |
| 240 | __func__, np, name, clkidx); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 241 | continue; |
| 242 | } |
| 243 | |
| 244 | clks[clkidx] = cpg_mstp_clock_register(name, parent_name, |
| 245 | clkidx, group); |
| 246 | if (!IS_ERR(clks[clkidx])) { |
| 247 | group->data.clk_num = max(group->data.clk_num, |
| 248 | clkidx + 1); |
| 249 | /* |
| 250 | * Register a clkdev to let board code retrieve the |
| 251 | * clock by name and register aliases for non-DT |
| 252 | * devices. |
| 253 | * |
| 254 | * FIXME: Remove this when all devices that require a |
| 255 | * clock will be instantiated from DT. |
| 256 | */ |
| 257 | clk_register_clkdev(clks[clkidx], name, NULL); |
| 258 | } else { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 259 | pr_err("%s: failed to register %pOFn %s clock (%ld)\n", |
| 260 | __func__, np, name, PTR_ERR(clks[clkidx])); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 261 | } |
| 262 | } |
| 263 | |
| 264 | of_clk_add_provider(np, of_clk_src_onecell_get, &group->data); |
| 265 | } |
| 266 | CLK_OF_DECLARE(cpg_mstp_clks, "renesas,cpg-mstp-clocks", cpg_mstp_clocks_init); |
| 267 | |
| 268 | int cpg_mstp_attach_dev(struct generic_pm_domain *unused, struct device *dev) |
| 269 | { |
| 270 | struct device_node *np = dev->of_node; |
| 271 | struct of_phandle_args clkspec; |
| 272 | struct clk *clk; |
| 273 | int i = 0; |
| 274 | int error; |
| 275 | |
| 276 | while (!of_parse_phandle_with_args(np, "clocks", "#clock-cells", i, |
| 277 | &clkspec)) { |
| 278 | if (of_device_is_compatible(clkspec.np, |
| 279 | "renesas,cpg-mstp-clocks")) |
| 280 | goto found; |
| 281 | |
| 282 | /* BSC on r8a73a4/sh73a0 uses zb_clk instead of an mstp clock */ |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 283 | if (of_node_name_eq(clkspec.np, "zb_clk")) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 284 | goto found; |
| 285 | |
| 286 | of_node_put(clkspec.np); |
| 287 | i++; |
| 288 | } |
| 289 | |
| 290 | return 0; |
| 291 | |
| 292 | found: |
| 293 | clk = of_clk_get_from_provider(&clkspec); |
| 294 | of_node_put(clkspec.np); |
| 295 | |
| 296 | if (IS_ERR(clk)) |
| 297 | return PTR_ERR(clk); |
| 298 | |
| 299 | error = pm_clk_create(dev); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 300 | if (error) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 301 | goto fail_put; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 302 | |
| 303 | error = pm_clk_add_clk(dev, clk); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 304 | if (error) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 305 | goto fail_destroy; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 306 | |
| 307 | return 0; |
| 308 | |
| 309 | fail_destroy: |
| 310 | pm_clk_destroy(dev); |
| 311 | fail_put: |
| 312 | clk_put(clk); |
| 313 | return error; |
| 314 | } |
| 315 | |
| 316 | void cpg_mstp_detach_dev(struct generic_pm_domain *unused, struct device *dev) |
| 317 | { |
| 318 | if (!pm_clk_no_clocks(dev)) |
| 319 | pm_clk_destroy(dev); |
| 320 | } |
| 321 | |
| 322 | void __init cpg_mstp_add_clk_domain(struct device_node *np) |
| 323 | { |
| 324 | struct generic_pm_domain *pd; |
| 325 | u32 ncells; |
| 326 | |
| 327 | if (of_property_read_u32(np, "#power-domain-cells", &ncells)) { |
| 328 | pr_warn("%pOF lacks #power-domain-cells\n", np); |
| 329 | return; |
| 330 | } |
| 331 | |
| 332 | pd = kzalloc(sizeof(*pd), GFP_KERNEL); |
| 333 | if (!pd) |
| 334 | return; |
| 335 | |
| 336 | pd->name = np->name; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 337 | pd->flags = GENPD_FLAG_PM_CLK | GENPD_FLAG_ALWAYS_ON | |
| 338 | GENPD_FLAG_ACTIVE_WAKEUP; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 339 | pd->attach_dev = cpg_mstp_attach_dev; |
| 340 | pd->detach_dev = cpg_mstp_detach_dev; |
| 341 | pm_genpd_init(pd, &pm_domain_always_on_gov, false); |
| 342 | |
| 343 | of_genpd_add_provider_simple(np, pd); |
| 344 | } |