blob: 2b65ffb3bd76edf3928fe64abbd03f8fe842c374 [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001/*
2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/irq.h>
40#include <linux/spinlock_types.h>
41#include <linux/semaphore.h>
42#include <linux/slab.h>
43#include <linux/vmalloc.h>
David Brazdil0f672f62019-12-10 10:32:29 +000044#include <linux/xarray.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000045#include <linux/workqueue.h>
46#include <linux/mempool.h>
47#include <linux/interrupt.h>
48#include <linux/idr.h>
David Brazdil0f672f62019-12-10 10:32:29 +000049#include <linux/notifier.h>
50#include <linux/refcount.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000051
52#include <linux/mlx5/device.h>
53#include <linux/mlx5/doorbell.h>
David Brazdil0f672f62019-12-10 10:32:29 +000054#include <linux/mlx5/eq.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000055#include <linux/timecounter.h>
56#include <linux/ptp_clock_kernel.h>
David Brazdil0f672f62019-12-10 10:32:29 +000057#include <net/devlink.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000058
59enum {
60 MLX5_BOARD_ID_LEN = 64,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000061};
62
63enum {
64 /* one minute for the sake of bringup. Generally, commands must always
65 * complete and we may need to increase this timeout value
66 */
67 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
68 MLX5_CMD_WQ_MAX_NAME = 32,
69};
70
71enum {
72 CMD_OWNER_SW = 0x0,
73 CMD_OWNER_HW = 0x1,
74 CMD_STATUS_SUCCESS = 0,
75};
76
77enum mlx5_sqp_t {
78 MLX5_SQP_SMI = 0,
79 MLX5_SQP_GSI = 1,
80 MLX5_SQP_IEEE_1588 = 2,
81 MLX5_SQP_SNIFFER = 3,
82 MLX5_SQP_SYNC_UMR = 4,
83};
84
85enum {
86 MLX5_MAX_PORTS = 2,
87};
88
89enum {
David Brazdil0f672f62019-12-10 10:32:29 +000090 MLX5_ATOMIC_MODE_OFFSET = 16,
91 MLX5_ATOMIC_MODE_IB_COMP = 1,
92 MLX5_ATOMIC_MODE_CX = 2,
93 MLX5_ATOMIC_MODE_8B = 3,
94 MLX5_ATOMIC_MODE_16B = 4,
95 MLX5_ATOMIC_MODE_32B = 5,
96 MLX5_ATOMIC_MODE_64B = 6,
97 MLX5_ATOMIC_MODE_128B = 7,
98 MLX5_ATOMIC_MODE_256B = 8,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000099};
100
101enum {
102 MLX5_REG_QPTS = 0x4002,
103 MLX5_REG_QETCR = 0x4005,
104 MLX5_REG_QTCT = 0x400a,
105 MLX5_REG_QPDPM = 0x4013,
106 MLX5_REG_QCAM = 0x4019,
107 MLX5_REG_DCBX_PARAM = 0x4020,
108 MLX5_REG_DCBX_APP = 0x4021,
109 MLX5_REG_FPGA_CAP = 0x4022,
110 MLX5_REG_FPGA_CTRL = 0x4023,
111 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
David Brazdil0f672f62019-12-10 10:32:29 +0000112 MLX5_REG_CORE_DUMP = 0x402e,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000113 MLX5_REG_PCAP = 0x5001,
114 MLX5_REG_PMTU = 0x5003,
115 MLX5_REG_PTYS = 0x5004,
116 MLX5_REG_PAOS = 0x5006,
117 MLX5_REG_PFCC = 0x5007,
118 MLX5_REG_PPCNT = 0x5008,
119 MLX5_REG_PPTB = 0x500b,
120 MLX5_REG_PBMC = 0x500c,
121 MLX5_REG_PMAOS = 0x5012,
122 MLX5_REG_PUDE = 0x5009,
123 MLX5_REG_PMPE = 0x5010,
124 MLX5_REG_PELC = 0x500e,
125 MLX5_REG_PVLC = 0x500f,
126 MLX5_REG_PCMR = 0x5041,
127 MLX5_REG_PMLP = 0x5002,
David Brazdil0f672f62019-12-10 10:32:29 +0000128 MLX5_REG_PPLM = 0x5023,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000129 MLX5_REG_PCAM = 0x507f,
130 MLX5_REG_NODE_DESC = 0x6001,
131 MLX5_REG_HOST_ENDIANNESS = 0x7004,
132 MLX5_REG_MCIA = 0x9014,
133 MLX5_REG_MLCR = 0x902b,
134 MLX5_REG_MTRC_CAP = 0x9040,
135 MLX5_REG_MTRC_CONF = 0x9041,
136 MLX5_REG_MTRC_STDB = 0x9042,
137 MLX5_REG_MTRC_CTRL = 0x9043,
David Brazdil0f672f62019-12-10 10:32:29 +0000138 MLX5_REG_MPEIN = 0x9050,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000139 MLX5_REG_MPCNT = 0x9051,
140 MLX5_REG_MTPPS = 0x9053,
141 MLX5_REG_MTPPSE = 0x9054,
142 MLX5_REG_MPEGC = 0x9056,
David Brazdil0f672f62019-12-10 10:32:29 +0000143 MLX5_REG_MCQS = 0x9060,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000144 MLX5_REG_MCQI = 0x9061,
145 MLX5_REG_MCC = 0x9062,
146 MLX5_REG_MCDA = 0x9063,
147 MLX5_REG_MCAM = 0x907f,
148};
149
150enum mlx5_qpts_trust_state {
151 MLX5_QPTS_TRUST_PCP = 1,
152 MLX5_QPTS_TRUST_DSCP = 2,
153};
154
155enum mlx5_dcbx_oper_mode {
156 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
157 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
158};
159
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000160enum {
161 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
162 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
David Brazdil0f672f62019-12-10 10:32:29 +0000163 MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
164 MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000165};
166
167enum mlx5_page_fault_resume_flags {
168 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
169 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
170 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
171 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
172};
173
174enum dbg_rsc_type {
175 MLX5_DBG_RSC_QP,
176 MLX5_DBG_RSC_EQ,
177 MLX5_DBG_RSC_CQ,
178};
179
180enum port_state_policy {
181 MLX5_POLICY_DOWN = 0,
182 MLX5_POLICY_UP = 1,
183 MLX5_POLICY_FOLLOW = 2,
184 MLX5_POLICY_INVALID = 0xffffffff
185};
186
David Brazdil0f672f62019-12-10 10:32:29 +0000187enum mlx5_coredev_type {
188 MLX5_COREDEV_PF,
189 MLX5_COREDEV_VF
190};
191
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000192struct mlx5_field_desc {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000193 int i;
194};
195
196struct mlx5_rsc_debug {
197 struct mlx5_core_dev *dev;
198 void *object;
199 enum dbg_rsc_type type;
200 struct dentry *root;
201 struct mlx5_field_desc fields[0];
202};
203
204enum mlx5_dev_event {
David Brazdil0f672f62019-12-10 10:32:29 +0000205 MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */
206 MLX5_DEV_EVENT_PORT_AFFINITY = 129,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000207};
208
209enum mlx5_port_status {
210 MLX5_PORT_UP = 1,
211 MLX5_PORT_DOWN = 2,
212};
213
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000214struct mlx5_bfreg_info {
215 u32 *sys_pages;
216 int num_low_latency_bfregs;
217 unsigned int *count;
218
219 /*
220 * protect bfreg allocation data structs
221 */
222 struct mutex lock;
223 u32 ver;
224 bool lib_uar_4k;
225 u32 num_sys_pages;
226 u32 num_static_sys_pages;
227 u32 total_num_bfregs;
228 u32 num_dyn_bfregs;
229};
230
231struct mlx5_cmd_first {
232 __be32 data[4];
233};
234
235struct mlx5_cmd_msg {
236 struct list_head list;
237 struct cmd_msg_cache *parent;
238 u32 len;
239 struct mlx5_cmd_first first;
240 struct mlx5_cmd_mailbox *next;
241};
242
243struct mlx5_cmd_debug {
244 struct dentry *dbg_root;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000245 void *in_msg;
246 void *out_msg;
247 u8 status;
248 u16 inlen;
249 u16 outlen;
250};
251
252struct cmd_msg_cache {
253 /* protect block chain allocations
254 */
255 spinlock_t lock;
256 struct list_head head;
257 unsigned int max_inbox_size;
258 unsigned int num_ent;
259};
260
261enum {
262 MLX5_NUM_COMMAND_CACHES = 5,
263};
264
265struct mlx5_cmd_stats {
266 u64 sum;
267 u64 n;
268 struct dentry *root;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000269 /* protect command average calculations */
270 spinlock_t lock;
271};
272
273struct mlx5_cmd {
David Brazdil0f672f62019-12-10 10:32:29 +0000274 struct mlx5_nb nb;
275
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000276 void *cmd_alloc_buf;
277 dma_addr_t alloc_dma;
278 int alloc_size;
279 void *cmd_buf;
280 dma_addr_t dma;
281 u16 cmdif_rev;
282 u8 log_sz;
283 u8 log_stride;
284 int max_reg_cmds;
285 int events;
286 u32 __iomem *vector;
287
288 /* protect command queue allocations
289 */
290 spinlock_t alloc_lock;
291
292 /* protect token allocations
293 */
294 spinlock_t token_lock;
295 u8 token;
296 unsigned long bitmask;
297 char wq_name[MLX5_CMD_WQ_MAX_NAME];
298 struct workqueue_struct *wq;
299 struct semaphore sem;
300 struct semaphore pages_sem;
301 int mode;
Olivier Deprez0e641232021-09-23 10:07:05 +0200302 u16 allowed_opcode;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000303 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
304 struct dma_pool *pool;
305 struct mlx5_cmd_debug dbg;
306 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
307 int checksum_disabled;
308 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
309};
310
311struct mlx5_port_caps {
312 int gid_table_len;
313 int pkey_table_len;
314 u8 ext_port_cap;
315 bool has_smi;
316};
317
318struct mlx5_cmd_mailbox {
319 void *buf;
320 dma_addr_t dma;
321 struct mlx5_cmd_mailbox *next;
322};
323
324struct mlx5_buf_list {
325 void *buf;
326 dma_addr_t map;
327};
328
329struct mlx5_frag_buf {
330 struct mlx5_buf_list *frags;
331 int npages;
332 int size;
333 u8 page_shift;
334};
335
336struct mlx5_frag_buf_ctrl {
David Brazdil0f672f62019-12-10 10:32:29 +0000337 struct mlx5_buf_list *frags;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000338 u32 sz_m1;
339 u16 frag_sz_m1;
340 u16 strides_offset;
341 u8 log_sz;
342 u8 log_stride;
343 u8 log_frag_strides;
344};
345
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000346struct mlx5_core_psv {
347 u32 psv_idx;
348 struct psv_layout {
349 u32 pd;
350 u16 syndrome;
351 u16 reserved;
352 u16 bg;
353 u16 app_tag;
354 u32 ref_tag;
355 } psv;
356};
357
358struct mlx5_core_sig_ctx {
359 struct mlx5_core_psv psv_memory;
360 struct mlx5_core_psv psv_wire;
361 struct ib_sig_err err_item;
362 bool sig_status_checked;
363 bool sig_err_exists;
364 u32 sigerr_count;
365};
366
367enum {
368 MLX5_MKEY_MR = 1,
369 MLX5_MKEY_MW,
David Brazdil0f672f62019-12-10 10:32:29 +0000370 MLX5_MKEY_INDIRECT_DEVX,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000371};
372
373struct mlx5_core_mkey {
374 u64 iova;
375 u64 size;
376 u32 key;
377 u32 pd;
378 u32 type;
379};
380
381#define MLX5_24BIT_MASK ((1 << 24) - 1)
382
383enum mlx5_res_type {
384 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
385 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
386 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
387 MLX5_RES_SRQ = 3,
388 MLX5_RES_XSRQ = 4,
389 MLX5_RES_XRQ = 5,
390 MLX5_RES_DCT = MLX5_EVENT_QUEUE_TYPE_DCT,
391};
392
393struct mlx5_core_rsc_common {
394 enum mlx5_res_type res;
David Brazdil0f672f62019-12-10 10:32:29 +0000395 refcount_t refcount;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000396 struct completion free;
397};
398
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000399struct mlx5_uars_page {
400 void __iomem *map;
401 bool wc;
402 u32 index;
403 struct list_head list;
404 unsigned int bfregs;
405 unsigned long *reg_bitmap; /* for non fast path bf regs */
406 unsigned long *fp_bitmap;
407 unsigned int reg_avail;
408 unsigned int fp_avail;
409 struct kref ref_count;
410 struct mlx5_core_dev *mdev;
411};
412
413struct mlx5_bfreg_head {
414 /* protect blue flame registers allocations */
415 struct mutex lock;
416 struct list_head list;
417};
418
419struct mlx5_bfreg_data {
420 struct mlx5_bfreg_head reg_head;
421 struct mlx5_bfreg_head wc_head;
422};
423
424struct mlx5_sq_bfreg {
425 void __iomem *map;
426 struct mlx5_uars_page *up;
427 bool wc;
428 u32 index;
429 unsigned int offset;
430};
431
432struct mlx5_core_health {
433 struct health_buffer __iomem *health;
434 __be32 __iomem *health_counter;
435 struct timer_list timer;
436 u32 prev;
437 int miss_counter;
David Brazdil0f672f62019-12-10 10:32:29 +0000438 u8 synd;
439 u32 fatal_error;
440 u32 crdump_size;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000441 /* wq spinlock to synchronize draining */
442 spinlock_t wq_lock;
443 struct workqueue_struct *wq;
444 unsigned long flags;
David Brazdil0f672f62019-12-10 10:32:29 +0000445 struct work_struct fatal_report_work;
446 struct work_struct report_work;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000447 struct delayed_work recover_work;
David Brazdil0f672f62019-12-10 10:32:29 +0000448 struct devlink_health_reporter *fw_reporter;
449 struct devlink_health_reporter *fw_fatal_reporter;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000450};
451
452struct mlx5_qp_table {
David Brazdil0f672f62019-12-10 10:32:29 +0000453 struct notifier_block nb;
454
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000455 /* protect radix tree
456 */
457 spinlock_t lock;
458 struct radix_tree_root tree;
459};
460
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000461struct mlx5_vf_context {
462 int enabled;
463 u64 port_guid;
464 u64 node_guid;
465 enum port_state_policy policy;
466};
467
468struct mlx5_core_sriov {
469 struct mlx5_vf_context *vfs_ctx;
470 int num_vfs;
David Brazdil0f672f62019-12-10 10:32:29 +0000471 u16 max_vfs;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000472};
473
David Brazdil0f672f62019-12-10 10:32:29 +0000474struct mlx5_fc_pool {
475 struct mlx5_core_dev *dev;
476 struct mutex pool_lock; /* protects pool lists */
477 struct list_head fully_used;
478 struct list_head partially_used;
479 struct list_head unused;
480 int available_fcs;
481 int used_fcs;
482 int threshold;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000483};
484
485struct mlx5_fc_stats {
David Brazdil0f672f62019-12-10 10:32:29 +0000486 spinlock_t counters_idr_lock; /* protects counters_idr */
487 struct idr counters_idr;
488 struct list_head counters;
489 struct llist_head addlist;
490 struct llist_head dellist;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000491
492 struct workqueue_struct *wq;
493 struct delayed_work work;
494 unsigned long next_query;
495 unsigned long sampling_interval; /* jiffies */
David Brazdil0f672f62019-12-10 10:32:29 +0000496 u32 *bulk_query_out;
497 struct mlx5_fc_pool fc_pool;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000498};
499
David Brazdil0f672f62019-12-10 10:32:29 +0000500struct mlx5_events;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000501struct mlx5_mpfs;
502struct mlx5_eswitch;
503struct mlx5_lag;
David Brazdil0f672f62019-12-10 10:32:29 +0000504struct mlx5_devcom;
505struct mlx5_eq_table;
506struct mlx5_irq_table;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000507
508struct mlx5_rate_limit {
509 u32 rate;
510 u32 max_burst_sz;
511 u16 typical_pkt_sz;
512};
513
514struct mlx5_rl_entry {
515 struct mlx5_rate_limit rl;
516 u16 index;
517 u16 refcount;
518};
519
520struct mlx5_rl_table {
521 /* protect rate limit table */
522 struct mutex rl_lock;
523 u16 max_size;
524 u32 max_rate;
525 u32 min_rate;
526 struct mlx5_rl_entry *rl_entry;
527};
528
David Brazdil0f672f62019-12-10 10:32:29 +0000529struct mlx5_core_roce {
530 struct mlx5_flow_table *ft;
531 struct mlx5_flow_group *fg;
532 struct mlx5_flow_handle *allow_rule;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000533};
534
535struct mlx5_priv {
David Brazdil0f672f62019-12-10 10:32:29 +0000536 /* IRQ table valid only for real pci devices PF or VF */
537 struct mlx5_irq_table *irq_table;
538 struct mlx5_eq_table *eq_table;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000539
540 /* pages stuff */
David Brazdil0f672f62019-12-10 10:32:29 +0000541 struct mlx5_nb pg_nb;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000542 struct workqueue_struct *pg_wq;
543 struct rb_root page_root;
544 int fw_pages;
545 atomic_t reg_pages;
546 struct list_head free_list;
547 int vfs_pages;
David Brazdil0f672f62019-12-10 10:32:29 +0000548 int peer_pf_pages;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000549
550 struct mlx5_core_health health;
551
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000552 /* start: qp staff */
553 struct mlx5_qp_table qp_table;
554 struct dentry *qp_debugfs;
555 struct dentry *eq_debugfs;
556 struct dentry *cq_debugfs;
557 struct dentry *cmdif_debugfs;
558 /* end: qp staff */
559
David Brazdil0f672f62019-12-10 10:32:29 +0000560 struct xarray mkey_table;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000561
562 /* start: alloc staff */
563 /* protect buffer alocation according to numa node */
564 struct mutex alloc_mutex;
565 int numa_node;
566
567 struct mutex pgdir_mutex;
568 struct list_head pgdir_list;
569 /* end: alloc staff */
570 struct dentry *dbg_root;
571
572 /* protect mkey key part */
573 spinlock_t mkey_lock;
574 u8 mkey_key;
575
576 struct list_head dev_list;
577 struct list_head ctx_list;
578 spinlock_t ctx_lock;
David Brazdil0f672f62019-12-10 10:32:29 +0000579 struct mlx5_events *events;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000580
581 struct mlx5_flow_steering *steering;
582 struct mlx5_mpfs *mpfs;
583 struct mlx5_eswitch *eswitch;
584 struct mlx5_core_sriov sriov;
585 struct mlx5_lag *lag;
David Brazdil0f672f62019-12-10 10:32:29 +0000586 struct mlx5_devcom *devcom;
587 struct mlx5_core_roce roce;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000588 struct mlx5_fc_stats fc_stats;
589 struct mlx5_rl_table rl_table;
590
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000591 struct mlx5_bfreg_data bfregs;
592 struct mlx5_uars_page *uar;
593};
594
595enum mlx5_device_state {
David Brazdil0f672f62019-12-10 10:32:29 +0000596 MLX5_DEVICE_STATE_UNINITIALIZED,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000597 MLX5_DEVICE_STATE_UP,
598 MLX5_DEVICE_STATE_INTERNAL_ERROR,
599};
600
601enum mlx5_interface_state {
602 MLX5_INTERFACE_STATE_UP = BIT(0),
603};
604
605enum mlx5_pci_status {
606 MLX5_PCI_STATUS_DISABLED,
607 MLX5_PCI_STATUS_ENABLED,
608};
609
610enum mlx5_pagefault_type_flags {
611 MLX5_PFAULT_REQUESTOR = 1 << 0,
612 MLX5_PFAULT_WRITE = 1 << 1,
613 MLX5_PFAULT_RDMA = 1 << 2,
614};
615
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000616struct mlx5_td {
David Brazdil0f672f62019-12-10 10:32:29 +0000617 /* protects tirs list changes while tirs refresh */
618 struct mutex list_lock;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000619 struct list_head tirs_list;
620 u32 tdn;
621};
622
623struct mlx5e_resources {
624 u32 pdn;
625 struct mlx5_td td;
626 struct mlx5_core_mkey mkey;
627 struct mlx5_sq_bfreg bfreg;
628};
629
David Brazdil0f672f62019-12-10 10:32:29 +0000630enum mlx5_sw_icm_type {
631 MLX5_SW_ICM_TYPE_STEERING,
632 MLX5_SW_ICM_TYPE_HEADER_MODIFY,
633};
634
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000635#define MLX5_MAX_RESERVED_GIDS 8
636
637struct mlx5_rsvd_gids {
638 unsigned int start;
639 unsigned int count;
640 struct ida ida;
641};
642
643#define MAX_PIN_NUM 8
644struct mlx5_pps {
645 u8 pin_caps[MAX_PIN_NUM];
646 struct work_struct out_work;
647 u64 start[MAX_PIN_NUM];
648 u8 enabled;
649};
650
651struct mlx5_clock {
David Brazdil0f672f62019-12-10 10:32:29 +0000652 struct mlx5_core_dev *mdev;
653 struct mlx5_nb pps_nb;
654 seqlock_t lock;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000655 struct cyclecounter cycles;
656 struct timecounter tc;
657 struct hwtstamp_config hwtstamp_config;
658 u32 nominal_c_mult;
659 unsigned long overflow_period;
660 struct delayed_work overflow_work;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000661 struct ptp_clock *ptp;
662 struct ptp_clock_info ptp_info;
663 struct mlx5_pps pps_info;
664};
665
David Brazdil0f672f62019-12-10 10:32:29 +0000666struct mlx5_dm;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000667struct mlx5_fw_tracer;
668struct mlx5_vxlan;
David Brazdil0f672f62019-12-10 10:32:29 +0000669struct mlx5_geneve;
670struct mlx5_hv_vhca;
671
672#define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity))
673#define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000674
675struct mlx5_core_dev {
David Brazdil0f672f62019-12-10 10:32:29 +0000676 struct device *device;
677 enum mlx5_coredev_type coredev_type;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000678 struct pci_dev *pdev;
679 /* sync pci state */
680 struct mutex pci_status_mutex;
681 enum mlx5_pci_status pci_status;
682 u8 rev_id;
683 char board_id[MLX5_BOARD_ID_LEN];
684 struct mlx5_cmd cmd;
685 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
686 struct {
687 u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
688 u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
689 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
690 u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
691 u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
692 u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
David Brazdil0f672f62019-12-10 10:32:29 +0000693 u8 embedded_cpu;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000694 } caps;
David Brazdil0f672f62019-12-10 10:32:29 +0000695 u64 sys_image_guid;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000696 phys_addr_t iseg_base;
697 struct mlx5_init_seg __iomem *iseg;
David Brazdil0f672f62019-12-10 10:32:29 +0000698 phys_addr_t bar_addr;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000699 enum mlx5_device_state state;
700 /* sync interface state */
701 struct mutex intf_state_mutex;
702 unsigned long intf_state;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000703 struct mlx5_priv priv;
704 struct mlx5_profile *profile;
705 atomic_t num_qps;
706 u32 issi;
707 struct mlx5e_resources mlx5e_res;
David Brazdil0f672f62019-12-10 10:32:29 +0000708 struct mlx5_dm *dm;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000709 struct mlx5_vxlan *vxlan;
David Brazdil0f672f62019-12-10 10:32:29 +0000710 struct mlx5_geneve *geneve;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000711 struct {
712 struct mlx5_rsvd_gids reserved_gids;
713 u32 roce_en;
714 } roce;
715#ifdef CONFIG_MLX5_FPGA
716 struct mlx5_fpga_device *fpga;
717#endif
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000718 struct mlx5_clock clock;
719 struct mlx5_ib_clock_info *clock_info;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000720 struct mlx5_fw_tracer *tracer;
David Brazdil0f672f62019-12-10 10:32:29 +0000721 u32 vsc_addr;
722 struct mlx5_hv_vhca *hv_vhca;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000723};
724
725struct mlx5_db {
726 __be32 *db;
727 union {
728 struct mlx5_db_pgdir *pgdir;
729 struct mlx5_ib_user_db_page *user_page;
730 } u;
731 dma_addr_t dma;
732 int index;
733};
734
735enum {
736 MLX5_COMP_EQ_SIZE = 1024,
737};
738
739enum {
740 MLX5_PTYS_IB = 1 << 0,
741 MLX5_PTYS_EN = 1 << 2,
742};
743
744typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
745
746enum {
747 MLX5_CMD_ENT_STATE_PENDING_COMP,
748};
749
750struct mlx5_cmd_work_ent {
751 unsigned long state;
752 struct mlx5_cmd_msg *in;
753 struct mlx5_cmd_msg *out;
754 void *uout;
755 int uout_size;
756 mlx5_cmd_cbk_t callback;
757 struct delayed_work cb_timeout_work;
758 void *context;
759 int idx;
Olivier Deprez0e641232021-09-23 10:07:05 +0200760 struct completion handling;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000761 struct completion done;
762 struct mlx5_cmd *cmd;
763 struct work_struct work;
764 struct mlx5_cmd_layout *lay;
765 int ret;
766 int page_queue;
767 u8 status;
768 u8 token;
769 u64 ts1;
770 u64 ts2;
771 u16 op;
772 bool polling;
Olivier Deprez0e641232021-09-23 10:07:05 +0200773 /* Track the max comp handlers */
774 refcount_t refcnt;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000775};
776
777struct mlx5_pas {
778 u64 pa;
779 u8 log_sz;
780};
781
782enum phy_port_state {
783 MLX5_AAA_111
784};
785
786struct mlx5_hca_vport_context {
787 u32 field_select;
788 bool sm_virt_aware;
789 bool has_smi;
790 bool has_raw;
791 enum port_state_policy policy;
792 enum phy_port_state phys_state;
793 enum ib_port_state vport_state;
794 u8 port_physical_state;
795 u64 sys_image_guid;
796 u64 port_guid;
797 u64 node_guid;
798 u32 cap_mask1;
799 u32 cap_mask1_perm;
David Brazdil0f672f62019-12-10 10:32:29 +0000800 u16 cap_mask2;
801 u16 cap_mask2_perm;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000802 u16 lid;
803 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
804 u8 lmc;
805 u8 subnet_timeout;
806 u16 sm_lid;
807 u8 sm_sl;
808 u16 qkey_violation_counter;
809 u16 pkey_violation_counter;
810 bool grh_required;
811};
812
813static inline void *mlx5_buf_offset(struct mlx5_frag_buf *buf, int offset)
814{
815 return buf->frags->buf + offset;
816}
817
818#define STRUCT_FIELD(header, field) \
819 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
820 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
821
822static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
823{
824 return pci_get_drvdata(pdev);
825}
826
827extern struct dentry *mlx5_debugfs_root;
828
829static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
830{
831 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
832}
833
834static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
835{
836 return ioread32be(&dev->iseg->fw_rev) >> 16;
837}
838
839static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
840{
841 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
842}
843
844static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
845{
846 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
847}
848
849static inline u32 mlx5_base_mkey(const u32 key)
850{
851 return key & 0xffffff00u;
852}
853
David Brazdil0f672f62019-12-10 10:32:29 +0000854static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
855 u8 log_stride, u8 log_sz,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000856 u16 strides_offset,
857 struct mlx5_frag_buf_ctrl *fbc)
858{
David Brazdil0f672f62019-12-10 10:32:29 +0000859 fbc->frags = frags;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000860 fbc->log_stride = log_stride;
861 fbc->log_sz = log_sz;
862 fbc->sz_m1 = (1 << fbc->log_sz) - 1;
863 fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
864 fbc->frag_sz_m1 = (1 << fbc->log_frag_strides) - 1;
865 fbc->strides_offset = strides_offset;
866}
867
David Brazdil0f672f62019-12-10 10:32:29 +0000868static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
869 u8 log_stride, u8 log_sz,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000870 struct mlx5_frag_buf_ctrl *fbc)
871{
David Brazdil0f672f62019-12-10 10:32:29 +0000872 mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000873}
874
875static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
876 u32 ix)
877{
878 unsigned int frag;
879
880 ix += fbc->strides_offset;
881 frag = ix >> fbc->log_frag_strides;
882
David Brazdil0f672f62019-12-10 10:32:29 +0000883 return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000884}
885
886static inline u32
887mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
888{
889 u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;
890
891 return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
892}
893
Olivier Deprez0e641232021-09-23 10:07:05 +0200894enum {
895 CMD_ALLOWED_OPCODE_ALL,
896};
897
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000898int mlx5_cmd_init(struct mlx5_core_dev *dev);
899void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
900void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
901void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
Olivier Deprez0e641232021-09-23 10:07:05 +0200902void mlx5_cmd_allowed_opcode(struct mlx5_core_dev *dev, u16 opcode);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000903
David Brazdil0f672f62019-12-10 10:32:29 +0000904struct mlx5_async_ctx {
905 struct mlx5_core_dev *dev;
906 atomic_t num_inflight;
907 struct wait_queue_head wait;
908};
909
910struct mlx5_async_work;
911
912typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context);
913
914struct mlx5_async_work {
915 struct mlx5_async_ctx *ctx;
916 mlx5_async_cbk_t user_callback;
917};
918
919void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev,
920 struct mlx5_async_ctx *ctx);
921void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx);
922int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size,
923 void *out, int out_size, mlx5_async_cbk_t callback,
924 struct mlx5_async_work *work);
925
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000926int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
927 int out_size);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000928int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
929 void *out, int out_size);
930void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
931
932int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
933int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
934int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
David Brazdil0f672f62019-12-10 10:32:29 +0000935void mlx5_health_flush(struct mlx5_core_dev *dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000936void mlx5_health_cleanup(struct mlx5_core_dev *dev);
937int mlx5_health_init(struct mlx5_core_dev *dev);
938void mlx5_start_health_poll(struct mlx5_core_dev *dev);
939void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
940void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
941void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000942int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
943 struct mlx5_frag_buf *buf, int node);
944int mlx5_buf_alloc(struct mlx5_core_dev *dev,
945 int size, struct mlx5_frag_buf *buf);
946void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
947int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
948 struct mlx5_frag_buf *buf, int node);
949void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
950struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
951 gfp_t flags, int npages);
952void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
953 struct mlx5_cmd_mailbox *head);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000954void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
955void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
956int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
957 struct mlx5_core_mkey *mkey,
David Brazdil0f672f62019-12-10 10:32:29 +0000958 struct mlx5_async_ctx *async_ctx, u32 *in,
959 int inlen, u32 *out, int outlen,
960 mlx5_async_cbk_t callback,
961 struct mlx5_async_work *context);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000962int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
963 struct mlx5_core_mkey *mkey,
964 u32 *in, int inlen);
965int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
966 struct mlx5_core_mkey *mkey);
967int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
968 u32 *out, int outlen);
969int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
970int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
David Brazdil0f672f62019-12-10 10:32:29 +0000971int mlx5_pagealloc_init(struct mlx5_core_dev *dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000972void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
David Brazdil0f672f62019-12-10 10:32:29 +0000973void mlx5_pagealloc_start(struct mlx5_core_dev *dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000974void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
975void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
David Brazdil0f672f62019-12-10 10:32:29 +0000976 s32 npages, bool ec_function);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000977int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
978int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
979void mlx5_register_debugfs(void);
980void mlx5_unregister_debugfs(void);
981
982void mlx5_fill_page_array(struct mlx5_frag_buf *buf, __be64 *pas);
983void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000984int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
985 unsigned int *irqn);
986int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
987int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
988
David Brazdil0f672f62019-12-10 10:32:29 +0000989void mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000990void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
991int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
992 int size_in, void *data_out, int size_out,
993 u16 reg_num, int arg, int write);
994
995int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
996int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
997 int node);
998void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
999
1000const char *mlx5_command_str(int command);
David Brazdil0f672f62019-12-10 10:32:29 +00001001void mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001002void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
1003int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1004 int npsvs, u32 *sig_index);
1005int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
1006void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
1007int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1008 struct mlx5_odp_caps *odp_caps);
1009int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1010 u8 port_num, void *out, size_t sz);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001011
1012int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1013void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1014int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
1015 struct mlx5_rate_limit *rl);
1016void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1017bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
1018bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
1019 struct mlx5_rate_limit *rl_1);
1020int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1021 bool map_wc, bool fast_path);
1022void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1023
David Brazdil0f672f62019-12-10 10:32:29 +00001024unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev);
1025struct cpumask *
1026mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001027unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1028int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1029 u8 roce_version, u8 roce_l3_type, const u8 *gid,
1030 const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
1031
1032static inline int fw_initializing(struct mlx5_core_dev *dev)
1033{
1034 return ioread32be(&dev->iseg->initializing) >> 31;
1035}
1036
1037static inline u32 mlx5_mkey_to_idx(u32 mkey)
1038{
1039 return mkey >> 8;
1040}
1041
1042static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1043{
1044 return mkey_idx << 8;
1045}
1046
1047static inline u8 mlx5_mkey_variant(u32 mkey)
1048{
1049 return mkey & 0xff;
1050}
1051
1052enum {
1053 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
1054 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
1055};
1056
1057enum {
1058 MR_CACHE_LAST_STD_ENTRY = 20,
1059 MLX5_IMR_MTT_CACHE_ENTRY,
1060 MLX5_IMR_KSM_CACHE_ENTRY,
1061 MAX_MR_CACHE_ENTRIES
1062};
1063
1064enum {
1065 MLX5_INTERFACE_PROTOCOL_IB = 0,
1066 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1067};
1068
1069struct mlx5_interface {
1070 void * (*add)(struct mlx5_core_dev *dev);
1071 void (*remove)(struct mlx5_core_dev *dev, void *context);
1072 int (*attach)(struct mlx5_core_dev *dev, void *context);
1073 void (*detach)(struct mlx5_core_dev *dev, void *context);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001074 int protocol;
1075 struct list_head list;
1076};
1077
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001078int mlx5_register_interface(struct mlx5_interface *intf);
1079void mlx5_unregister_interface(struct mlx5_interface *intf);
David Brazdil0f672f62019-12-10 10:32:29 +00001080int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1081int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
1082int mlx5_eq_notifier_register(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
1083int mlx5_eq_notifier_unregister(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
1084
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001085int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
1086
1087int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1088int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
David Brazdil0f672f62019-12-10 10:32:29 +00001089bool mlx5_lag_is_roce(struct mlx5_core_dev *dev);
1090bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev);
1091bool mlx5_lag_is_multipath(struct mlx5_core_dev *dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001092bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
1093struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
1094int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
1095 u64 *values,
1096 int num_counters,
1097 size_t *offsets);
1098struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1099void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
David Brazdil0f672f62019-12-10 10:32:29 +00001100int mlx5_dm_sw_icm_alloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
1101 u64 length, u16 uid, phys_addr_t *addr, u32 *obj_id);
1102int mlx5_dm_sw_icm_dealloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
1103 u64 length, u16 uid, phys_addr_t addr, u32 obj_id);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001104
David Brazdil0f672f62019-12-10 10:32:29 +00001105#ifdef CONFIG_MLX5_CORE_IPOIB
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001106struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1107 struct ib_device *ibdev,
1108 const char *name,
1109 void (*setup)(struct net_device *));
1110#endif /* CONFIG_MLX5_CORE_IPOIB */
David Brazdil0f672f62019-12-10 10:32:29 +00001111int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
1112 struct ib_device *device,
1113 struct rdma_netdev_alloc_params *params);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001114
1115struct mlx5_profile {
1116 u64 mask;
1117 u8 log_max_qp;
1118 struct {
1119 int size;
1120 int limit;
1121 } mr_cache[MAX_MR_CACHE_ENTRIES];
1122};
1123
1124enum {
1125 MLX5_PCI_DEV_IS_VF = 1 << 0,
1126};
1127
David Brazdil0f672f62019-12-10 10:32:29 +00001128static inline bool mlx5_core_is_pf(const struct mlx5_core_dev *dev)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001129{
David Brazdil0f672f62019-12-10 10:32:29 +00001130 return dev->coredev_type == MLX5_COREDEV_PF;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001131}
1132
David Brazdil0f672f62019-12-10 10:32:29 +00001133static inline bool mlx5_core_is_ecpf(struct mlx5_core_dev *dev)
1134{
1135 return dev->caps.embedded_cpu;
1136}
1137
1138static inline bool
1139mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev *dev)
1140{
1141 return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager);
1142}
1143
1144static inline bool mlx5_ecpf_vport_exists(const struct mlx5_core_dev *dev)
1145{
1146 return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists);
1147}
1148
1149static inline u16 mlx5_core_max_vfs(const struct mlx5_core_dev *dev)
1150{
1151 return dev->priv.sriov.max_vfs;
1152}
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001153
1154static inline int mlx5_get_gid_table_len(u16 param)
1155{
1156 if (param > 4) {
1157 pr_warn("gid table length is zero\n");
1158 return 0;
1159 }
1160
1161 return 8 * (1 << param);
1162}
1163
1164static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1165{
1166 return !!(dev->priv.rl_table.max_size);
1167}
1168
1169static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
1170{
1171 return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
1172 MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
1173}
1174
1175static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
1176{
1177 return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
1178}
1179
1180static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
1181{
1182 return mlx5_core_is_mp_slave(dev) ||
1183 mlx5_core_is_mp_master(dev);
1184}
1185
1186static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
1187{
1188 if (!mlx5_core_mp_enabled(dev))
1189 return 1;
1190
1191 return MLX5_CAP_GEN(dev, native_port_num);
1192}
1193
1194enum {
1195 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1196};
1197
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001198#endif /* MLX5_DRIVER_H */