blob: 5655da9eb1fb9377382f2d02e7f74051202d2566 [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001/* SPDX-License-Identifier: GPL-2.0 */
2#ifndef _LINUX_IRQ_H
3#define _LINUX_IRQ_H
4
5/*
6 * Please do not include this file in generic code. There is currently
7 * no requirement for any architecture to implement anything held
8 * within this file.
9 *
10 * Thanks. --rmk
11 */
12
13#include <linux/cache.h>
14#include <linux/spinlock.h>
15#include <linux/cpumask.h>
16#include <linux/irqhandler.h>
17#include <linux/irqreturn.h>
18#include <linux/irqnr.h>
19#include <linux/topology.h>
20#include <linux/io.h>
21#include <linux/slab.h>
22
23#include <asm/irq.h>
24#include <asm/ptrace.h>
25#include <asm/irq_regs.h>
26
27struct seq_file;
28struct module;
29struct msi_msg;
David Brazdil0f672f62019-12-10 10:32:29 +000030struct irq_affinity_desc;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000031enum irqchip_irq_state;
32
33/*
34 * IRQ line status.
35 *
36 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
37 *
38 * IRQ_TYPE_NONE - default, unspecified type
39 * IRQ_TYPE_EDGE_RISING - rising edge triggered
40 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
41 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
42 * IRQ_TYPE_LEVEL_HIGH - high level triggered
43 * IRQ_TYPE_LEVEL_LOW - low level triggered
44 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
45 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
46 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
47 * to setup the HW to a sane default (used
48 * by irqdomain map() callbacks to synchronize
49 * the HW state and SW flags for a newly
50 * allocated descriptor).
51 *
52 * IRQ_TYPE_PROBE - Special flag for probing in progress
53 *
54 * Bits which can be modified via irq_set/clear/modify_status_flags()
55 * IRQ_LEVEL - Interrupt is level type. Will be also
56 * updated in the code when the above trigger
57 * bits are modified via irq_set_irq_type()
58 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
59 * it from affinity setting
60 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
61 * IRQ_NOREQUEST - Interrupt cannot be requested via
62 * request_irq()
63 * IRQ_NOTHREAD - Interrupt cannot be threaded
64 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
65 * request/setup_irq()
66 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
67 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
68 * IRQ_NESTED_THREAD - Interrupt nests into another thread
69 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
70 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
71 * it from the spurious interrupt detection
72 * mechanism and from core side polling.
73 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
74 */
75enum {
76 IRQ_TYPE_NONE = 0x00000000,
77 IRQ_TYPE_EDGE_RISING = 0x00000001,
78 IRQ_TYPE_EDGE_FALLING = 0x00000002,
79 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
80 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
81 IRQ_TYPE_LEVEL_LOW = 0x00000008,
82 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
83 IRQ_TYPE_SENSE_MASK = 0x0000000f,
84 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
85
86 IRQ_TYPE_PROBE = 0x00000010,
87
88 IRQ_LEVEL = (1 << 8),
89 IRQ_PER_CPU = (1 << 9),
90 IRQ_NOPROBE = (1 << 10),
91 IRQ_NOREQUEST = (1 << 11),
92 IRQ_NOAUTOEN = (1 << 12),
93 IRQ_NO_BALANCING = (1 << 13),
94 IRQ_MOVE_PCNTXT = (1 << 14),
95 IRQ_NESTED_THREAD = (1 << 15),
96 IRQ_NOTHREAD = (1 << 16),
97 IRQ_PER_CPU_DEVID = (1 << 17),
98 IRQ_IS_POLLED = (1 << 18),
99 IRQ_DISABLE_UNLAZY = (1 << 19),
100};
101
102#define IRQF_MODIFY_MASK \
103 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
104 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
105 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
106 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
107
108#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
109
110/*
111 * Return value for chip->irq_set_affinity()
112 *
113 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
114 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
115 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
116 * support stacked irqchips, which indicates skipping
117 * all descendent irqchips.
118 */
119enum {
120 IRQ_SET_MASK_OK = 0,
121 IRQ_SET_MASK_OK_NOCOPY,
122 IRQ_SET_MASK_OK_DONE,
123};
124
125struct msi_desc;
126struct irq_domain;
127
128/**
129 * struct irq_common_data - per irq data shared by all irqchips
130 * @state_use_accessors: status information for irq chip functions.
131 * Use accessor functions to deal with it
132 * @node: node index useful for balancing
133 * @handler_data: per-IRQ data for the irq_chip methods
134 * @affinity: IRQ affinity on SMP. If this is an IPI
135 * related irq, then this is the mask of the
136 * CPUs to which an IPI can be sent.
137 * @effective_affinity: The effective IRQ affinity on SMP as some irq
138 * chips do not allow multi CPU destinations.
139 * A subset of @affinity.
140 * @msi_desc: MSI descriptor
141 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
142 */
143struct irq_common_data {
144 unsigned int __private state_use_accessors;
145#ifdef CONFIG_NUMA
146 unsigned int node;
147#endif
148 void *handler_data;
149 struct msi_desc *msi_desc;
150 cpumask_var_t affinity;
151#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
152 cpumask_var_t effective_affinity;
153#endif
154#ifdef CONFIG_GENERIC_IRQ_IPI
155 unsigned int ipi_offset;
156#endif
157};
158
159/**
160 * struct irq_data - per irq chip data passed down to chip functions
161 * @mask: precomputed bitmask for accessing the chip registers
162 * @irq: interrupt number
163 * @hwirq: hardware interrupt number, local to the interrupt domain
164 * @common: point to data shared by all irqchips
165 * @chip: low level interrupt hardware access
166 * @domain: Interrupt translation domain; responsible for mapping
167 * between hwirq number and linux irq number.
168 * @parent_data: pointer to parent struct irq_data to support hierarchy
169 * irq_domain
170 * @chip_data: platform-specific per-chip private data for the chip
171 * methods, to allow shared chip implementations
172 */
173struct irq_data {
174 u32 mask;
175 unsigned int irq;
176 unsigned long hwirq;
177 struct irq_common_data *common;
178 struct irq_chip *chip;
179 struct irq_domain *domain;
180#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
181 struct irq_data *parent_data;
182#endif
183 void *chip_data;
184};
185
186/*
187 * Bit masks for irq_common_data.state_use_accessors
188 *
189 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
190 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
191 * IRQD_ACTIVATED - Interrupt has already been activated
192 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
193 * IRQD_PER_CPU - Interrupt is per cpu
194 * IRQD_AFFINITY_SET - Interrupt affinity was set
195 * IRQD_LEVEL - Interrupt is level triggered
196 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
197 * from suspend
David Brazdil0f672f62019-12-10 10:32:29 +0000198 * IRQD_MOVE_PCNTXT - Interrupt can be moved in process
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000199 * context
200 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
201 * IRQD_IRQ_MASKED - Masked state of the interrupt
202 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
203 * IRQD_WAKEUP_ARMED - Wakeup mode armed
204 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
205 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
206 * IRQD_IRQ_STARTED - Startup state of the interrupt
207 * IRQD_MANAGED_SHUTDOWN - Interrupt was shutdown due to empty affinity
208 * mask. Applies only to affinity managed irqs.
209 * IRQD_SINGLE_TARGET - IRQ allows only a single affinity target
210 * IRQD_DEFAULT_TRIGGER_SET - Expected trigger already been set
211 * IRQD_CAN_RESERVE - Can use reservation mode
Olivier Deprez0e641232021-09-23 10:07:05 +0200212 * IRQD_MSI_NOMASK_QUIRK - Non-maskable MSI quirk for affinity change
213 * required
214 * IRQD_AFFINITY_ON_ACTIVATE - Affinity is set on activation. Don't call
215 * irq_chip::irq_set_affinity() when deactivated.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000216 */
217enum {
218 IRQD_TRIGGER_MASK = 0xf,
219 IRQD_SETAFFINITY_PENDING = (1 << 8),
220 IRQD_ACTIVATED = (1 << 9),
221 IRQD_NO_BALANCING = (1 << 10),
222 IRQD_PER_CPU = (1 << 11),
223 IRQD_AFFINITY_SET = (1 << 12),
224 IRQD_LEVEL = (1 << 13),
225 IRQD_WAKEUP_STATE = (1 << 14),
226 IRQD_MOVE_PCNTXT = (1 << 15),
227 IRQD_IRQ_DISABLED = (1 << 16),
228 IRQD_IRQ_MASKED = (1 << 17),
229 IRQD_IRQ_INPROGRESS = (1 << 18),
230 IRQD_WAKEUP_ARMED = (1 << 19),
231 IRQD_FORWARDED_TO_VCPU = (1 << 20),
232 IRQD_AFFINITY_MANAGED = (1 << 21),
233 IRQD_IRQ_STARTED = (1 << 22),
234 IRQD_MANAGED_SHUTDOWN = (1 << 23),
235 IRQD_SINGLE_TARGET = (1 << 24),
236 IRQD_DEFAULT_TRIGGER_SET = (1 << 25),
237 IRQD_CAN_RESERVE = (1 << 26),
Olivier Deprez0e641232021-09-23 10:07:05 +0200238 IRQD_MSI_NOMASK_QUIRK = (1 << 27),
239 IRQD_AFFINITY_ON_ACTIVATE = (1 << 29),
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000240};
241
242#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
243
244static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
245{
246 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
247}
248
249static inline bool irqd_is_per_cpu(struct irq_data *d)
250{
251 return __irqd_to_state(d) & IRQD_PER_CPU;
252}
253
254static inline bool irqd_can_balance(struct irq_data *d)
255{
256 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
257}
258
259static inline bool irqd_affinity_was_set(struct irq_data *d)
260{
261 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
262}
263
264static inline void irqd_mark_affinity_was_set(struct irq_data *d)
265{
266 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
267}
268
269static inline bool irqd_trigger_type_was_set(struct irq_data *d)
270{
271 return __irqd_to_state(d) & IRQD_DEFAULT_TRIGGER_SET;
272}
273
274static inline u32 irqd_get_trigger_type(struct irq_data *d)
275{
276 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
277}
278
279/*
280 * Must only be called inside irq_chip.irq_set_type() functions or
281 * from the DT/ACPI setup code.
282 */
283static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
284{
285 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
286 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
287 __irqd_to_state(d) |= IRQD_DEFAULT_TRIGGER_SET;
288}
289
290static inline bool irqd_is_level_type(struct irq_data *d)
291{
292 return __irqd_to_state(d) & IRQD_LEVEL;
293}
294
295/*
296 * Must only be called of irqchip.irq_set_affinity() or low level
297 * hieararchy domain allocation functions.
298 */
299static inline void irqd_set_single_target(struct irq_data *d)
300{
301 __irqd_to_state(d) |= IRQD_SINGLE_TARGET;
302}
303
304static inline bool irqd_is_single_target(struct irq_data *d)
305{
306 return __irqd_to_state(d) & IRQD_SINGLE_TARGET;
307}
308
309static inline bool irqd_is_wakeup_set(struct irq_data *d)
310{
311 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
312}
313
314static inline bool irqd_can_move_in_process_context(struct irq_data *d)
315{
316 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
317}
318
319static inline bool irqd_irq_disabled(struct irq_data *d)
320{
321 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
322}
323
324static inline bool irqd_irq_masked(struct irq_data *d)
325{
326 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
327}
328
329static inline bool irqd_irq_inprogress(struct irq_data *d)
330{
331 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
332}
333
334static inline bool irqd_is_wakeup_armed(struct irq_data *d)
335{
336 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
337}
338
339static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
340{
341 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
342}
343
344static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
345{
346 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
347}
348
349static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
350{
351 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
352}
353
354static inline bool irqd_affinity_is_managed(struct irq_data *d)
355{
356 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
357}
358
359static inline bool irqd_is_activated(struct irq_data *d)
360{
361 return __irqd_to_state(d) & IRQD_ACTIVATED;
362}
363
364static inline void irqd_set_activated(struct irq_data *d)
365{
366 __irqd_to_state(d) |= IRQD_ACTIVATED;
367}
368
369static inline void irqd_clr_activated(struct irq_data *d)
370{
371 __irqd_to_state(d) &= ~IRQD_ACTIVATED;
372}
373
374static inline bool irqd_is_started(struct irq_data *d)
375{
376 return __irqd_to_state(d) & IRQD_IRQ_STARTED;
377}
378
379static inline bool irqd_is_managed_and_shutdown(struct irq_data *d)
380{
381 return __irqd_to_state(d) & IRQD_MANAGED_SHUTDOWN;
382}
383
384static inline void irqd_set_can_reserve(struct irq_data *d)
385{
386 __irqd_to_state(d) |= IRQD_CAN_RESERVE;
387}
388
389static inline void irqd_clr_can_reserve(struct irq_data *d)
390{
391 __irqd_to_state(d) &= ~IRQD_CAN_RESERVE;
392}
393
394static inline bool irqd_can_reserve(struct irq_data *d)
395{
396 return __irqd_to_state(d) & IRQD_CAN_RESERVE;
397}
398
Olivier Deprez0e641232021-09-23 10:07:05 +0200399static inline void irqd_set_msi_nomask_quirk(struct irq_data *d)
400{
401 __irqd_to_state(d) |= IRQD_MSI_NOMASK_QUIRK;
402}
403
404static inline void irqd_clr_msi_nomask_quirk(struct irq_data *d)
405{
406 __irqd_to_state(d) &= ~IRQD_MSI_NOMASK_QUIRK;
407}
408
409static inline bool irqd_msi_nomask_quirk(struct irq_data *d)
410{
411 return __irqd_to_state(d) & IRQD_MSI_NOMASK_QUIRK;
412}
413
414static inline void irqd_set_affinity_on_activate(struct irq_data *d)
415{
416 __irqd_to_state(d) |= IRQD_AFFINITY_ON_ACTIVATE;
417}
418
419static inline bool irqd_affinity_on_activate(struct irq_data *d)
420{
421 return __irqd_to_state(d) & IRQD_AFFINITY_ON_ACTIVATE;
422}
423
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000424#undef __irqd_to_state
425
426static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
427{
428 return d->hwirq;
429}
430
431/**
432 * struct irq_chip - hardware interrupt chip descriptor
433 *
434 * @parent_device: pointer to parent device for irqchip
435 * @name: name for /proc/interrupts
436 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
437 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
438 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
439 * @irq_disable: disable the interrupt
440 * @irq_ack: start of a new interrupt
441 * @irq_mask: mask an interrupt source
442 * @irq_mask_ack: ack and mask an interrupt source
443 * @irq_unmask: unmask an interrupt source
444 * @irq_eoi: end of interrupt
445 * @irq_set_affinity: Set the CPU affinity on SMP machines. If the force
446 * argument is true, it tells the driver to
447 * unconditionally apply the affinity setting. Sanity
448 * checks against the supplied affinity mask are not
449 * required. This is used for CPU hotplug where the
450 * target CPU is not yet set in the cpu_online_mask.
451 * @irq_retrigger: resend an IRQ to the CPU
452 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
453 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
454 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
455 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
456 * @irq_cpu_online: configure an interrupt source for a secondary CPU
457 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
458 * @irq_suspend: function called from core code on suspend once per
459 * chip, when one or more interrupts are installed
460 * @irq_resume: function called from core code on resume once per chip,
461 * when one ore more interrupts are installed
462 * @irq_pm_shutdown: function called from core code on shutdown once per chip
463 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
464 * @irq_print_chip: optional to print special chip info in show_interrupts
465 * @irq_request_resources: optional to request resources before calling
466 * any other callback related to this irq
467 * @irq_release_resources: optional to release resources acquired with
468 * irq_request_resources
469 * @irq_compose_msi_msg: optional to compose message content for MSI
470 * @irq_write_msi_msg: optional to write message content for MSI
471 * @irq_get_irqchip_state: return the internal state of an interrupt
472 * @irq_set_irqchip_state: set the internal state of a interrupt
473 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
474 * @ipi_send_single: send a single IPI to destination cpus
475 * @ipi_send_mask: send an IPI to destination cpus in cpumask
David Brazdil0f672f62019-12-10 10:32:29 +0000476 * @irq_nmi_setup: function called from core code before enabling an NMI
477 * @irq_nmi_teardown: function called from core code after disabling an NMI
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000478 * @flags: chip specific flags
479 */
480struct irq_chip {
481 struct device *parent_device;
482 const char *name;
483 unsigned int (*irq_startup)(struct irq_data *data);
484 void (*irq_shutdown)(struct irq_data *data);
485 void (*irq_enable)(struct irq_data *data);
486 void (*irq_disable)(struct irq_data *data);
487
488 void (*irq_ack)(struct irq_data *data);
489 void (*irq_mask)(struct irq_data *data);
490 void (*irq_mask_ack)(struct irq_data *data);
491 void (*irq_unmask)(struct irq_data *data);
492 void (*irq_eoi)(struct irq_data *data);
493
494 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
495 int (*irq_retrigger)(struct irq_data *data);
496 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
497 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
498
499 void (*irq_bus_lock)(struct irq_data *data);
500 void (*irq_bus_sync_unlock)(struct irq_data *data);
501
502 void (*irq_cpu_online)(struct irq_data *data);
503 void (*irq_cpu_offline)(struct irq_data *data);
504
505 void (*irq_suspend)(struct irq_data *data);
506 void (*irq_resume)(struct irq_data *data);
507 void (*irq_pm_shutdown)(struct irq_data *data);
508
509 void (*irq_calc_mask)(struct irq_data *data);
510
511 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
512 int (*irq_request_resources)(struct irq_data *data);
513 void (*irq_release_resources)(struct irq_data *data);
514
515 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
516 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
517
518 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
519 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
520
521 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
522
523 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
524 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
525
David Brazdil0f672f62019-12-10 10:32:29 +0000526 int (*irq_nmi_setup)(struct irq_data *data);
527 void (*irq_nmi_teardown)(struct irq_data *data);
528
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000529 unsigned long flags;
530};
531
532/*
533 * irq_chip specific flags
534 *
535 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
536 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
537 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
538 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
539 * when irq enabled
540 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
541 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
542 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
543 * IRQCHIP_SUPPORTS_LEVEL_MSI Chip can provide two doorbells for Level MSIs
David Brazdil0f672f62019-12-10 10:32:29 +0000544 * IRQCHIP_SUPPORTS_NMI: Chip can deliver NMIs, only for root irqchips
Olivier Deprez0e641232021-09-23 10:07:05 +0200545 * IRQCHIP_AFFINITY_PRE_STARTUP: Default affinity update before startup
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000546 */
547enum {
548 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
549 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
550 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
551 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
552 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
553 IRQCHIP_ONESHOT_SAFE = (1 << 5),
554 IRQCHIP_EOI_THREADED = (1 << 6),
555 IRQCHIP_SUPPORTS_LEVEL_MSI = (1 << 7),
David Brazdil0f672f62019-12-10 10:32:29 +0000556 IRQCHIP_SUPPORTS_NMI = (1 << 8),
Olivier Deprez0e641232021-09-23 10:07:05 +0200557 IRQCHIP_AFFINITY_PRE_STARTUP = (1 << 10),
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000558};
559
560#include <linux/irqdesc.h>
561
562/*
563 * Pick up the arch-dependent methods:
564 */
565#include <asm/hw_irq.h>
566
567#ifndef NR_IRQS_LEGACY
568# define NR_IRQS_LEGACY 0
569#endif
570
571#ifndef ARCH_IRQ_INIT_FLAGS
572# define ARCH_IRQ_INIT_FLAGS 0
573#endif
574
575#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
576
577struct irqaction;
578extern int setup_irq(unsigned int irq, struct irqaction *new);
579extern void remove_irq(unsigned int irq, struct irqaction *act);
580extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
581extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
582
583extern void irq_cpu_online(void);
584extern void irq_cpu_offline(void);
585extern int irq_set_affinity_locked(struct irq_data *data,
586 const struct cpumask *cpumask, bool force);
587extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
588
589#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_IRQ_MIGRATION)
590extern void irq_migrate_all_off_this_cpu(void);
591extern int irq_affinity_online_cpu(unsigned int cpu);
592#else
593# define irq_affinity_online_cpu NULL
594#endif
595
596#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
597void __irq_move_irq(struct irq_data *data);
598static inline void irq_move_irq(struct irq_data *data)
599{
600 if (unlikely(irqd_is_setaffinity_pending(data)))
601 __irq_move_irq(data);
602}
603void irq_move_masked_irq(struct irq_data *data);
604void irq_force_complete_move(struct irq_desc *desc);
605#else
606static inline void irq_move_irq(struct irq_data *data) { }
607static inline void irq_move_masked_irq(struct irq_data *data) { }
608static inline void irq_force_complete_move(struct irq_desc *desc) { }
609#endif
610
611extern int no_irq_affinity;
612
613#ifdef CONFIG_HARDIRQS_SW_RESEND
614int irq_set_parent(int irq, int parent_irq);
615#else
616static inline int irq_set_parent(int irq, int parent_irq)
617{
618 return 0;
619}
620#endif
621
622/*
623 * Built-in IRQ handlers for various IRQ types,
624 * callable via desc->handle_irq()
625 */
626extern void handle_level_irq(struct irq_desc *desc);
627extern void handle_fasteoi_irq(struct irq_desc *desc);
628extern void handle_edge_irq(struct irq_desc *desc);
629extern void handle_edge_eoi_irq(struct irq_desc *desc);
630extern void handle_simple_irq(struct irq_desc *desc);
631extern void handle_untracked_irq(struct irq_desc *desc);
632extern void handle_percpu_irq(struct irq_desc *desc);
633extern void handle_percpu_devid_irq(struct irq_desc *desc);
634extern void handle_bad_irq(struct irq_desc *desc);
635extern void handle_nested_irq(unsigned int irq);
636
David Brazdil0f672f62019-12-10 10:32:29 +0000637extern void handle_fasteoi_nmi(struct irq_desc *desc);
638extern void handle_percpu_devid_fasteoi_nmi(struct irq_desc *desc);
639
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000640extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
641extern int irq_chip_pm_get(struct irq_data *data);
642extern int irq_chip_pm_put(struct irq_data *data);
643#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
644extern void handle_fasteoi_ack_irq(struct irq_desc *desc);
645extern void handle_fasteoi_mask_irq(struct irq_desc *desc);
646extern void irq_chip_enable_parent(struct irq_data *data);
647extern void irq_chip_disable_parent(struct irq_data *data);
648extern void irq_chip_ack_parent(struct irq_data *data);
649extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
650extern void irq_chip_mask_parent(struct irq_data *data);
David Brazdil0f672f62019-12-10 10:32:29 +0000651extern void irq_chip_mask_ack_parent(struct irq_data *data);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000652extern void irq_chip_unmask_parent(struct irq_data *data);
653extern void irq_chip_eoi_parent(struct irq_data *data);
654extern int irq_chip_set_affinity_parent(struct irq_data *data,
655 const struct cpumask *dest,
656 bool force);
657extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
658extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
659 void *vcpu_info);
660extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
David Brazdil0f672f62019-12-10 10:32:29 +0000661extern int irq_chip_request_resources_parent(struct irq_data *data);
662extern void irq_chip_release_resources_parent(struct irq_data *data);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000663#endif
664
665/* Handling of unhandled and spurious interrupts: */
666extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
667
668
669/* Enable/disable irq debugging output: */
670extern int noirqdebug_setup(char *str);
671
672/* Checks whether the interrupt can be requested by request_irq(): */
673extern int can_request_irq(unsigned int irq, unsigned long irqflags);
674
675/* Dummy irq-chip implementations: */
676extern struct irq_chip no_irq_chip;
677extern struct irq_chip dummy_irq_chip;
678
679extern void
680irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
681 irq_flow_handler_t handle, const char *name);
682
683static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
684 irq_flow_handler_t handle)
685{
686 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
687}
688
689extern int irq_set_percpu_devid(unsigned int irq);
690extern int irq_set_percpu_devid_partition(unsigned int irq,
691 const struct cpumask *affinity);
692extern int irq_get_percpu_devid_partition(unsigned int irq,
693 struct cpumask *affinity);
694
695extern void
696__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
697 const char *name);
698
699static inline void
700irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
701{
702 __irq_set_handler(irq, handle, 0, NULL);
703}
704
705/*
706 * Set a highlevel chained flow handler for a given IRQ.
707 * (a chained handler is automatically enabled and set to
708 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
709 */
710static inline void
711irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
712{
713 __irq_set_handler(irq, handle, 1, NULL);
714}
715
716/*
717 * Set a highlevel chained flow handler and its data for a given IRQ.
718 * (a chained handler is automatically enabled and set to
719 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
720 */
721void
722irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
723 void *data);
724
725void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
726
727static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
728{
729 irq_modify_status(irq, 0, set);
730}
731
732static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
733{
734 irq_modify_status(irq, clr, 0);
735}
736
737static inline void irq_set_noprobe(unsigned int irq)
738{
739 irq_modify_status(irq, 0, IRQ_NOPROBE);
740}
741
742static inline void irq_set_probe(unsigned int irq)
743{
744 irq_modify_status(irq, IRQ_NOPROBE, 0);
745}
746
747static inline void irq_set_nothread(unsigned int irq)
748{
749 irq_modify_status(irq, 0, IRQ_NOTHREAD);
750}
751
752static inline void irq_set_thread(unsigned int irq)
753{
754 irq_modify_status(irq, IRQ_NOTHREAD, 0);
755}
756
757static inline void irq_set_nested_thread(unsigned int irq, bool nest)
758{
759 if (nest)
760 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
761 else
762 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
763}
764
765static inline void irq_set_percpu_devid_flags(unsigned int irq)
766{
767 irq_set_status_flags(irq,
768 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
769 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
770}
771
772/* Set/get chip/data for an IRQ: */
773extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
774extern int irq_set_handler_data(unsigned int irq, void *data);
775extern int irq_set_chip_data(unsigned int irq, void *data);
776extern int irq_set_irq_type(unsigned int irq, unsigned int type);
777extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
778extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
779 struct msi_desc *entry);
780extern struct irq_data *irq_get_irq_data(unsigned int irq);
781
782static inline struct irq_chip *irq_get_chip(unsigned int irq)
783{
784 struct irq_data *d = irq_get_irq_data(irq);
785 return d ? d->chip : NULL;
786}
787
788static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
789{
790 return d->chip;
791}
792
793static inline void *irq_get_chip_data(unsigned int irq)
794{
795 struct irq_data *d = irq_get_irq_data(irq);
796 return d ? d->chip_data : NULL;
797}
798
799static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
800{
801 return d->chip_data;
802}
803
804static inline void *irq_get_handler_data(unsigned int irq)
805{
806 struct irq_data *d = irq_get_irq_data(irq);
807 return d ? d->common->handler_data : NULL;
808}
809
810static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
811{
812 return d->common->handler_data;
813}
814
815static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
816{
817 struct irq_data *d = irq_get_irq_data(irq);
818 return d ? d->common->msi_desc : NULL;
819}
820
821static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
822{
823 return d->common->msi_desc;
824}
825
826static inline u32 irq_get_trigger_type(unsigned int irq)
827{
828 struct irq_data *d = irq_get_irq_data(irq);
829 return d ? irqd_get_trigger_type(d) : 0;
830}
831
832static inline int irq_common_data_get_node(struct irq_common_data *d)
833{
834#ifdef CONFIG_NUMA
835 return d->node;
836#else
837 return 0;
838#endif
839}
840
841static inline int irq_data_get_node(struct irq_data *d)
842{
843 return irq_common_data_get_node(d->common);
844}
845
846static inline struct cpumask *irq_get_affinity_mask(int irq)
847{
848 struct irq_data *d = irq_get_irq_data(irq);
849
850 return d ? d->common->affinity : NULL;
851}
852
853static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
854{
855 return d->common->affinity;
856}
857
858#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
859static inline
860struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
861{
862 return d->common->effective_affinity;
863}
864static inline void irq_data_update_effective_affinity(struct irq_data *d,
865 const struct cpumask *m)
866{
867 cpumask_copy(d->common->effective_affinity, m);
868}
869#else
870static inline void irq_data_update_effective_affinity(struct irq_data *d,
871 const struct cpumask *m)
872{
873}
874static inline
875struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
876{
877 return d->common->affinity;
878}
879#endif
880
881unsigned int arch_dynirq_lower_bound(unsigned int from);
882
883int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
David Brazdil0f672f62019-12-10 10:32:29 +0000884 struct module *owner,
885 const struct irq_affinity_desc *affinity);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000886
887int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
888 unsigned int cnt, int node, struct module *owner,
David Brazdil0f672f62019-12-10 10:32:29 +0000889 const struct irq_affinity_desc *affinity);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000890
891/* use macros to avoid needing export.h for THIS_MODULE */
892#define irq_alloc_descs(irq, from, cnt, node) \
893 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
894
895#define irq_alloc_desc(node) \
896 irq_alloc_descs(-1, 0, 1, node)
897
898#define irq_alloc_desc_at(at, node) \
899 irq_alloc_descs(at, at, 1, node)
900
901#define irq_alloc_desc_from(from, node) \
902 irq_alloc_descs(-1, from, 1, node)
903
904#define irq_alloc_descs_from(from, cnt, node) \
905 irq_alloc_descs(-1, from, cnt, node)
906
907#define devm_irq_alloc_descs(dev, irq, from, cnt, node) \
908 __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
909
910#define devm_irq_alloc_desc(dev, node) \
911 devm_irq_alloc_descs(dev, -1, 0, 1, node)
912
913#define devm_irq_alloc_desc_at(dev, at, node) \
914 devm_irq_alloc_descs(dev, at, at, 1, node)
915
916#define devm_irq_alloc_desc_from(dev, from, node) \
917 devm_irq_alloc_descs(dev, -1, from, 1, node)
918
919#define devm_irq_alloc_descs_from(dev, from, cnt, node) \
920 devm_irq_alloc_descs(dev, -1, from, cnt, node)
921
922void irq_free_descs(unsigned int irq, unsigned int cnt);
923static inline void irq_free_desc(unsigned int irq)
924{
925 irq_free_descs(irq, 1);
926}
927
928#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
929unsigned int irq_alloc_hwirqs(int cnt, int node);
930static inline unsigned int irq_alloc_hwirq(int node)
931{
932 return irq_alloc_hwirqs(1, node);
933}
934void irq_free_hwirqs(unsigned int from, int cnt);
935static inline void irq_free_hwirq(unsigned int irq)
936{
937 return irq_free_hwirqs(irq, 1);
938}
939int arch_setup_hwirq(unsigned int irq, int node);
940void arch_teardown_hwirq(unsigned int irq);
941#endif
942
943#ifdef CONFIG_GENERIC_IRQ_LEGACY
944void irq_init_desc(unsigned int irq);
945#endif
946
947/**
948 * struct irq_chip_regs - register offsets for struct irq_gci
949 * @enable: Enable register offset to reg_base
950 * @disable: Disable register offset to reg_base
951 * @mask: Mask register offset to reg_base
952 * @ack: Ack register offset to reg_base
953 * @eoi: Eoi register offset to reg_base
954 * @type: Type configuration register offset to reg_base
955 * @polarity: Polarity configuration register offset to reg_base
956 */
957struct irq_chip_regs {
958 unsigned long enable;
959 unsigned long disable;
960 unsigned long mask;
961 unsigned long ack;
962 unsigned long eoi;
963 unsigned long type;
964 unsigned long polarity;
965};
966
967/**
968 * struct irq_chip_type - Generic interrupt chip instance for a flow type
969 * @chip: The real interrupt chip which provides the callbacks
970 * @regs: Register offsets for this chip
971 * @handler: Flow handler associated with this chip
972 * @type: Chip can handle these flow types
973 * @mask_cache_priv: Cached mask register private to the chip type
974 * @mask_cache: Pointer to cached mask register
975 *
976 * A irq_generic_chip can have several instances of irq_chip_type when
977 * it requires different functions and register offsets for different
978 * flow types.
979 */
980struct irq_chip_type {
981 struct irq_chip chip;
982 struct irq_chip_regs regs;
983 irq_flow_handler_t handler;
984 u32 type;
985 u32 mask_cache_priv;
986 u32 *mask_cache;
987};
988
989/**
990 * struct irq_chip_generic - Generic irq chip data structure
991 * @lock: Lock to protect register and cache data access
992 * @reg_base: Register base address (virtual)
993 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
994 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
995 * @suspend: Function called from core code on suspend once per
996 * chip; can be useful instead of irq_chip::suspend to
997 * handle chip details even when no interrupts are in use
998 * @resume: Function called from core code on resume once per chip;
999 * can be useful instead of irq_chip::suspend to handle
1000 * chip details even when no interrupts are in use
1001 * @irq_base: Interrupt base nr for this chip
1002 * @irq_cnt: Number of interrupts handled by this chip
1003 * @mask_cache: Cached mask register shared between all chip types
1004 * @type_cache: Cached type register
1005 * @polarity_cache: Cached polarity register
1006 * @wake_enabled: Interrupt can wakeup from suspend
1007 * @wake_active: Interrupt is marked as an wakeup from suspend source
1008 * @num_ct: Number of available irq_chip_type instances (usually 1)
1009 * @private: Private data for non generic chip callbacks
1010 * @installed: bitfield to denote installed interrupts
1011 * @unused: bitfield to denote unused interrupts
1012 * @domain: irq domain pointer
1013 * @list: List head for keeping track of instances
1014 * @chip_types: Array of interrupt irq_chip_types
1015 *
1016 * Note, that irq_chip_generic can have multiple irq_chip_type
1017 * implementations which can be associated to a particular irq line of
1018 * an irq_chip_generic instance. That allows to share and protect
1019 * state in an irq_chip_generic instance when we need to implement
1020 * different flow mechanisms (level/edge) for it.
1021 */
1022struct irq_chip_generic {
1023 raw_spinlock_t lock;
1024 void __iomem *reg_base;
1025 u32 (*reg_readl)(void __iomem *addr);
1026 void (*reg_writel)(u32 val, void __iomem *addr);
1027 void (*suspend)(struct irq_chip_generic *gc);
1028 void (*resume)(struct irq_chip_generic *gc);
1029 unsigned int irq_base;
1030 unsigned int irq_cnt;
1031 u32 mask_cache;
1032 u32 type_cache;
1033 u32 polarity_cache;
1034 u32 wake_enabled;
1035 u32 wake_active;
1036 unsigned int num_ct;
1037 void *private;
1038 unsigned long installed;
1039 unsigned long unused;
1040 struct irq_domain *domain;
1041 struct list_head list;
1042 struct irq_chip_type chip_types[0];
1043};
1044
1045/**
1046 * enum irq_gc_flags - Initialization flags for generic irq chips
1047 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
1048 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
1049 * irq chips which need to call irq_set_wake() on
1050 * the parent irq. Usually GPIO implementations
1051 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
1052 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
1053 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
1054 */
1055enum irq_gc_flags {
1056 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
1057 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
1058 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
1059 IRQ_GC_NO_MASK = 1 << 3,
1060 IRQ_GC_BE_IO = 1 << 4,
1061};
1062
1063/*
1064 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
1065 * @irqs_per_chip: Number of interrupts per chip
1066 * @num_chips: Number of chips
1067 * @irq_flags_to_set: IRQ* flags to set on irq setup
1068 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
1069 * @gc_flags: Generic chip specific setup flags
1070 * @gc: Array of pointers to generic interrupt chips
1071 */
1072struct irq_domain_chip_generic {
1073 unsigned int irqs_per_chip;
1074 unsigned int num_chips;
1075 unsigned int irq_flags_to_clear;
1076 unsigned int irq_flags_to_set;
1077 enum irq_gc_flags gc_flags;
1078 struct irq_chip_generic *gc[0];
1079};
1080
1081/* Generic chip callback functions */
1082void irq_gc_noop(struct irq_data *d);
1083void irq_gc_mask_disable_reg(struct irq_data *d);
1084void irq_gc_mask_set_bit(struct irq_data *d);
1085void irq_gc_mask_clr_bit(struct irq_data *d);
1086void irq_gc_unmask_enable_reg(struct irq_data *d);
1087void irq_gc_ack_set_bit(struct irq_data *d);
1088void irq_gc_ack_clr_bit(struct irq_data *d);
1089void irq_gc_mask_disable_and_ack_set(struct irq_data *d);
1090void irq_gc_eoi(struct irq_data *d);
1091int irq_gc_set_wake(struct irq_data *d, unsigned int on);
1092
1093/* Setup functions for irq_chip_generic */
1094int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
1095 irq_hw_number_t hw_irq);
1096struct irq_chip_generic *
1097irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
1098 void __iomem *reg_base, irq_flow_handler_t handler);
1099void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
1100 enum irq_gc_flags flags, unsigned int clr,
1101 unsigned int set);
1102int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
1103void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
1104 unsigned int clr, unsigned int set);
1105
1106struct irq_chip_generic *
1107devm_irq_alloc_generic_chip(struct device *dev, const char *name, int num_ct,
1108 unsigned int irq_base, void __iomem *reg_base,
1109 irq_flow_handler_t handler);
1110int devm_irq_setup_generic_chip(struct device *dev, struct irq_chip_generic *gc,
1111 u32 msk, enum irq_gc_flags flags,
1112 unsigned int clr, unsigned int set);
1113
1114struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
1115
1116int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
1117 int num_ct, const char *name,
1118 irq_flow_handler_t handler,
1119 unsigned int clr, unsigned int set,
1120 enum irq_gc_flags flags);
1121
1122#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
1123 handler, clr, set, flags) \
1124({ \
1125 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
1126 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
1127 handler, clr, set, flags); \
1128})
1129
1130static inline void irq_free_generic_chip(struct irq_chip_generic *gc)
1131{
1132 kfree(gc);
1133}
1134
1135static inline void irq_destroy_generic_chip(struct irq_chip_generic *gc,
1136 u32 msk, unsigned int clr,
1137 unsigned int set)
1138{
1139 irq_remove_generic_chip(gc, msk, clr, set);
1140 irq_free_generic_chip(gc);
1141}
1142
1143static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
1144{
1145 return container_of(d->chip, struct irq_chip_type, chip);
1146}
1147
1148#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
1149
1150#ifdef CONFIG_SMP
1151static inline void irq_gc_lock(struct irq_chip_generic *gc)
1152{
1153 raw_spin_lock(&gc->lock);
1154}
1155
1156static inline void irq_gc_unlock(struct irq_chip_generic *gc)
1157{
1158 raw_spin_unlock(&gc->lock);
1159}
1160#else
1161static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
1162static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
1163#endif
1164
1165/*
1166 * The irqsave variants are for usage in non interrupt code. Do not use
1167 * them in irq_chip callbacks. Use irq_gc_lock() instead.
1168 */
1169#define irq_gc_lock_irqsave(gc, flags) \
1170 raw_spin_lock_irqsave(&(gc)->lock, flags)
1171
1172#define irq_gc_unlock_irqrestore(gc, flags) \
1173 raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1174
1175static inline void irq_reg_writel(struct irq_chip_generic *gc,
1176 u32 val, int reg_offset)
1177{
1178 if (gc->reg_writel)
1179 gc->reg_writel(val, gc->reg_base + reg_offset);
1180 else
1181 writel(val, gc->reg_base + reg_offset);
1182}
1183
1184static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
1185 int reg_offset)
1186{
1187 if (gc->reg_readl)
1188 return gc->reg_readl(gc->reg_base + reg_offset);
1189 else
1190 return readl(gc->reg_base + reg_offset);
1191}
1192
1193struct irq_matrix;
1194struct irq_matrix *irq_alloc_matrix(unsigned int matrix_bits,
1195 unsigned int alloc_start,
1196 unsigned int alloc_end);
1197void irq_matrix_online(struct irq_matrix *m);
1198void irq_matrix_offline(struct irq_matrix *m);
1199void irq_matrix_assign_system(struct irq_matrix *m, unsigned int bit, bool replace);
1200int irq_matrix_reserve_managed(struct irq_matrix *m, const struct cpumask *msk);
1201void irq_matrix_remove_managed(struct irq_matrix *m, const struct cpumask *msk);
David Brazdil0f672f62019-12-10 10:32:29 +00001202int irq_matrix_alloc_managed(struct irq_matrix *m, const struct cpumask *msk,
1203 unsigned int *mapped_cpu);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001204void irq_matrix_reserve(struct irq_matrix *m);
1205void irq_matrix_remove_reserved(struct irq_matrix *m);
1206int irq_matrix_alloc(struct irq_matrix *m, const struct cpumask *msk,
1207 bool reserved, unsigned int *mapped_cpu);
1208void irq_matrix_free(struct irq_matrix *m, unsigned int cpu,
1209 unsigned int bit, bool managed);
1210void irq_matrix_assign(struct irq_matrix *m, unsigned int bit);
1211unsigned int irq_matrix_available(struct irq_matrix *m, bool cpudown);
1212unsigned int irq_matrix_allocated(struct irq_matrix *m);
1213unsigned int irq_matrix_reserved(struct irq_matrix *m);
1214void irq_matrix_debug_show(struct seq_file *sf, struct irq_matrix *m, int ind);
1215
1216/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1217#define INVALID_HWIRQ (~0UL)
1218irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
1219int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1220int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1221int ipi_send_single(unsigned int virq, unsigned int cpu);
1222int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
1223
1224#ifdef CONFIG_GENERIC_IRQ_MULTI_HANDLER
1225/*
1226 * Registers a generic IRQ handling function as the top-level IRQ handler in
1227 * the system, which is generally the first C code called from an assembly
1228 * architecture-specific interrupt handler.
1229 *
1230 * Returns 0 on success, or -EBUSY if an IRQ handler has already been
1231 * registered.
1232 */
1233int __init set_handle_irq(void (*handle_irq)(struct pt_regs *));
1234
1235/*
1236 * Allows interrupt handlers to find the irqchip that's been registered as the
1237 * top-level IRQ handler.
1238 */
1239extern void (*handle_arch_irq)(struct pt_regs *) __ro_after_init;
1240#endif
1241
1242#endif /* _LINUX_IRQ_H */