blob: 4e89bbf6b76a0acc747e9ea08915b40ca4bf36a9 [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Intel pinctrl/GPIO core driver.
4 *
5 * Copyright (C) 2015, Intel Corporation
6 * Authors: Mathias Nyman <mathias.nyman@linux.intel.com>
7 * Mika Westerberg <mika.westerberg@linux.intel.com>
8 */
9
David Brazdil0f672f62019-12-10 10:32:29 +000010#include <linux/acpi.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000011#include <linux/interrupt.h>
12#include <linux/gpio/driver.h>
13#include <linux/log2.h>
David Brazdil0f672f62019-12-10 10:32:29 +000014#include <linux/module.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000015#include <linux/platform_device.h>
David Brazdil0f672f62019-12-10 10:32:29 +000016#include <linux/property.h>
17#include <linux/time.h>
18
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000019#include <linux/pinctrl/pinctrl.h>
20#include <linux/pinctrl/pinmux.h>
21#include <linux/pinctrl/pinconf.h>
22#include <linux/pinctrl/pinconf-generic.h>
23
24#include "../core.h"
25#include "pinctrl-intel.h"
26
27/* Offset from regs */
28#define REVID 0x000
29#define REVID_SHIFT 16
30#define REVID_MASK GENMASK(31, 16)
31
32#define PADBAR 0x00c
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000033
34#define PADOWN_BITS 4
35#define PADOWN_SHIFT(p) ((p) % 8 * PADOWN_BITS)
David Brazdil0f672f62019-12-10 10:32:29 +000036#define PADOWN_MASK(p) (GENMASK(3, 0) << PADOWN_SHIFT(p))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000037#define PADOWN_GPP(p) ((p) / 8)
38
39/* Offset from pad_regs */
40#define PADCFG0 0x000
41#define PADCFG0_RXEVCFG_SHIFT 25
David Brazdil0f672f62019-12-10 10:32:29 +000042#define PADCFG0_RXEVCFG_MASK GENMASK(26, 25)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000043#define PADCFG0_RXEVCFG_LEVEL 0
44#define PADCFG0_RXEVCFG_EDGE 1
45#define PADCFG0_RXEVCFG_DISABLED 2
46#define PADCFG0_RXEVCFG_EDGE_BOTH 3
47#define PADCFG0_PREGFRXSEL BIT(24)
48#define PADCFG0_RXINV BIT(23)
49#define PADCFG0_GPIROUTIOXAPIC BIT(20)
50#define PADCFG0_GPIROUTSCI BIT(19)
51#define PADCFG0_GPIROUTSMI BIT(18)
52#define PADCFG0_GPIROUTNMI BIT(17)
53#define PADCFG0_PMODE_SHIFT 10
David Brazdil0f672f62019-12-10 10:32:29 +000054#define PADCFG0_PMODE_MASK GENMASK(13, 10)
55#define PADCFG0_PMODE_GPIO 0
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000056#define PADCFG0_GPIORXDIS BIT(9)
57#define PADCFG0_GPIOTXDIS BIT(8)
58#define PADCFG0_GPIORXSTATE BIT(1)
59#define PADCFG0_GPIOTXSTATE BIT(0)
60
61#define PADCFG1 0x004
62#define PADCFG1_TERM_UP BIT(13)
63#define PADCFG1_TERM_SHIFT 10
David Brazdil0f672f62019-12-10 10:32:29 +000064#define PADCFG1_TERM_MASK GENMASK(12, 10)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000065#define PADCFG1_TERM_20K 4
66#define PADCFG1_TERM_2K 3
67#define PADCFG1_TERM_5K 2
68#define PADCFG1_TERM_1K 1
69
70#define PADCFG2 0x008
71#define PADCFG2_DEBEN BIT(0)
72#define PADCFG2_DEBOUNCE_SHIFT 1
73#define PADCFG2_DEBOUNCE_MASK GENMASK(4, 1)
74
David Brazdil0f672f62019-12-10 10:32:29 +000075#define DEBOUNCE_PERIOD_NSEC 31250
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000076
77struct intel_pad_context {
78 u32 padcfg0;
79 u32 padcfg1;
80 u32 padcfg2;
81};
82
83struct intel_community_context {
84 u32 *intmask;
David Brazdil0f672f62019-12-10 10:32:29 +000085 u32 *hostown;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000086};
87
88struct intel_pinctrl_context {
89 struct intel_pad_context *pads;
90 struct intel_community_context *communities;
91};
92
93/**
94 * struct intel_pinctrl - Intel pinctrl private structure
95 * @dev: Pointer to the device structure
96 * @lock: Lock to serialize register access
97 * @pctldesc: Pin controller description
98 * @pctldev: Pointer to the pin controller device
99 * @chip: GPIO chip in this pin controller
David Brazdil0f672f62019-12-10 10:32:29 +0000100 * @irqchip: IRQ chip in this pin controller
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000101 * @soc: SoC/PCH specific pin configuration data
102 * @communities: All communities in this pin controller
103 * @ncommunities: Number of communities in this pin controller
104 * @context: Configuration saved over system sleep
105 * @irq: pinctrl/GPIO chip irq number
106 */
107struct intel_pinctrl {
108 struct device *dev;
109 raw_spinlock_t lock;
110 struct pinctrl_desc pctldesc;
111 struct pinctrl_dev *pctldev;
112 struct gpio_chip chip;
David Brazdil0f672f62019-12-10 10:32:29 +0000113 struct irq_chip irqchip;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000114 const struct intel_pinctrl_soc_data *soc;
115 struct intel_community *communities;
116 size_t ncommunities;
117 struct intel_pinctrl_context context;
118 int irq;
119};
120
121#define pin_to_padno(c, p) ((p) - (c)->pin_base)
122#define padgroup_offset(g, p) ((p) - (g)->base)
123
124static struct intel_community *intel_get_community(struct intel_pinctrl *pctrl,
David Brazdil0f672f62019-12-10 10:32:29 +0000125 unsigned int pin)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000126{
127 struct intel_community *community;
128 int i;
129
130 for (i = 0; i < pctrl->ncommunities; i++) {
131 community = &pctrl->communities[i];
132 if (pin >= community->pin_base &&
133 pin < community->pin_base + community->npins)
134 return community;
135 }
136
137 dev_warn(pctrl->dev, "failed to find community for pin %u\n", pin);
138 return NULL;
139}
140
141static const struct intel_padgroup *
142intel_community_get_padgroup(const struct intel_community *community,
David Brazdil0f672f62019-12-10 10:32:29 +0000143 unsigned int pin)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000144{
145 int i;
146
147 for (i = 0; i < community->ngpps; i++) {
148 const struct intel_padgroup *padgrp = &community->gpps[i];
149
150 if (pin >= padgrp->base && pin < padgrp->base + padgrp->size)
151 return padgrp;
152 }
153
154 return NULL;
155}
156
David Brazdil0f672f62019-12-10 10:32:29 +0000157static void __iomem *intel_get_padcfg(struct intel_pinctrl *pctrl,
158 unsigned int pin, unsigned int reg)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000159{
160 const struct intel_community *community;
David Brazdil0f672f62019-12-10 10:32:29 +0000161 unsigned int padno;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000162 size_t nregs;
163
164 community = intel_get_community(pctrl, pin);
165 if (!community)
166 return NULL;
167
168 padno = pin_to_padno(community, pin);
169 nregs = (community->features & PINCTRL_FEATURE_DEBOUNCE) ? 4 : 2;
170
David Brazdil0f672f62019-12-10 10:32:29 +0000171 if (reg >= nregs * 4)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000172 return NULL;
173
174 return community->pad_regs + reg + padno * nregs * 4;
175}
176
David Brazdil0f672f62019-12-10 10:32:29 +0000177static bool intel_pad_owned_by_host(struct intel_pinctrl *pctrl, unsigned int pin)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000178{
179 const struct intel_community *community;
180 const struct intel_padgroup *padgrp;
David Brazdil0f672f62019-12-10 10:32:29 +0000181 unsigned int gpp, offset, gpp_offset;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000182 void __iomem *padown;
183
184 community = intel_get_community(pctrl, pin);
185 if (!community)
186 return false;
187 if (!community->padown_offset)
188 return true;
189
190 padgrp = intel_community_get_padgroup(community, pin);
191 if (!padgrp)
192 return false;
193
194 gpp_offset = padgroup_offset(padgrp, pin);
195 gpp = PADOWN_GPP(gpp_offset);
196 offset = community->padown_offset + padgrp->padown_num * 4 + gpp * 4;
197 padown = community->regs + offset;
198
199 return !(readl(padown) & PADOWN_MASK(gpp_offset));
200}
201
David Brazdil0f672f62019-12-10 10:32:29 +0000202static bool intel_pad_acpi_mode(struct intel_pinctrl *pctrl, unsigned int pin)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000203{
204 const struct intel_community *community;
205 const struct intel_padgroup *padgrp;
David Brazdil0f672f62019-12-10 10:32:29 +0000206 unsigned int offset, gpp_offset;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000207 void __iomem *hostown;
208
209 community = intel_get_community(pctrl, pin);
210 if (!community)
211 return true;
212 if (!community->hostown_offset)
213 return false;
214
215 padgrp = intel_community_get_padgroup(community, pin);
216 if (!padgrp)
217 return true;
218
219 gpp_offset = padgroup_offset(padgrp, pin);
220 offset = community->hostown_offset + padgrp->reg_num * 4;
221 hostown = community->regs + offset;
222
223 return !(readl(hostown) & BIT(gpp_offset));
224}
225
David Brazdil0f672f62019-12-10 10:32:29 +0000226/**
227 * enum - Locking variants of the pad configuration
228 *
229 * @PAD_UNLOCKED: pad is fully controlled by the configuration registers
230 * @PAD_LOCKED: pad configuration registers, except TX state, are locked
231 * @PAD_LOCKED_TX: pad configuration TX state is locked
232 * @PAD_LOCKED_FULL: pad configuration registers are locked completely
233 *
234 * Locking is considered as read-only mode for corresponding registers and
235 * their respective fields. That said, TX state bit is locked separately from
236 * the main locking scheme.
237 */
238enum {
239 PAD_UNLOCKED = 0,
240 PAD_LOCKED = 1,
241 PAD_LOCKED_TX = 2,
242 PAD_LOCKED_FULL = PAD_LOCKED | PAD_LOCKED_TX,
243};
244
245static int intel_pad_locked(struct intel_pinctrl *pctrl, unsigned int pin)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000246{
247 struct intel_community *community;
248 const struct intel_padgroup *padgrp;
David Brazdil0f672f62019-12-10 10:32:29 +0000249 unsigned int offset, gpp_offset;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000250 u32 value;
David Brazdil0f672f62019-12-10 10:32:29 +0000251 int ret = PAD_UNLOCKED;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000252
253 community = intel_get_community(pctrl, pin);
254 if (!community)
David Brazdil0f672f62019-12-10 10:32:29 +0000255 return PAD_LOCKED_FULL;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000256 if (!community->padcfglock_offset)
David Brazdil0f672f62019-12-10 10:32:29 +0000257 return PAD_UNLOCKED;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000258
259 padgrp = intel_community_get_padgroup(community, pin);
260 if (!padgrp)
David Brazdil0f672f62019-12-10 10:32:29 +0000261 return PAD_LOCKED_FULL;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000262
263 gpp_offset = padgroup_offset(padgrp, pin);
264
265 /*
266 * If PADCFGLOCK and PADCFGLOCKTX bits are both clear for this pad,
267 * the pad is considered unlocked. Any other case means that it is
David Brazdil0f672f62019-12-10 10:32:29 +0000268 * either fully or partially locked.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000269 */
David Brazdil0f672f62019-12-10 10:32:29 +0000270 offset = community->padcfglock_offset + 0 + padgrp->reg_num * 8;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000271 value = readl(community->regs + offset);
272 if (value & BIT(gpp_offset))
David Brazdil0f672f62019-12-10 10:32:29 +0000273 ret |= PAD_LOCKED;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000274
275 offset = community->padcfglock_offset + 4 + padgrp->reg_num * 8;
276 value = readl(community->regs + offset);
277 if (value & BIT(gpp_offset))
David Brazdil0f672f62019-12-10 10:32:29 +0000278 ret |= PAD_LOCKED_TX;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000279
David Brazdil0f672f62019-12-10 10:32:29 +0000280 return ret;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000281}
282
David Brazdil0f672f62019-12-10 10:32:29 +0000283static bool intel_pad_is_unlocked(struct intel_pinctrl *pctrl, unsigned int pin)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000284{
David Brazdil0f672f62019-12-10 10:32:29 +0000285 return (intel_pad_locked(pctrl, pin) & PAD_LOCKED) == PAD_UNLOCKED;
286}
287
288static bool intel_pad_usable(struct intel_pinctrl *pctrl, unsigned int pin)
289{
290 return intel_pad_owned_by_host(pctrl, pin) && intel_pad_is_unlocked(pctrl, pin);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000291}
292
293static int intel_get_groups_count(struct pinctrl_dev *pctldev)
294{
295 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
296
297 return pctrl->soc->ngroups;
298}
299
300static const char *intel_get_group_name(struct pinctrl_dev *pctldev,
David Brazdil0f672f62019-12-10 10:32:29 +0000301 unsigned int group)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000302{
303 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
304
305 return pctrl->soc->groups[group].name;
306}
307
David Brazdil0f672f62019-12-10 10:32:29 +0000308static int intel_get_group_pins(struct pinctrl_dev *pctldev, unsigned int group,
309 const unsigned int **pins, unsigned int *npins)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000310{
311 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
312
313 *pins = pctrl->soc->groups[group].pins;
314 *npins = pctrl->soc->groups[group].npins;
315 return 0;
316}
317
318static void intel_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
David Brazdil0f672f62019-12-10 10:32:29 +0000319 unsigned int pin)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000320{
321 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
322 void __iomem *padcfg;
323 u32 cfg0, cfg1, mode;
David Brazdil0f672f62019-12-10 10:32:29 +0000324 int locked;
325 bool acpi;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000326
327 if (!intel_pad_owned_by_host(pctrl, pin)) {
328 seq_puts(s, "not available");
329 return;
330 }
331
332 cfg0 = readl(intel_get_padcfg(pctrl, pin, PADCFG0));
333 cfg1 = readl(intel_get_padcfg(pctrl, pin, PADCFG1));
334
335 mode = (cfg0 & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT;
David Brazdil0f672f62019-12-10 10:32:29 +0000336 if (mode == PADCFG0_PMODE_GPIO)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000337 seq_puts(s, "GPIO ");
338 else
339 seq_printf(s, "mode %d ", mode);
340
341 seq_printf(s, "0x%08x 0x%08x", cfg0, cfg1);
342
343 /* Dump the additional PADCFG registers if available */
344 padcfg = intel_get_padcfg(pctrl, pin, PADCFG2);
345 if (padcfg)
346 seq_printf(s, " 0x%08x", readl(padcfg));
347
348 locked = intel_pad_locked(pctrl, pin);
349 acpi = intel_pad_acpi_mode(pctrl, pin);
350
351 if (locked || acpi) {
352 seq_puts(s, " [");
David Brazdil0f672f62019-12-10 10:32:29 +0000353 if (locked)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000354 seq_puts(s, "LOCKED");
David Brazdil0f672f62019-12-10 10:32:29 +0000355 if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_TX)
356 seq_puts(s, " tx");
357 else if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_FULL)
358 seq_puts(s, " full");
359
360 if (locked && acpi)
361 seq_puts(s, ", ");
362
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000363 if (acpi)
364 seq_puts(s, "ACPI");
365 seq_puts(s, "]");
366 }
367}
368
369static const struct pinctrl_ops intel_pinctrl_ops = {
370 .get_groups_count = intel_get_groups_count,
371 .get_group_name = intel_get_group_name,
372 .get_group_pins = intel_get_group_pins,
373 .pin_dbg_show = intel_pin_dbg_show,
374};
375
376static int intel_get_functions_count(struct pinctrl_dev *pctldev)
377{
378 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
379
380 return pctrl->soc->nfunctions;
381}
382
383static const char *intel_get_function_name(struct pinctrl_dev *pctldev,
David Brazdil0f672f62019-12-10 10:32:29 +0000384 unsigned int function)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000385{
386 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
387
388 return pctrl->soc->functions[function].name;
389}
390
391static int intel_get_function_groups(struct pinctrl_dev *pctldev,
David Brazdil0f672f62019-12-10 10:32:29 +0000392 unsigned int function,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000393 const char * const **groups,
David Brazdil0f672f62019-12-10 10:32:29 +0000394 unsigned int * const ngroups)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000395{
396 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
397
398 *groups = pctrl->soc->functions[function].groups;
399 *ngroups = pctrl->soc->functions[function].ngroups;
400 return 0;
401}
402
David Brazdil0f672f62019-12-10 10:32:29 +0000403static int intel_pinmux_set_mux(struct pinctrl_dev *pctldev,
404 unsigned int function, unsigned int group)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000405{
406 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
407 const struct intel_pingroup *grp = &pctrl->soc->groups[group];
408 unsigned long flags;
409 int i;
410
411 raw_spin_lock_irqsave(&pctrl->lock, flags);
412
413 /*
414 * All pins in the groups needs to be accessible and writable
415 * before we can enable the mux for this group.
416 */
417 for (i = 0; i < grp->npins; i++) {
418 if (!intel_pad_usable(pctrl, grp->pins[i])) {
419 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
420 return -EBUSY;
421 }
422 }
423
424 /* Now enable the mux setting for each pin in the group */
425 for (i = 0; i < grp->npins; i++) {
426 void __iomem *padcfg0;
427 u32 value;
428
429 padcfg0 = intel_get_padcfg(pctrl, grp->pins[i], PADCFG0);
430 value = readl(padcfg0);
431
432 value &= ~PADCFG0_PMODE_MASK;
433
434 if (grp->modes)
435 value |= grp->modes[i] << PADCFG0_PMODE_SHIFT;
436 else
437 value |= grp->mode << PADCFG0_PMODE_SHIFT;
438
439 writel(value, padcfg0);
440 }
441
442 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
443
444 return 0;
445}
446
447static void __intel_gpio_set_direction(void __iomem *padcfg0, bool input)
448{
449 u32 value;
450
451 value = readl(padcfg0);
452 if (input) {
453 value &= ~PADCFG0_GPIORXDIS;
454 value |= PADCFG0_GPIOTXDIS;
455 } else {
456 value &= ~PADCFG0_GPIOTXDIS;
457 value |= PADCFG0_GPIORXDIS;
458 }
459 writel(value, padcfg0);
460}
461
David Brazdil0f672f62019-12-10 10:32:29 +0000462static int intel_gpio_get_gpio_mode(void __iomem *padcfg0)
463{
464 return (readl(padcfg0) & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT;
465}
466
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000467static void intel_gpio_set_gpio_mode(void __iomem *padcfg0)
468{
469 u32 value;
470
471 /* Put the pad into GPIO mode */
472 value = readl(padcfg0) & ~PADCFG0_PMODE_MASK;
473 /* Disable SCI/SMI/NMI generation */
474 value &= ~(PADCFG0_GPIROUTIOXAPIC | PADCFG0_GPIROUTSCI);
475 value &= ~(PADCFG0_GPIROUTSMI | PADCFG0_GPIROUTNMI);
476 writel(value, padcfg0);
477}
478
479static int intel_gpio_request_enable(struct pinctrl_dev *pctldev,
480 struct pinctrl_gpio_range *range,
David Brazdil0f672f62019-12-10 10:32:29 +0000481 unsigned int pin)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000482{
483 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
484 void __iomem *padcfg0;
485 unsigned long flags;
486
487 raw_spin_lock_irqsave(&pctrl->lock, flags);
488
David Brazdil0f672f62019-12-10 10:32:29 +0000489 if (!intel_pad_owned_by_host(pctrl, pin)) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000490 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
491 return -EBUSY;
492 }
493
David Brazdil0f672f62019-12-10 10:32:29 +0000494 if (!intel_pad_is_unlocked(pctrl, pin)) {
495 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
496 return 0;
497 }
498
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000499 padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
David Brazdil0f672f62019-12-10 10:32:29 +0000500
501 /*
502 * If pin is already configured in GPIO mode, we assume that
503 * firmware provides correct settings. In such case we avoid
504 * potential glitches on the pin. Otherwise, for the pin in
505 * alternative mode, consumer has to supply respective flags.
506 */
507 if (intel_gpio_get_gpio_mode(padcfg0) == PADCFG0_PMODE_GPIO) {
508 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
509 return 0;
510 }
511
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000512 intel_gpio_set_gpio_mode(padcfg0);
David Brazdil0f672f62019-12-10 10:32:29 +0000513
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000514 /* Disable TX buffer and enable RX (this will be input) */
515 __intel_gpio_set_direction(padcfg0, true);
516
517 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
518
519 return 0;
520}
521
522static int intel_gpio_set_direction(struct pinctrl_dev *pctldev,
523 struct pinctrl_gpio_range *range,
David Brazdil0f672f62019-12-10 10:32:29 +0000524 unsigned int pin, bool input)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000525{
526 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
527 void __iomem *padcfg0;
528 unsigned long flags;
529
530 raw_spin_lock_irqsave(&pctrl->lock, flags);
531
532 padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
533 __intel_gpio_set_direction(padcfg0, input);
534
535 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
536
537 return 0;
538}
539
540static const struct pinmux_ops intel_pinmux_ops = {
541 .get_functions_count = intel_get_functions_count,
542 .get_function_name = intel_get_function_name,
543 .get_function_groups = intel_get_function_groups,
544 .set_mux = intel_pinmux_set_mux,
545 .gpio_request_enable = intel_gpio_request_enable,
546 .gpio_set_direction = intel_gpio_set_direction,
547};
548
David Brazdil0f672f62019-12-10 10:32:29 +0000549static int intel_config_get(struct pinctrl_dev *pctldev, unsigned int pin,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000550 unsigned long *config)
551{
552 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
553 enum pin_config_param param = pinconf_to_config_param(*config);
554 const struct intel_community *community;
555 u32 value, term;
556 u32 arg = 0;
557
558 if (!intel_pad_owned_by_host(pctrl, pin))
559 return -ENOTSUPP;
560
561 community = intel_get_community(pctrl, pin);
562 value = readl(intel_get_padcfg(pctrl, pin, PADCFG1));
563 term = (value & PADCFG1_TERM_MASK) >> PADCFG1_TERM_SHIFT;
564
565 switch (param) {
566 case PIN_CONFIG_BIAS_DISABLE:
567 if (term)
568 return -EINVAL;
569 break;
570
571 case PIN_CONFIG_BIAS_PULL_UP:
572 if (!term || !(value & PADCFG1_TERM_UP))
573 return -EINVAL;
574
575 switch (term) {
576 case PADCFG1_TERM_1K:
577 arg = 1000;
578 break;
579 case PADCFG1_TERM_2K:
580 arg = 2000;
581 break;
582 case PADCFG1_TERM_5K:
583 arg = 5000;
584 break;
585 case PADCFG1_TERM_20K:
586 arg = 20000;
587 break;
588 }
589
590 break;
591
592 case PIN_CONFIG_BIAS_PULL_DOWN:
593 if (!term || value & PADCFG1_TERM_UP)
594 return -EINVAL;
595
596 switch (term) {
597 case PADCFG1_TERM_1K:
598 if (!(community->features & PINCTRL_FEATURE_1K_PD))
599 return -EINVAL;
600 arg = 1000;
601 break;
602 case PADCFG1_TERM_5K:
603 arg = 5000;
604 break;
605 case PADCFG1_TERM_20K:
606 arg = 20000;
607 break;
608 }
609
610 break;
611
612 case PIN_CONFIG_INPUT_DEBOUNCE: {
613 void __iomem *padcfg2;
614 u32 v;
615
616 padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
617 if (!padcfg2)
618 return -ENOTSUPP;
619
620 v = readl(padcfg2);
621 if (!(v & PADCFG2_DEBEN))
622 return -EINVAL;
623
624 v = (v & PADCFG2_DEBOUNCE_MASK) >> PADCFG2_DEBOUNCE_SHIFT;
David Brazdil0f672f62019-12-10 10:32:29 +0000625 arg = BIT(v) * DEBOUNCE_PERIOD_NSEC / NSEC_PER_USEC;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000626
627 break;
628 }
629
630 default:
631 return -ENOTSUPP;
632 }
633
634 *config = pinconf_to_config_packed(param, arg);
635 return 0;
636}
637
David Brazdil0f672f62019-12-10 10:32:29 +0000638static int intel_config_set_pull(struct intel_pinctrl *pctrl, unsigned int pin,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000639 unsigned long config)
640{
David Brazdil0f672f62019-12-10 10:32:29 +0000641 unsigned int param = pinconf_to_config_param(config);
642 unsigned int arg = pinconf_to_config_argument(config);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000643 const struct intel_community *community;
644 void __iomem *padcfg1;
645 unsigned long flags;
646 int ret = 0;
647 u32 value;
648
649 raw_spin_lock_irqsave(&pctrl->lock, flags);
650
651 community = intel_get_community(pctrl, pin);
652 padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1);
653 value = readl(padcfg1);
654
655 switch (param) {
656 case PIN_CONFIG_BIAS_DISABLE:
657 value &= ~(PADCFG1_TERM_MASK | PADCFG1_TERM_UP);
658 break;
659
660 case PIN_CONFIG_BIAS_PULL_UP:
661 value &= ~PADCFG1_TERM_MASK;
662
663 value |= PADCFG1_TERM_UP;
664
Olivier Deprez0e641232021-09-23 10:07:05 +0200665 /* Set default strength value in case none is given */
666 if (arg == 1)
667 arg = 5000;
668
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000669 switch (arg) {
670 case 20000:
671 value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
672 break;
673 case 5000:
674 value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
675 break;
676 case 2000:
677 value |= PADCFG1_TERM_2K << PADCFG1_TERM_SHIFT;
678 break;
679 case 1000:
680 value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
681 break;
682 default:
683 ret = -EINVAL;
684 }
685
686 break;
687
688 case PIN_CONFIG_BIAS_PULL_DOWN:
689 value &= ~(PADCFG1_TERM_UP | PADCFG1_TERM_MASK);
690
Olivier Deprez0e641232021-09-23 10:07:05 +0200691 /* Set default strength value in case none is given */
692 if (arg == 1)
693 arg = 5000;
694
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000695 switch (arg) {
696 case 20000:
697 value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
698 break;
699 case 5000:
700 value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
701 break;
702 case 1000:
703 if (!(community->features & PINCTRL_FEATURE_1K_PD)) {
704 ret = -EINVAL;
705 break;
706 }
707 value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
708 break;
709 default:
710 ret = -EINVAL;
711 }
712
713 break;
714 }
715
716 if (!ret)
717 writel(value, padcfg1);
718
719 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
720
721 return ret;
722}
723
David Brazdil0f672f62019-12-10 10:32:29 +0000724static int intel_config_set_debounce(struct intel_pinctrl *pctrl,
725 unsigned int pin, unsigned int debounce)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000726{
727 void __iomem *padcfg0, *padcfg2;
728 unsigned long flags;
729 u32 value0, value2;
730 int ret = 0;
731
732 padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
733 if (!padcfg2)
734 return -ENOTSUPP;
735
736 padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
737
738 raw_spin_lock_irqsave(&pctrl->lock, flags);
739
740 value0 = readl(padcfg0);
741 value2 = readl(padcfg2);
742
743 /* Disable glitch filter and debouncer */
744 value0 &= ~PADCFG0_PREGFRXSEL;
745 value2 &= ~(PADCFG2_DEBEN | PADCFG2_DEBOUNCE_MASK);
746
747 if (debounce) {
748 unsigned long v;
749
David Brazdil0f672f62019-12-10 10:32:29 +0000750 v = order_base_2(debounce * NSEC_PER_USEC / DEBOUNCE_PERIOD_NSEC);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000751 if (v < 3 || v > 15) {
752 ret = -EINVAL;
753 goto exit_unlock;
754 } else {
755 /* Enable glitch filter and debouncer */
756 value0 |= PADCFG0_PREGFRXSEL;
757 value2 |= v << PADCFG2_DEBOUNCE_SHIFT;
758 value2 |= PADCFG2_DEBEN;
759 }
760 }
761
762 writel(value0, padcfg0);
763 writel(value2, padcfg2);
764
765exit_unlock:
766 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
767
768 return ret;
769}
770
David Brazdil0f672f62019-12-10 10:32:29 +0000771static int intel_config_set(struct pinctrl_dev *pctldev, unsigned int pin,
772 unsigned long *configs, unsigned int nconfigs)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000773{
774 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
775 int i, ret;
776
777 if (!intel_pad_usable(pctrl, pin))
778 return -ENOTSUPP;
779
780 for (i = 0; i < nconfigs; i++) {
781 switch (pinconf_to_config_param(configs[i])) {
782 case PIN_CONFIG_BIAS_DISABLE:
783 case PIN_CONFIG_BIAS_PULL_UP:
784 case PIN_CONFIG_BIAS_PULL_DOWN:
785 ret = intel_config_set_pull(pctrl, pin, configs[i]);
786 if (ret)
787 return ret;
788 break;
789
790 case PIN_CONFIG_INPUT_DEBOUNCE:
791 ret = intel_config_set_debounce(pctrl, pin,
792 pinconf_to_config_argument(configs[i]));
793 if (ret)
794 return ret;
795 break;
796
797 default:
798 return -ENOTSUPP;
799 }
800 }
801
802 return 0;
803}
804
805static const struct pinconf_ops intel_pinconf_ops = {
806 .is_generic = true,
807 .pin_config_get = intel_config_get,
808 .pin_config_set = intel_config_set,
809};
810
811static const struct pinctrl_desc intel_pinctrl_desc = {
812 .pctlops = &intel_pinctrl_ops,
813 .pmxops = &intel_pinmux_ops,
814 .confops = &intel_pinconf_ops,
815 .owner = THIS_MODULE,
816};
817
818/**
819 * intel_gpio_to_pin() - Translate from GPIO offset to pin number
820 * @pctrl: Pinctrl structure
821 * @offset: GPIO offset from gpiolib
David Brazdil0f672f62019-12-10 10:32:29 +0000822 * @community: Community is filled here if not %NULL
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000823 * @padgrp: Pad group is filled here if not %NULL
824 *
825 * When coming through gpiolib irqchip, the GPIO offset is not
826 * automatically translated to pinctrl pin number. This function can be
827 * used to find out the corresponding pinctrl pin.
828 */
David Brazdil0f672f62019-12-10 10:32:29 +0000829static int intel_gpio_to_pin(struct intel_pinctrl *pctrl, unsigned int offset,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000830 const struct intel_community **community,
831 const struct intel_padgroup **padgrp)
832{
833 int i;
834
835 for (i = 0; i < pctrl->ncommunities; i++) {
836 const struct intel_community *comm = &pctrl->communities[i];
837 int j;
838
839 for (j = 0; j < comm->ngpps; j++) {
840 const struct intel_padgroup *pgrp = &comm->gpps[j];
841
842 if (pgrp->gpio_base < 0)
843 continue;
844
845 if (offset >= pgrp->gpio_base &&
846 offset < pgrp->gpio_base + pgrp->size) {
847 int pin;
848
849 pin = pgrp->base + offset - pgrp->gpio_base;
850 if (community)
851 *community = comm;
852 if (padgrp)
853 *padgrp = pgrp;
854
855 return pin;
856 }
857 }
858 }
859
860 return -EINVAL;
861}
862
David Brazdil0f672f62019-12-10 10:32:29 +0000863/**
864 * intel_pin_to_gpio() - Translate from pin number to GPIO offset
865 * @pctrl: Pinctrl structure
866 * @pin: pin number
867 *
868 * Translate the pin number of pinctrl to GPIO offset
869 */
870static __maybe_unused int intel_pin_to_gpio(struct intel_pinctrl *pctrl, int pin)
871{
872 const struct intel_community *community;
873 const struct intel_padgroup *padgrp;
874
875 community = intel_get_community(pctrl, pin);
876 if (!community)
877 return -EINVAL;
878
879 padgrp = intel_community_get_padgroup(community, pin);
880 if (!padgrp)
881 return -EINVAL;
882
883 return pin - padgrp->base + padgrp->gpio_base;
884}
885
886static int intel_gpio_get(struct gpio_chip *chip, unsigned int offset)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000887{
888 struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
889 void __iomem *reg;
890 u32 padcfg0;
891 int pin;
892
893 pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
894 if (pin < 0)
895 return -EINVAL;
896
897 reg = intel_get_padcfg(pctrl, pin, PADCFG0);
898 if (!reg)
899 return -EINVAL;
900
901 padcfg0 = readl(reg);
902 if (!(padcfg0 & PADCFG0_GPIOTXDIS))
903 return !!(padcfg0 & PADCFG0_GPIOTXSTATE);
904
905 return !!(padcfg0 & PADCFG0_GPIORXSTATE);
906}
907
David Brazdil0f672f62019-12-10 10:32:29 +0000908static void intel_gpio_set(struct gpio_chip *chip, unsigned int offset,
909 int value)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000910{
911 struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
912 unsigned long flags;
913 void __iomem *reg;
914 u32 padcfg0;
915 int pin;
916
917 pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
918 if (pin < 0)
919 return;
920
921 reg = intel_get_padcfg(pctrl, pin, PADCFG0);
922 if (!reg)
923 return;
924
925 raw_spin_lock_irqsave(&pctrl->lock, flags);
926 padcfg0 = readl(reg);
927 if (value)
928 padcfg0 |= PADCFG0_GPIOTXSTATE;
929 else
930 padcfg0 &= ~PADCFG0_GPIOTXSTATE;
931 writel(padcfg0, reg);
932 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
933}
934
935static int intel_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
936{
937 struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
938 void __iomem *reg;
939 u32 padcfg0;
940 int pin;
941
942 pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
943 if (pin < 0)
944 return -EINVAL;
945
946 reg = intel_get_padcfg(pctrl, pin, PADCFG0);
947 if (!reg)
948 return -EINVAL;
949
950 padcfg0 = readl(reg);
951
952 if (padcfg0 & PADCFG0_PMODE_MASK)
953 return -EINVAL;
954
955 return !!(padcfg0 & PADCFG0_GPIOTXDIS);
956}
957
David Brazdil0f672f62019-12-10 10:32:29 +0000958static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned int offset)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000959{
960 return pinctrl_gpio_direction_input(chip->base + offset);
961}
962
David Brazdil0f672f62019-12-10 10:32:29 +0000963static int intel_gpio_direction_output(struct gpio_chip *chip, unsigned int offset,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000964 int value)
965{
966 intel_gpio_set(chip, offset, value);
967 return pinctrl_gpio_direction_output(chip->base + offset);
968}
969
970static const struct gpio_chip intel_gpio_chip = {
971 .owner = THIS_MODULE,
972 .request = gpiochip_generic_request,
973 .free = gpiochip_generic_free,
974 .get_direction = intel_gpio_get_direction,
975 .direction_input = intel_gpio_direction_input,
976 .direction_output = intel_gpio_direction_output,
977 .get = intel_gpio_get,
978 .set = intel_gpio_set,
979 .set_config = gpiochip_generic_config,
980};
981
982static void intel_gpio_irq_ack(struct irq_data *d)
983{
984 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
985 struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
986 const struct intel_community *community;
987 const struct intel_padgroup *padgrp;
988 int pin;
989
990 pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp);
991 if (pin >= 0) {
David Brazdil0f672f62019-12-10 10:32:29 +0000992 unsigned int gpp, gpp_offset, is_offset;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000993
994 gpp = padgrp->reg_num;
995 gpp_offset = padgroup_offset(padgrp, pin);
996 is_offset = community->is_offset + gpp * 4;
997
998 raw_spin_lock(&pctrl->lock);
999 writel(BIT(gpp_offset), community->regs + is_offset);
1000 raw_spin_unlock(&pctrl->lock);
1001 }
1002}
1003
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001004static void intel_gpio_irq_mask_unmask(struct irq_data *d, bool mask)
1005{
1006 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1007 struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1008 const struct intel_community *community;
1009 const struct intel_padgroup *padgrp;
1010 int pin;
1011
1012 pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp);
1013 if (pin >= 0) {
David Brazdil0f672f62019-12-10 10:32:29 +00001014 unsigned int gpp, gpp_offset;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001015 unsigned long flags;
David Brazdil0f672f62019-12-10 10:32:29 +00001016 void __iomem *reg, *is;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001017 u32 value;
1018
1019 gpp = padgrp->reg_num;
1020 gpp_offset = padgroup_offset(padgrp, pin);
1021
1022 reg = community->regs + community->ie_offset + gpp * 4;
David Brazdil0f672f62019-12-10 10:32:29 +00001023 is = community->regs + community->is_offset + gpp * 4;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001024
1025 raw_spin_lock_irqsave(&pctrl->lock, flags);
David Brazdil0f672f62019-12-10 10:32:29 +00001026
1027 /* Clear interrupt status first to avoid unexpected interrupt */
1028 writel(BIT(gpp_offset), is);
1029
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001030 value = readl(reg);
1031 if (mask)
1032 value &= ~BIT(gpp_offset);
1033 else
1034 value |= BIT(gpp_offset);
1035 writel(value, reg);
1036 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
1037 }
1038}
1039
1040static void intel_gpio_irq_mask(struct irq_data *d)
1041{
1042 intel_gpio_irq_mask_unmask(d, true);
1043}
1044
1045static void intel_gpio_irq_unmask(struct irq_data *d)
1046{
1047 intel_gpio_irq_mask_unmask(d, false);
1048}
1049
David Brazdil0f672f62019-12-10 10:32:29 +00001050static int intel_gpio_irq_type(struct irq_data *d, unsigned int type)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001051{
1052 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1053 struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
David Brazdil0f672f62019-12-10 10:32:29 +00001054 unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001055 unsigned long flags;
1056 void __iomem *reg;
1057 u32 value;
1058
1059 reg = intel_get_padcfg(pctrl, pin, PADCFG0);
1060 if (!reg)
1061 return -EINVAL;
1062
1063 /*
1064 * If the pin is in ACPI mode it is still usable as a GPIO but it
1065 * cannot be used as IRQ because GPI_IS status bit will not be
1066 * updated by the host controller hardware.
1067 */
1068 if (intel_pad_acpi_mode(pctrl, pin)) {
1069 dev_warn(pctrl->dev, "pin %u cannot be used as IRQ\n", pin);
1070 return -EPERM;
1071 }
1072
1073 raw_spin_lock_irqsave(&pctrl->lock, flags);
1074
1075 intel_gpio_set_gpio_mode(reg);
1076
1077 value = readl(reg);
1078
1079 value &= ~(PADCFG0_RXEVCFG_MASK | PADCFG0_RXINV);
1080
1081 if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
1082 value |= PADCFG0_RXEVCFG_EDGE_BOTH << PADCFG0_RXEVCFG_SHIFT;
1083 } else if (type & IRQ_TYPE_EDGE_FALLING) {
1084 value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
1085 value |= PADCFG0_RXINV;
1086 } else if (type & IRQ_TYPE_EDGE_RISING) {
1087 value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
1088 } else if (type & IRQ_TYPE_LEVEL_MASK) {
1089 if (type & IRQ_TYPE_LEVEL_LOW)
1090 value |= PADCFG0_RXINV;
1091 } else {
1092 value |= PADCFG0_RXEVCFG_DISABLED << PADCFG0_RXEVCFG_SHIFT;
1093 }
1094
1095 writel(value, reg);
1096
1097 if (type & IRQ_TYPE_EDGE_BOTH)
1098 irq_set_handler_locked(d, handle_edge_irq);
1099 else if (type & IRQ_TYPE_LEVEL_MASK)
1100 irq_set_handler_locked(d, handle_level_irq);
1101
1102 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
1103
1104 return 0;
1105}
1106
1107static int intel_gpio_irq_wake(struct irq_data *d, unsigned int on)
1108{
1109 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1110 struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
David Brazdil0f672f62019-12-10 10:32:29 +00001111 unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001112
1113 if (on)
1114 enable_irq_wake(pctrl->irq);
1115 else
1116 disable_irq_wake(pctrl->irq);
1117
1118 dev_dbg(pctrl->dev, "%sable wake for pin %u\n", on ? "en" : "dis", pin);
1119 return 0;
1120}
1121
1122static irqreturn_t intel_gpio_community_irq_handler(struct intel_pinctrl *pctrl,
1123 const struct intel_community *community)
1124{
1125 struct gpio_chip *gc = &pctrl->chip;
1126 irqreturn_t ret = IRQ_NONE;
1127 int gpp;
1128
1129 for (gpp = 0; gpp < community->ngpps; gpp++) {
1130 const struct intel_padgroup *padgrp = &community->gpps[gpp];
1131 unsigned long pending, enabled, gpp_offset;
1132
1133 pending = readl(community->regs + community->is_offset +
1134 padgrp->reg_num * 4);
1135 enabled = readl(community->regs + community->ie_offset +
1136 padgrp->reg_num * 4);
1137
1138 /* Only interrupts that are enabled */
1139 pending &= enabled;
1140
1141 for_each_set_bit(gpp_offset, &pending, padgrp->size) {
1142 unsigned irq;
1143
1144 irq = irq_find_mapping(gc->irq.domain,
1145 padgrp->gpio_base + gpp_offset);
1146 generic_handle_irq(irq);
1147
1148 ret |= IRQ_HANDLED;
1149 }
1150 }
1151
1152 return ret;
1153}
1154
1155static irqreturn_t intel_gpio_irq(int irq, void *data)
1156{
1157 const struct intel_community *community;
1158 struct intel_pinctrl *pctrl = data;
1159 irqreturn_t ret = IRQ_NONE;
1160 int i;
1161
1162 /* Need to check all communities for pending interrupts */
1163 for (i = 0; i < pctrl->ncommunities; i++) {
1164 community = &pctrl->communities[i];
1165 ret |= intel_gpio_community_irq_handler(pctrl, community);
1166 }
1167
1168 return ret;
1169}
1170
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001171static int intel_gpio_add_pin_ranges(struct intel_pinctrl *pctrl,
1172 const struct intel_community *community)
1173{
1174 int ret = 0, i;
1175
1176 for (i = 0; i < community->ngpps; i++) {
1177 const struct intel_padgroup *gpp = &community->gpps[i];
1178
1179 if (gpp->gpio_base < 0)
1180 continue;
1181
1182 ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev),
1183 gpp->gpio_base, gpp->base,
1184 gpp->size);
1185 if (ret)
1186 return ret;
1187 }
1188
1189 return ret;
1190}
1191
1192static unsigned intel_gpio_ngpio(const struct intel_pinctrl *pctrl)
1193{
1194 const struct intel_community *community;
David Brazdil0f672f62019-12-10 10:32:29 +00001195 unsigned int ngpio = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001196 int i, j;
1197
1198 for (i = 0; i < pctrl->ncommunities; i++) {
1199 community = &pctrl->communities[i];
1200 for (j = 0; j < community->ngpps; j++) {
1201 const struct intel_padgroup *gpp = &community->gpps[j];
1202
1203 if (gpp->gpio_base < 0)
1204 continue;
1205
1206 if (gpp->gpio_base + gpp->size > ngpio)
1207 ngpio = gpp->gpio_base + gpp->size;
1208 }
1209 }
1210
1211 return ngpio;
1212}
1213
1214static int intel_gpio_probe(struct intel_pinctrl *pctrl, int irq)
1215{
1216 int ret, i;
1217
1218 pctrl->chip = intel_gpio_chip;
1219
David Brazdil0f672f62019-12-10 10:32:29 +00001220 /* Setup GPIO chip */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001221 pctrl->chip.ngpio = intel_gpio_ngpio(pctrl);
1222 pctrl->chip.label = dev_name(pctrl->dev);
1223 pctrl->chip.parent = pctrl->dev;
1224 pctrl->chip.base = -1;
1225 pctrl->irq = irq;
1226
David Brazdil0f672f62019-12-10 10:32:29 +00001227 /* Setup IRQ chip */
1228 pctrl->irqchip.name = dev_name(pctrl->dev);
1229 pctrl->irqchip.irq_ack = intel_gpio_irq_ack;
1230 pctrl->irqchip.irq_mask = intel_gpio_irq_mask;
1231 pctrl->irqchip.irq_unmask = intel_gpio_irq_unmask;
1232 pctrl->irqchip.irq_set_type = intel_gpio_irq_type;
1233 pctrl->irqchip.irq_set_wake = intel_gpio_irq_wake;
1234 pctrl->irqchip.flags = IRQCHIP_MASK_ON_SUSPEND;
1235
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001236 ret = devm_gpiochip_add_data(pctrl->dev, &pctrl->chip, pctrl);
1237 if (ret) {
1238 dev_err(pctrl->dev, "failed to register gpiochip\n");
1239 return ret;
1240 }
1241
1242 for (i = 0; i < pctrl->ncommunities; i++) {
1243 struct intel_community *community = &pctrl->communities[i];
1244
1245 ret = intel_gpio_add_pin_ranges(pctrl, community);
1246 if (ret) {
1247 dev_err(pctrl->dev, "failed to add GPIO pin range\n");
1248 return ret;
1249 }
1250 }
1251
1252 /*
1253 * We need to request the interrupt here (instead of providing chip
1254 * to the irq directly) because on some platforms several GPIO
1255 * controllers share the same interrupt line.
1256 */
1257 ret = devm_request_irq(pctrl->dev, irq, intel_gpio_irq,
1258 IRQF_SHARED | IRQF_NO_THREAD,
1259 dev_name(pctrl->dev), pctrl);
1260 if (ret) {
1261 dev_err(pctrl->dev, "failed to request interrupt\n");
1262 return ret;
1263 }
1264
David Brazdil0f672f62019-12-10 10:32:29 +00001265 ret = gpiochip_irqchip_add(&pctrl->chip, &pctrl->irqchip, 0,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001266 handle_bad_irq, IRQ_TYPE_NONE);
1267 if (ret) {
1268 dev_err(pctrl->dev, "failed to add irqchip\n");
1269 return ret;
1270 }
1271
David Brazdil0f672f62019-12-10 10:32:29 +00001272 gpiochip_set_chained_irqchip(&pctrl->chip, &pctrl->irqchip, irq, NULL);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001273 return 0;
1274}
1275
1276static int intel_pinctrl_add_padgroups(struct intel_pinctrl *pctrl,
1277 struct intel_community *community)
1278{
1279 struct intel_padgroup *gpps;
David Brazdil0f672f62019-12-10 10:32:29 +00001280 unsigned int npins = community->npins;
1281 unsigned int padown_num = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001282 size_t ngpps, i;
1283
1284 if (community->gpps)
1285 ngpps = community->ngpps;
1286 else
1287 ngpps = DIV_ROUND_UP(community->npins, community->gpp_size);
1288
1289 gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL);
1290 if (!gpps)
1291 return -ENOMEM;
1292
1293 for (i = 0; i < ngpps; i++) {
1294 if (community->gpps) {
1295 gpps[i] = community->gpps[i];
1296 } else {
David Brazdil0f672f62019-12-10 10:32:29 +00001297 unsigned int gpp_size = community->gpp_size;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001298
1299 gpps[i].reg_num = i;
1300 gpps[i].base = community->pin_base + i * gpp_size;
1301 gpps[i].size = min(gpp_size, npins);
1302 npins -= gpps[i].size;
1303 }
1304
1305 if (gpps[i].size > 32)
1306 return -EINVAL;
1307
1308 if (!gpps[i].gpio_base)
1309 gpps[i].gpio_base = gpps[i].base;
1310
1311 gpps[i].padown_num = padown_num;
1312
1313 /*
1314 * In older hardware the number of padown registers per
1315 * group is fixed regardless of the group size.
1316 */
1317 if (community->gpp_num_padown_regs)
1318 padown_num += community->gpp_num_padown_regs;
1319 else
1320 padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32);
1321 }
1322
1323 community->ngpps = ngpps;
1324 community->gpps = gpps;
1325
1326 return 0;
1327}
1328
1329static int intel_pinctrl_pm_init(struct intel_pinctrl *pctrl)
1330{
1331#ifdef CONFIG_PM_SLEEP
1332 const struct intel_pinctrl_soc_data *soc = pctrl->soc;
1333 struct intel_community_context *communities;
1334 struct intel_pad_context *pads;
1335 int i;
1336
1337 pads = devm_kcalloc(pctrl->dev, soc->npins, sizeof(*pads), GFP_KERNEL);
1338 if (!pads)
1339 return -ENOMEM;
1340
1341 communities = devm_kcalloc(pctrl->dev, pctrl->ncommunities,
1342 sizeof(*communities), GFP_KERNEL);
1343 if (!communities)
1344 return -ENOMEM;
1345
1346
1347 for (i = 0; i < pctrl->ncommunities; i++) {
1348 struct intel_community *community = &pctrl->communities[i];
David Brazdil0f672f62019-12-10 10:32:29 +00001349 u32 *intmask, *hostown;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001350
1351 intmask = devm_kcalloc(pctrl->dev, community->ngpps,
1352 sizeof(*intmask), GFP_KERNEL);
1353 if (!intmask)
1354 return -ENOMEM;
1355
1356 communities[i].intmask = intmask;
David Brazdil0f672f62019-12-10 10:32:29 +00001357
1358 hostown = devm_kcalloc(pctrl->dev, community->ngpps,
1359 sizeof(*hostown), GFP_KERNEL);
1360 if (!hostown)
1361 return -ENOMEM;
1362
1363 communities[i].hostown = hostown;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001364 }
1365
1366 pctrl->context.pads = pads;
1367 pctrl->context.communities = communities;
1368#endif
1369
1370 return 0;
1371}
1372
David Brazdil0f672f62019-12-10 10:32:29 +00001373static int intel_pinctrl_probe(struct platform_device *pdev,
1374 const struct intel_pinctrl_soc_data *soc_data)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001375{
1376 struct intel_pinctrl *pctrl;
1377 int i, ret, irq;
1378
1379 if (!soc_data)
1380 return -EINVAL;
1381
1382 pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL);
1383 if (!pctrl)
1384 return -ENOMEM;
1385
1386 pctrl->dev = &pdev->dev;
1387 pctrl->soc = soc_data;
1388 raw_spin_lock_init(&pctrl->lock);
1389
1390 /*
1391 * Make a copy of the communities which we can use to hold pointers
1392 * to the registers.
1393 */
1394 pctrl->ncommunities = pctrl->soc->ncommunities;
1395 pctrl->communities = devm_kcalloc(&pdev->dev, pctrl->ncommunities,
1396 sizeof(*pctrl->communities), GFP_KERNEL);
1397 if (!pctrl->communities)
1398 return -ENOMEM;
1399
1400 for (i = 0; i < pctrl->ncommunities; i++) {
1401 struct intel_community *community = &pctrl->communities[i];
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001402 void __iomem *regs;
1403 u32 padbar;
1404
1405 *community = pctrl->soc->communities[i];
1406
David Brazdil0f672f62019-12-10 10:32:29 +00001407 regs = devm_platform_ioremap_resource(pdev, community->barno);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001408 if (IS_ERR(regs))
1409 return PTR_ERR(regs);
1410
1411 /*
1412 * Determine community features based on the revision if
1413 * not specified already.
1414 */
1415 if (!community->features) {
1416 u32 rev;
1417
1418 rev = (readl(regs + REVID) & REVID_MASK) >> REVID_SHIFT;
1419 if (rev >= 0x94) {
1420 community->features |= PINCTRL_FEATURE_DEBOUNCE;
1421 community->features |= PINCTRL_FEATURE_1K_PD;
1422 }
1423 }
1424
1425 /* Read offset of the pad configuration registers */
1426 padbar = readl(regs + PADBAR);
1427
1428 community->regs = regs;
1429 community->pad_regs = regs + padbar;
1430
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001431 ret = intel_pinctrl_add_padgroups(pctrl, community);
1432 if (ret)
1433 return ret;
1434 }
1435
1436 irq = platform_get_irq(pdev, 0);
David Brazdil0f672f62019-12-10 10:32:29 +00001437 if (irq < 0)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001438 return irq;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001439
1440 ret = intel_pinctrl_pm_init(pctrl);
1441 if (ret)
1442 return ret;
1443
1444 pctrl->pctldesc = intel_pinctrl_desc;
1445 pctrl->pctldesc.name = dev_name(&pdev->dev);
1446 pctrl->pctldesc.pins = pctrl->soc->pins;
1447 pctrl->pctldesc.npins = pctrl->soc->npins;
1448
1449 pctrl->pctldev = devm_pinctrl_register(&pdev->dev, &pctrl->pctldesc,
1450 pctrl);
1451 if (IS_ERR(pctrl->pctldev)) {
1452 dev_err(&pdev->dev, "failed to register pinctrl driver\n");
1453 return PTR_ERR(pctrl->pctldev);
1454 }
1455
1456 ret = intel_gpio_probe(pctrl, irq);
1457 if (ret)
1458 return ret;
1459
1460 platform_set_drvdata(pdev, pctrl);
1461
1462 return 0;
1463}
David Brazdil0f672f62019-12-10 10:32:29 +00001464
1465int intel_pinctrl_probe_by_hid(struct platform_device *pdev)
1466{
1467 const struct intel_pinctrl_soc_data *data;
1468
1469 data = device_get_match_data(&pdev->dev);
1470 return intel_pinctrl_probe(pdev, data);
1471}
1472EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_hid);
1473
1474int intel_pinctrl_probe_by_uid(struct platform_device *pdev)
1475{
1476 const struct intel_pinctrl_soc_data *data = NULL;
1477 const struct intel_pinctrl_soc_data **table;
1478 struct acpi_device *adev;
1479 unsigned int i;
1480
1481 adev = ACPI_COMPANION(&pdev->dev);
1482 if (adev) {
1483 const void *match = device_get_match_data(&pdev->dev);
1484
1485 table = (const struct intel_pinctrl_soc_data **)match;
1486 for (i = 0; table[i]; i++) {
1487 if (!strcmp(adev->pnp.unique_id, table[i]->uid)) {
1488 data = table[i];
1489 break;
1490 }
1491 }
1492 } else {
1493 const struct platform_device_id *id;
1494
1495 id = platform_get_device_id(pdev);
1496 if (!id)
1497 return -ENODEV;
1498
1499 table = (const struct intel_pinctrl_soc_data **)id->driver_data;
1500 data = table[pdev->id];
1501 }
1502
1503 return intel_pinctrl_probe(pdev, data);
1504}
1505EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_uid);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001506
1507#ifdef CONFIG_PM_SLEEP
David Brazdil0f672f62019-12-10 10:32:29 +00001508static bool intel_pinctrl_should_save(struct intel_pinctrl *pctrl, unsigned int pin)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001509{
1510 const struct pin_desc *pd = pin_desc_get(pctrl->pctldev, pin);
1511
1512 if (!pd || !intel_pad_usable(pctrl, pin))
1513 return false;
1514
1515 /*
1516 * Only restore the pin if it is actually in use by the kernel (or
1517 * by userspace). It is possible that some pins are used by the
1518 * BIOS during resume and those are not always locked down so leave
1519 * them alone.
1520 */
1521 if (pd->mux_owner || pd->gpio_owner ||
David Brazdil0f672f62019-12-10 10:32:29 +00001522 gpiochip_line_is_irq(&pctrl->chip, intel_pin_to_gpio(pctrl, pin)))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001523 return true;
1524
1525 return false;
1526}
1527
David Brazdil0f672f62019-12-10 10:32:29 +00001528int intel_pinctrl_suspend_noirq(struct device *dev)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001529{
David Brazdil0f672f62019-12-10 10:32:29 +00001530 struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001531 struct intel_community_context *communities;
1532 struct intel_pad_context *pads;
1533 int i;
1534
1535 pads = pctrl->context.pads;
1536 for (i = 0; i < pctrl->soc->npins; i++) {
1537 const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
1538 void __iomem *padcfg;
1539 u32 val;
1540
1541 if (!intel_pinctrl_should_save(pctrl, desc->number))
1542 continue;
1543
1544 val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG0));
1545 pads[i].padcfg0 = val & ~PADCFG0_GPIORXSTATE;
1546 val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG1));
1547 pads[i].padcfg1 = val;
1548
1549 padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2);
1550 if (padcfg)
1551 pads[i].padcfg2 = readl(padcfg);
1552 }
1553
1554 communities = pctrl->context.communities;
1555 for (i = 0; i < pctrl->ncommunities; i++) {
1556 struct intel_community *community = &pctrl->communities[i];
1557 void __iomem *base;
David Brazdil0f672f62019-12-10 10:32:29 +00001558 unsigned int gpp;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001559
1560 base = community->regs + community->ie_offset;
1561 for (gpp = 0; gpp < community->ngpps; gpp++)
1562 communities[i].intmask[gpp] = readl(base + gpp * 4);
David Brazdil0f672f62019-12-10 10:32:29 +00001563
1564 base = community->regs + community->hostown_offset;
1565 for (gpp = 0; gpp < community->ngpps; gpp++)
1566 communities[i].hostown[gpp] = readl(base + gpp * 4);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001567 }
1568
1569 return 0;
1570}
David Brazdil0f672f62019-12-10 10:32:29 +00001571EXPORT_SYMBOL_GPL(intel_pinctrl_suspend_noirq);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001572
1573static void intel_gpio_irq_init(struct intel_pinctrl *pctrl)
1574{
1575 size_t i;
1576
1577 for (i = 0; i < pctrl->ncommunities; i++) {
1578 const struct intel_community *community;
1579 void __iomem *base;
David Brazdil0f672f62019-12-10 10:32:29 +00001580 unsigned int gpp;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001581
1582 community = &pctrl->communities[i];
1583 base = community->regs;
1584
1585 for (gpp = 0; gpp < community->ngpps; gpp++) {
1586 /* Mask and clear all interrupts */
1587 writel(0, base + community->ie_offset + gpp * 4);
1588 writel(0xffff, base + community->is_offset + gpp * 4);
1589 }
1590 }
1591}
1592
David Brazdil0f672f62019-12-10 10:32:29 +00001593static u32
1594intel_gpio_is_requested(struct gpio_chip *chip, int base, unsigned int size)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001595{
David Brazdil0f672f62019-12-10 10:32:29 +00001596 u32 requested = 0;
1597 unsigned int i;
1598
1599 for (i = 0; i < size; i++)
1600 if (gpiochip_is_requested(chip, base + i))
1601 requested |= BIT(i);
1602
1603 return requested;
1604}
1605
1606static u32
1607intel_gpio_update_pad_mode(void __iomem *hostown, u32 mask, u32 value)
1608{
1609 u32 curr, updated;
1610
1611 curr = readl(hostown);
1612 updated = (curr & ~mask) | (value & mask);
1613 writel(updated, hostown);
1614
1615 return curr;
1616}
1617
1618int intel_pinctrl_resume_noirq(struct device *dev)
1619{
1620 struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001621 const struct intel_community_context *communities;
1622 const struct intel_pad_context *pads;
1623 int i;
1624
1625 /* Mask all interrupts */
1626 intel_gpio_irq_init(pctrl);
1627
1628 pads = pctrl->context.pads;
1629 for (i = 0; i < pctrl->soc->npins; i++) {
1630 const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
1631 void __iomem *padcfg;
1632 u32 val;
1633
1634 if (!intel_pinctrl_should_save(pctrl, desc->number))
1635 continue;
1636
1637 padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG0);
1638 val = readl(padcfg) & ~PADCFG0_GPIORXSTATE;
1639 if (val != pads[i].padcfg0) {
1640 writel(pads[i].padcfg0, padcfg);
1641 dev_dbg(dev, "restored pin %u padcfg0 %#08x\n",
1642 desc->number, readl(padcfg));
1643 }
1644
1645 padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG1);
1646 val = readl(padcfg);
1647 if (val != pads[i].padcfg1) {
1648 writel(pads[i].padcfg1, padcfg);
1649 dev_dbg(dev, "restored pin %u padcfg1 %#08x\n",
1650 desc->number, readl(padcfg));
1651 }
1652
1653 padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2);
1654 if (padcfg) {
1655 val = readl(padcfg);
1656 if (val != pads[i].padcfg2) {
1657 writel(pads[i].padcfg2, padcfg);
1658 dev_dbg(dev, "restored pin %u padcfg2 %#08x\n",
1659 desc->number, readl(padcfg));
1660 }
1661 }
1662 }
1663
1664 communities = pctrl->context.communities;
1665 for (i = 0; i < pctrl->ncommunities; i++) {
1666 struct intel_community *community = &pctrl->communities[i];
1667 void __iomem *base;
David Brazdil0f672f62019-12-10 10:32:29 +00001668 unsigned int gpp;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001669
1670 base = community->regs + community->ie_offset;
1671 for (gpp = 0; gpp < community->ngpps; gpp++) {
1672 writel(communities[i].intmask[gpp], base + gpp * 4);
1673 dev_dbg(dev, "restored mask %d/%u %#08x\n", i, gpp,
1674 readl(base + gpp * 4));
1675 }
David Brazdil0f672f62019-12-10 10:32:29 +00001676
1677 base = community->regs + community->hostown_offset;
1678 for (gpp = 0; gpp < community->ngpps; gpp++) {
1679 const struct intel_padgroup *padgrp = &community->gpps[gpp];
1680 u32 requested = 0, value = 0;
1681 u32 saved = communities[i].hostown[gpp];
1682
1683 if (padgrp->gpio_base < 0)
1684 continue;
1685
1686 requested = intel_gpio_is_requested(&pctrl->chip,
1687 padgrp->gpio_base, padgrp->size);
1688 value = intel_gpio_update_pad_mode(base + gpp * 4,
1689 requested, saved);
1690 if ((value ^ saved) & requested) {
1691 dev_warn(dev, "restore hostown %d/%u %#8x->%#8x\n",
1692 i, gpp, value, saved);
1693 }
1694 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001695 }
1696
1697 return 0;
1698}
David Brazdil0f672f62019-12-10 10:32:29 +00001699EXPORT_SYMBOL_GPL(intel_pinctrl_resume_noirq);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001700#endif
1701
1702MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>");
1703MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
1704MODULE_DESCRIPTION("Intel pinctrl/GPIO core driver");
1705MODULE_LICENSE("GPL v2");