blob: c99883120556c43bf4ccf8a1cbdbb12c299c9829 [file] [log] [blame]
David Brazdil0f672f62019-12-10 10:32:29 +00001// SPDX-License-Identifier: GPL-2.0
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002/*
3 * Copyright (C) 2015-2017 Broadcom
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004 */
5
6#include "bcm-phy-lib.h"
7#include <linux/brcmphy.h>
8#include <linux/export.h>
9#include <linux/mdio.h>
10#include <linux/module.h>
11#include <linux/phy.h>
12#include <linux/ethtool.h>
13
14#define MII_BCM_CHANNEL_WIDTH 0x2000
15#define BCM_CL45VEN_EEE_ADV 0x3c
16
17int bcm_phy_write_exp(struct phy_device *phydev, u16 reg, u16 val)
18{
19 int rc;
20
21 rc = phy_write(phydev, MII_BCM54XX_EXP_SEL, reg);
22 if (rc < 0)
23 return rc;
24
25 return phy_write(phydev, MII_BCM54XX_EXP_DATA, val);
26}
27EXPORT_SYMBOL_GPL(bcm_phy_write_exp);
28
29int bcm_phy_read_exp(struct phy_device *phydev, u16 reg)
30{
31 int val;
32
33 val = phy_write(phydev, MII_BCM54XX_EXP_SEL, reg);
34 if (val < 0)
35 return val;
36
37 val = phy_read(phydev, MII_BCM54XX_EXP_DATA);
38
39 /* Restore default value. It's O.K. if this write fails. */
40 phy_write(phydev, MII_BCM54XX_EXP_SEL, 0);
41
42 return val;
43}
44EXPORT_SYMBOL_GPL(bcm_phy_read_exp);
45
46int bcm54xx_auxctl_read(struct phy_device *phydev, u16 regnum)
47{
48 /* The register must be written to both the Shadow Register Select and
49 * the Shadow Read Register Selector
50 */
51 phy_write(phydev, MII_BCM54XX_AUX_CTL, MII_BCM54XX_AUXCTL_SHDWSEL_MASK |
52 regnum << MII_BCM54XX_AUXCTL_SHDWSEL_READ_SHIFT);
53 return phy_read(phydev, MII_BCM54XX_AUX_CTL);
54}
55EXPORT_SYMBOL_GPL(bcm54xx_auxctl_read);
56
57int bcm54xx_auxctl_write(struct phy_device *phydev, u16 regnum, u16 val)
58{
59 return phy_write(phydev, MII_BCM54XX_AUX_CTL, regnum | val);
60}
61EXPORT_SYMBOL(bcm54xx_auxctl_write);
62
63int bcm_phy_write_misc(struct phy_device *phydev,
64 u16 reg, u16 chl, u16 val)
65{
66 int rc;
67 int tmp;
68
69 rc = phy_write(phydev, MII_BCM54XX_AUX_CTL,
70 MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
71 if (rc < 0)
72 return rc;
73
74 tmp = phy_read(phydev, MII_BCM54XX_AUX_CTL);
75 tmp |= MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA;
76 rc = phy_write(phydev, MII_BCM54XX_AUX_CTL, tmp);
77 if (rc < 0)
78 return rc;
79
80 tmp = (chl * MII_BCM_CHANNEL_WIDTH) | reg;
81 rc = bcm_phy_write_exp(phydev, tmp, val);
82
83 return rc;
84}
85EXPORT_SYMBOL_GPL(bcm_phy_write_misc);
86
87int bcm_phy_read_misc(struct phy_device *phydev,
88 u16 reg, u16 chl)
89{
90 int rc;
91 int tmp;
92
93 rc = phy_write(phydev, MII_BCM54XX_AUX_CTL,
94 MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
95 if (rc < 0)
96 return rc;
97
98 tmp = phy_read(phydev, MII_BCM54XX_AUX_CTL);
99 tmp |= MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA;
100 rc = phy_write(phydev, MII_BCM54XX_AUX_CTL, tmp);
101 if (rc < 0)
102 return rc;
103
104 tmp = (chl * MII_BCM_CHANNEL_WIDTH) | reg;
105 rc = bcm_phy_read_exp(phydev, tmp);
106
107 return rc;
108}
109EXPORT_SYMBOL_GPL(bcm_phy_read_misc);
110
111int bcm_phy_ack_intr(struct phy_device *phydev)
112{
113 int reg;
114
115 /* Clear pending interrupts. */
116 reg = phy_read(phydev, MII_BCM54XX_ISR);
117 if (reg < 0)
118 return reg;
119
120 return 0;
121}
122EXPORT_SYMBOL_GPL(bcm_phy_ack_intr);
123
124int bcm_phy_config_intr(struct phy_device *phydev)
125{
126 int reg;
127
128 reg = phy_read(phydev, MII_BCM54XX_ECR);
129 if (reg < 0)
130 return reg;
131
132 if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
133 reg &= ~MII_BCM54XX_ECR_IM;
134 else
135 reg |= MII_BCM54XX_ECR_IM;
136
137 return phy_write(phydev, MII_BCM54XX_ECR, reg);
138}
139EXPORT_SYMBOL_GPL(bcm_phy_config_intr);
140
141int bcm_phy_read_shadow(struct phy_device *phydev, u16 shadow)
142{
143 phy_write(phydev, MII_BCM54XX_SHD, MII_BCM54XX_SHD_VAL(shadow));
144 return MII_BCM54XX_SHD_DATA(phy_read(phydev, MII_BCM54XX_SHD));
145}
146EXPORT_SYMBOL_GPL(bcm_phy_read_shadow);
147
148int bcm_phy_write_shadow(struct phy_device *phydev, u16 shadow,
149 u16 val)
150{
151 return phy_write(phydev, MII_BCM54XX_SHD,
152 MII_BCM54XX_SHD_WRITE |
153 MII_BCM54XX_SHD_VAL(shadow) |
154 MII_BCM54XX_SHD_DATA(val));
155}
156EXPORT_SYMBOL_GPL(bcm_phy_write_shadow);
157
158int bcm_phy_enable_apd(struct phy_device *phydev, bool dll_pwr_down)
159{
160 int val;
161
162 if (dll_pwr_down) {
163 val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR3);
164 if (val < 0)
165 return val;
166
167 val |= BCM54XX_SHD_SCR3_DLLAPD_DIS;
168 bcm_phy_write_shadow(phydev, BCM54XX_SHD_SCR3, val);
169 }
170
171 val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_APD);
172 if (val < 0)
173 return val;
174
175 /* Clear APD bits */
176 val &= BCM_APD_CLR_MASK;
177
178 if (phydev->autoneg == AUTONEG_ENABLE)
179 val |= BCM54XX_SHD_APD_EN;
180 else
181 val |= BCM_NO_ANEG_APD_EN;
182
183 /* Enable energy detect single link pulse for easy wakeup */
184 val |= BCM_APD_SINGLELP_EN;
185
186 /* Enable Auto Power-Down (APD) for the PHY */
187 return bcm_phy_write_shadow(phydev, BCM54XX_SHD_APD, val);
188}
189EXPORT_SYMBOL_GPL(bcm_phy_enable_apd);
190
191int bcm_phy_set_eee(struct phy_device *phydev, bool enable)
192{
Olivier Deprez0e641232021-09-23 10:07:05 +0200193 int val, mask = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000194
195 /* Enable EEE at PHY level */
196 val = phy_read_mmd(phydev, MDIO_MMD_AN, BRCM_CL45VEN_EEE_CONTROL);
197 if (val < 0)
198 return val;
199
200 if (enable)
201 val |= LPI_FEATURE_EN | LPI_FEATURE_EN_DIG1000X;
202 else
203 val &= ~(LPI_FEATURE_EN | LPI_FEATURE_EN_DIG1000X);
204
205 phy_write_mmd(phydev, MDIO_MMD_AN, BRCM_CL45VEN_EEE_CONTROL, (u32)val);
206
207 /* Advertise EEE */
208 val = phy_read_mmd(phydev, MDIO_MMD_AN, BCM_CL45VEN_EEE_ADV);
209 if (val < 0)
210 return val;
211
Olivier Deprez0e641232021-09-23 10:07:05 +0200212 if (linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
213 phydev->supported))
214 mask |= MDIO_EEE_1000T;
215 if (linkmode_test_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT,
216 phydev->supported))
217 mask |= MDIO_EEE_100TX;
218
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000219 if (enable)
Olivier Deprez0e641232021-09-23 10:07:05 +0200220 val |= mask;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000221 else
Olivier Deprez0e641232021-09-23 10:07:05 +0200222 val &= ~mask;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000223
224 phy_write_mmd(phydev, MDIO_MMD_AN, BCM_CL45VEN_EEE_ADV, (u32)val);
225
226 return 0;
227}
228EXPORT_SYMBOL_GPL(bcm_phy_set_eee);
229
230int bcm_phy_downshift_get(struct phy_device *phydev, u8 *count)
231{
232 int val;
233
234 val = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
235 if (val < 0)
236 return val;
237
238 /* Check if wirespeed is enabled or not */
239 if (!(val & MII_BCM54XX_AUXCTL_SHDWSEL_MISC_WIRESPEED_EN)) {
240 *count = DOWNSHIFT_DEV_DISABLE;
241 return 0;
242 }
243
244 val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR2);
245 if (val < 0)
246 return val;
247
248 /* Downgrade after one link attempt */
249 if (val & BCM54XX_SHD_SCR2_WSPD_RTRY_DIS) {
250 *count = 1;
251 } else {
252 /* Downgrade after configured retry count */
253 val >>= BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT;
254 val &= BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_MASK;
255 *count = val + BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_OFFSET;
256 }
257
258 return 0;
259}
260EXPORT_SYMBOL_GPL(bcm_phy_downshift_get);
261
262int bcm_phy_downshift_set(struct phy_device *phydev, u8 count)
263{
264 int val = 0, ret = 0;
265
266 /* Range check the number given */
267 if (count - BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_OFFSET >
268 BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_MASK &&
269 count != DOWNSHIFT_DEV_DEFAULT_COUNT) {
270 return -ERANGE;
271 }
272
273 val = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
274 if (val < 0)
275 return val;
276
277 /* Se the write enable bit */
278 val |= MII_BCM54XX_AUXCTL_MISC_WREN;
279
280 if (count == DOWNSHIFT_DEV_DISABLE) {
281 val &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MISC_WIRESPEED_EN;
282 return bcm54xx_auxctl_write(phydev,
283 MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
284 val);
285 } else {
286 val |= MII_BCM54XX_AUXCTL_SHDWSEL_MISC_WIRESPEED_EN;
287 ret = bcm54xx_auxctl_write(phydev,
288 MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
289 val);
290 if (ret < 0)
291 return ret;
292 }
293
294 val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR2);
295 val &= ~(BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_MASK <<
296 BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT |
297 BCM54XX_SHD_SCR2_WSPD_RTRY_DIS);
298
299 switch (count) {
300 case 1:
301 val |= BCM54XX_SHD_SCR2_WSPD_RTRY_DIS;
302 break;
303 case DOWNSHIFT_DEV_DEFAULT_COUNT:
304 val |= 1 << BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT;
305 break;
306 default:
307 val |= (count - BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_OFFSET) <<
308 BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT;
309 break;
310 }
311
312 return bcm_phy_write_shadow(phydev, BCM54XX_SHD_SCR2, val);
313}
314EXPORT_SYMBOL_GPL(bcm_phy_downshift_set);
315
316struct bcm_phy_hw_stat {
317 const char *string;
318 u8 reg;
319 u8 shift;
320 u8 bits;
321};
322
323/* Counters freeze at either 0xffff or 0xff, better than nothing */
324static const struct bcm_phy_hw_stat bcm_phy_hw_stats[] = {
325 { "phy_receive_errors", MII_BRCM_CORE_BASE12, 0, 16 },
326 { "phy_serdes_ber_errors", MII_BRCM_CORE_BASE13, 8, 8 },
327 { "phy_false_carrier_sense_errors", MII_BRCM_CORE_BASE13, 0, 8 },
328 { "phy_local_rcvr_nok", MII_BRCM_CORE_BASE14, 8, 8 },
329 { "phy_remote_rcv_nok", MII_BRCM_CORE_BASE14, 0, 8 },
330};
331
332int bcm_phy_get_sset_count(struct phy_device *phydev)
333{
334 return ARRAY_SIZE(bcm_phy_hw_stats);
335}
336EXPORT_SYMBOL_GPL(bcm_phy_get_sset_count);
337
338void bcm_phy_get_strings(struct phy_device *phydev, u8 *data)
339{
340 unsigned int i;
341
342 for (i = 0; i < ARRAY_SIZE(bcm_phy_hw_stats); i++)
343 strlcpy(data + i * ETH_GSTRING_LEN,
344 bcm_phy_hw_stats[i].string, ETH_GSTRING_LEN);
345}
346EXPORT_SYMBOL_GPL(bcm_phy_get_strings);
347
348/* Caller is supposed to provide appropriate storage for the library code to
349 * access the shadow copy
350 */
351static u64 bcm_phy_get_stat(struct phy_device *phydev, u64 *shadow,
352 unsigned int i)
353{
354 struct bcm_phy_hw_stat stat = bcm_phy_hw_stats[i];
355 int val;
356 u64 ret;
357
358 val = phy_read(phydev, stat.reg);
359 if (val < 0) {
360 ret = U64_MAX;
361 } else {
362 val >>= stat.shift;
363 val = val & ((1 << stat.bits) - 1);
364 shadow[i] += val;
365 ret = shadow[i];
366 }
367
368 return ret;
369}
370
371void bcm_phy_get_stats(struct phy_device *phydev, u64 *shadow,
372 struct ethtool_stats *stats, u64 *data)
373{
374 unsigned int i;
375
376 for (i = 0; i < ARRAY_SIZE(bcm_phy_hw_stats); i++)
377 data[i] = bcm_phy_get_stat(phydev, shadow, i);
378}
379EXPORT_SYMBOL_GPL(bcm_phy_get_stats);
380
David Brazdil0f672f62019-12-10 10:32:29 +0000381void bcm_phy_r_rc_cal_reset(struct phy_device *phydev)
382{
383 /* Reset R_CAL/RC_CAL Engine */
384 bcm_phy_write_exp_sel(phydev, 0x00b0, 0x0010);
385
386 /* Disable Reset R_AL/RC_CAL Engine */
387 bcm_phy_write_exp_sel(phydev, 0x00b0, 0x0000);
388}
389EXPORT_SYMBOL_GPL(bcm_phy_r_rc_cal_reset);
390
391int bcm_phy_28nm_a0b0_afe_config_init(struct phy_device *phydev)
392{
393 /* Increase VCO range to prevent unlocking problem of PLL at low
394 * temp
395 */
396 bcm_phy_write_misc(phydev, PLL_PLLCTRL_1, 0x0048);
397
398 /* Change Ki to 011 */
399 bcm_phy_write_misc(phydev, PLL_PLLCTRL_2, 0x021b);
400
401 /* Disable loading of TVCO buffer to bandgap, set bandgap trim
402 * to 111
403 */
404 bcm_phy_write_misc(phydev, PLL_PLLCTRL_4, 0x0e20);
405
406 /* Adjust bias current trim by -3 */
407 bcm_phy_write_misc(phydev, DSP_TAP10, 0x690b);
408
409 /* Switch to CORE_BASE1E */
410 phy_write(phydev, MII_BRCM_CORE_BASE1E, 0xd);
411
412 bcm_phy_r_rc_cal_reset(phydev);
413
414 /* write AFE_RXCONFIG_0 */
415 bcm_phy_write_misc(phydev, AFE_RXCONFIG_0, 0xeb19);
416
417 /* write AFE_RXCONFIG_1 */
418 bcm_phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9a3f);
419
420 /* write AFE_RX_LP_COUNTER */
421 bcm_phy_write_misc(phydev, AFE_RX_LP_COUNTER, 0x7fc0);
422
423 /* write AFE_HPF_TRIM_OTHERS */
424 bcm_phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x000b);
425
426 /* write AFTE_TX_CONFIG */
427 bcm_phy_write_misc(phydev, AFE_TX_CONFIG, 0x0800);
428
429 return 0;
430}
431EXPORT_SYMBOL_GPL(bcm_phy_28nm_a0b0_afe_config_init);
432
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000433MODULE_DESCRIPTION("Broadcom PHY Library");
434MODULE_LICENSE("GPL v2");
435MODULE_AUTHOR("Broadcom Corporation");