blob: f312b6f6ac4810e700e3822f22f7852aea472452 [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001/* SPDX-License-Identifier: GPL-2.0 */
2#ifndef _ASM_X86_MSR_INDEX_H
3#define _ASM_X86_MSR_INDEX_H
4
David Brazdil0f672f62019-12-10 10:32:29 +00005#include <linux/bits.h>
6
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007/*
8 * CPU model specific register (MSR) numbers.
9 *
10 * Do not add new entries to this file unless the definitions are shared
11 * between multiple compilation units.
12 */
13
14/* x86-64 specific MSRs */
15#define MSR_EFER 0xc0000080 /* extended feature register */
16#define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
17#define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
18#define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
19#define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
20#define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
21#define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
22#define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
23#define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
24
25/* EFER bits: */
26#define _EFER_SCE 0 /* SYSCALL/SYSRET */
27#define _EFER_LME 8 /* Long mode enable */
28#define _EFER_LMA 10 /* Long mode active (read-only) */
29#define _EFER_NX 11 /* No execute enable */
30#define _EFER_SVME 12 /* Enable virtualization */
31#define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
32#define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
33
34#define EFER_SCE (1<<_EFER_SCE)
35#define EFER_LME (1<<_EFER_LME)
36#define EFER_LMA (1<<_EFER_LMA)
37#define EFER_NX (1<<_EFER_NX)
38#define EFER_SVME (1<<_EFER_SVME)
39#define EFER_LMSLE (1<<_EFER_LMSLE)
40#define EFER_FFXSR (1<<_EFER_FFXSR)
41
42/* Intel MSRs. Some also available on other CPUs */
43
44#define MSR_IA32_SPEC_CTRL 0x00000048 /* Speculation Control */
David Brazdil0f672f62019-12-10 10:32:29 +000045#define SPEC_CTRL_IBRS BIT(0) /* Indirect Branch Restricted Speculation */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000046#define SPEC_CTRL_STIBP_SHIFT 1 /* Single Thread Indirect Branch Predictor (STIBP) bit */
David Brazdil0f672f62019-12-10 10:32:29 +000047#define SPEC_CTRL_STIBP BIT(SPEC_CTRL_STIBP_SHIFT) /* STIBP mask */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000048#define SPEC_CTRL_SSBD_SHIFT 2 /* Speculative Store Bypass Disable bit */
David Brazdil0f672f62019-12-10 10:32:29 +000049#define SPEC_CTRL_SSBD BIT(SPEC_CTRL_SSBD_SHIFT) /* Speculative Store Bypass Disable */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000050
51#define MSR_IA32_PRED_CMD 0x00000049 /* Prediction Command */
David Brazdil0f672f62019-12-10 10:32:29 +000052#define PRED_CMD_IBPB BIT(0) /* Indirect Branch Prediction Barrier */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000053
54#define MSR_PPIN_CTL 0x0000004e
55#define MSR_PPIN 0x0000004f
56
57#define MSR_IA32_PERFCTR0 0x000000c1
58#define MSR_IA32_PERFCTR1 0x000000c2
59#define MSR_FSB_FREQ 0x000000cd
60#define MSR_PLATFORM_INFO 0x000000ce
61#define MSR_PLATFORM_INFO_CPUID_FAULT_BIT 31
62#define MSR_PLATFORM_INFO_CPUID_FAULT BIT_ULL(MSR_PLATFORM_INFO_CPUID_FAULT_BIT)
63
David Brazdil0f672f62019-12-10 10:32:29 +000064#define MSR_IA32_UMWAIT_CONTROL 0xe1
65#define MSR_IA32_UMWAIT_CONTROL_C02_DISABLE BIT(0)
66#define MSR_IA32_UMWAIT_CONTROL_RESERVED BIT(1)
67/*
68 * The time field is bit[31:2], but representing a 32bit value with
69 * bit[1:0] zero.
70 */
71#define MSR_IA32_UMWAIT_CONTROL_TIME_MASK (~0x03U)
72
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000073#define MSR_PKG_CST_CONFIG_CONTROL 0x000000e2
74#define NHM_C3_AUTO_DEMOTE (1UL << 25)
75#define NHM_C1_AUTO_DEMOTE (1UL << 26)
76#define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
77#define SNB_C3_AUTO_UNDEMOTE (1UL << 27)
78#define SNB_C1_AUTO_UNDEMOTE (1UL << 28)
79
80#define MSR_MTRRcap 0x000000fe
81
82#define MSR_IA32_ARCH_CAPABILITIES 0x0000010a
David Brazdil0f672f62019-12-10 10:32:29 +000083#define ARCH_CAP_RDCL_NO BIT(0) /* Not susceptible to Meltdown */
84#define ARCH_CAP_IBRS_ALL BIT(1) /* Enhanced IBRS support */
85#define ARCH_CAP_SKIP_VMENTRY_L1DFLUSH BIT(3) /* Skip L1D flush on vmentry */
86#define ARCH_CAP_SSB_NO BIT(4) /*
87 * Not susceptible to Speculative Store Bypass
88 * attack, so no Speculative Store Bypass
89 * control required.
90 */
91#define ARCH_CAP_MDS_NO BIT(5) /*
92 * Not susceptible to
93 * Microarchitectural Data
94 * Sampling (MDS) vulnerabilities.
95 */
96#define ARCH_CAP_PSCHANGE_MC_NO BIT(6) /*
97 * The processor is not susceptible to a
98 * machine check error due to modifying the
99 * code page size along with either the
100 * physical address or cache type
101 * without TLB invalidation.
102 */
103#define ARCH_CAP_TSX_CTRL_MSR BIT(7) /* MSR for TSX control is available. */
104#define ARCH_CAP_TAA_NO BIT(8) /*
105 * Not susceptible to
106 * TSX Async Abort (TAA) vulnerabilities.
107 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000108
109#define MSR_IA32_FLUSH_CMD 0x0000010b
David Brazdil0f672f62019-12-10 10:32:29 +0000110#define L1D_FLUSH BIT(0) /*
111 * Writeback and invalidate the
112 * L1 data cache.
113 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000114
115#define MSR_IA32_BBL_CR_CTL 0x00000119
116#define MSR_IA32_BBL_CR_CTL3 0x0000011e
117
David Brazdil0f672f62019-12-10 10:32:29 +0000118#define MSR_IA32_TSX_CTRL 0x00000122
119#define TSX_CTRL_RTM_DISABLE BIT(0) /* Disable RTM feature */
120#define TSX_CTRL_CPUID_CLEAR BIT(1) /* Disable TSX enumeration */
121
Olivier Deprez0e641232021-09-23 10:07:05 +0200122/* SRBDS support */
123#define MSR_IA32_MCU_OPT_CTRL 0x00000123
124#define RNGDS_MITG_DIS BIT(0)
125
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000126#define MSR_IA32_SYSENTER_CS 0x00000174
127#define MSR_IA32_SYSENTER_ESP 0x00000175
128#define MSR_IA32_SYSENTER_EIP 0x00000176
129
130#define MSR_IA32_MCG_CAP 0x00000179
131#define MSR_IA32_MCG_STATUS 0x0000017a
132#define MSR_IA32_MCG_CTL 0x0000017b
133#define MSR_IA32_MCG_EXT_CTL 0x000004d0
134
135#define MSR_OFFCORE_RSP_0 0x000001a6
136#define MSR_OFFCORE_RSP_1 0x000001a7
137#define MSR_TURBO_RATIO_LIMIT 0x000001ad
138#define MSR_TURBO_RATIO_LIMIT1 0x000001ae
139#define MSR_TURBO_RATIO_LIMIT2 0x000001af
140
141#define MSR_LBR_SELECT 0x000001c8
142#define MSR_LBR_TOS 0x000001c9
143#define MSR_LBR_NHM_FROM 0x00000680
144#define MSR_LBR_NHM_TO 0x000006c0
145#define MSR_LBR_CORE_FROM 0x00000040
146#define MSR_LBR_CORE_TO 0x00000060
147
148#define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */
149#define LBR_INFO_MISPRED BIT_ULL(63)
150#define LBR_INFO_IN_TX BIT_ULL(62)
151#define LBR_INFO_ABORT BIT_ULL(61)
152#define LBR_INFO_CYCLES 0xffff
153
154#define MSR_IA32_PEBS_ENABLE 0x000003f1
David Brazdil0f672f62019-12-10 10:32:29 +0000155#define MSR_PEBS_DATA_CFG 0x000003f2
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000156#define MSR_IA32_DS_AREA 0x00000600
157#define MSR_IA32_PERF_CAPABILITIES 0x00000345
158#define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
159
160#define MSR_IA32_RTIT_CTL 0x00000570
David Brazdil0f672f62019-12-10 10:32:29 +0000161#define RTIT_CTL_TRACEEN BIT(0)
162#define RTIT_CTL_CYCLEACC BIT(1)
163#define RTIT_CTL_OS BIT(2)
164#define RTIT_CTL_USR BIT(3)
165#define RTIT_CTL_PWR_EVT_EN BIT(4)
166#define RTIT_CTL_FUP_ON_PTW BIT(5)
167#define RTIT_CTL_FABRIC_EN BIT(6)
168#define RTIT_CTL_CR3EN BIT(7)
169#define RTIT_CTL_TOPA BIT(8)
170#define RTIT_CTL_MTC_EN BIT(9)
171#define RTIT_CTL_TSC_EN BIT(10)
172#define RTIT_CTL_DISRETC BIT(11)
173#define RTIT_CTL_PTW_EN BIT(12)
174#define RTIT_CTL_BRANCH_EN BIT(13)
175#define RTIT_CTL_MTC_RANGE_OFFSET 14
176#define RTIT_CTL_MTC_RANGE (0x0full << RTIT_CTL_MTC_RANGE_OFFSET)
177#define RTIT_CTL_CYC_THRESH_OFFSET 19
178#define RTIT_CTL_CYC_THRESH (0x0full << RTIT_CTL_CYC_THRESH_OFFSET)
179#define RTIT_CTL_PSB_FREQ_OFFSET 24
180#define RTIT_CTL_PSB_FREQ (0x0full << RTIT_CTL_PSB_FREQ_OFFSET)
181#define RTIT_CTL_ADDR0_OFFSET 32
182#define RTIT_CTL_ADDR0 (0x0full << RTIT_CTL_ADDR0_OFFSET)
183#define RTIT_CTL_ADDR1_OFFSET 36
184#define RTIT_CTL_ADDR1 (0x0full << RTIT_CTL_ADDR1_OFFSET)
185#define RTIT_CTL_ADDR2_OFFSET 40
186#define RTIT_CTL_ADDR2 (0x0full << RTIT_CTL_ADDR2_OFFSET)
187#define RTIT_CTL_ADDR3_OFFSET 44
188#define RTIT_CTL_ADDR3 (0x0full << RTIT_CTL_ADDR3_OFFSET)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000189#define MSR_IA32_RTIT_STATUS 0x00000571
David Brazdil0f672f62019-12-10 10:32:29 +0000190#define RTIT_STATUS_FILTEREN BIT(0)
191#define RTIT_STATUS_CONTEXTEN BIT(1)
192#define RTIT_STATUS_TRIGGEREN BIT(2)
193#define RTIT_STATUS_BUFFOVF BIT(3)
194#define RTIT_STATUS_ERROR BIT(4)
195#define RTIT_STATUS_STOPPED BIT(5)
196#define RTIT_STATUS_BYTECNT_OFFSET 32
197#define RTIT_STATUS_BYTECNT (0x1ffffull << RTIT_STATUS_BYTECNT_OFFSET)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000198#define MSR_IA32_RTIT_ADDR0_A 0x00000580
199#define MSR_IA32_RTIT_ADDR0_B 0x00000581
200#define MSR_IA32_RTIT_ADDR1_A 0x00000582
201#define MSR_IA32_RTIT_ADDR1_B 0x00000583
202#define MSR_IA32_RTIT_ADDR2_A 0x00000584
203#define MSR_IA32_RTIT_ADDR2_B 0x00000585
204#define MSR_IA32_RTIT_ADDR3_A 0x00000586
205#define MSR_IA32_RTIT_ADDR3_B 0x00000587
206#define MSR_IA32_RTIT_CR3_MATCH 0x00000572
207#define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560
208#define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561
209
210#define MSR_MTRRfix64K_00000 0x00000250
211#define MSR_MTRRfix16K_80000 0x00000258
212#define MSR_MTRRfix16K_A0000 0x00000259
213#define MSR_MTRRfix4K_C0000 0x00000268
214#define MSR_MTRRfix4K_C8000 0x00000269
215#define MSR_MTRRfix4K_D0000 0x0000026a
216#define MSR_MTRRfix4K_D8000 0x0000026b
217#define MSR_MTRRfix4K_E0000 0x0000026c
218#define MSR_MTRRfix4K_E8000 0x0000026d
219#define MSR_MTRRfix4K_F0000 0x0000026e
220#define MSR_MTRRfix4K_F8000 0x0000026f
221#define MSR_MTRRdefType 0x000002ff
222
223#define MSR_IA32_CR_PAT 0x00000277
224
225#define MSR_IA32_DEBUGCTLMSR 0x000001d9
226#define MSR_IA32_LASTBRANCHFROMIP 0x000001db
227#define MSR_IA32_LASTBRANCHTOIP 0x000001dc
228#define MSR_IA32_LASTINTFROMIP 0x000001dd
229#define MSR_IA32_LASTINTTOIP 0x000001de
230
231/* DEBUGCTLMSR bits (others vary by model): */
232#define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
233#define DEBUGCTLMSR_BTF_SHIFT 1
234#define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
235#define DEBUGCTLMSR_TR (1UL << 6)
236#define DEBUGCTLMSR_BTS (1UL << 7)
237#define DEBUGCTLMSR_BTINT (1UL << 8)
238#define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
239#define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
240#define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
David Brazdil0f672f62019-12-10 10:32:29 +0000241#define DEBUGCTLMSR_FREEZE_PERFMON_ON_PMI (1UL << 12)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000242#define DEBUGCTLMSR_FREEZE_IN_SMM_BIT 14
243#define DEBUGCTLMSR_FREEZE_IN_SMM (1UL << DEBUGCTLMSR_FREEZE_IN_SMM_BIT)
244
245#define MSR_PEBS_FRONTEND 0x000003f7
246
247#define MSR_IA32_POWER_CTL 0x000001fc
248
249#define MSR_IA32_MC0_CTL 0x00000400
250#define MSR_IA32_MC0_STATUS 0x00000401
251#define MSR_IA32_MC0_ADDR 0x00000402
252#define MSR_IA32_MC0_MISC 0x00000403
253
254/* C-state Residency Counters */
255#define MSR_PKG_C3_RESIDENCY 0x000003f8
256#define MSR_PKG_C6_RESIDENCY 0x000003f9
257#define MSR_ATOM_PKG_C6_RESIDENCY 0x000003fa
258#define MSR_PKG_C7_RESIDENCY 0x000003fa
259#define MSR_CORE_C3_RESIDENCY 0x000003fc
260#define MSR_CORE_C6_RESIDENCY 0x000003fd
261#define MSR_CORE_C7_RESIDENCY 0x000003fe
262#define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff
263#define MSR_PKG_C2_RESIDENCY 0x0000060d
264#define MSR_PKG_C8_RESIDENCY 0x00000630
265#define MSR_PKG_C9_RESIDENCY 0x00000631
266#define MSR_PKG_C10_RESIDENCY 0x00000632
267
268/* Interrupt Response Limit */
269#define MSR_PKGC3_IRTL 0x0000060a
270#define MSR_PKGC6_IRTL 0x0000060b
271#define MSR_PKGC7_IRTL 0x0000060c
272#define MSR_PKGC8_IRTL 0x00000633
273#define MSR_PKGC9_IRTL 0x00000634
274#define MSR_PKGC10_IRTL 0x00000635
275
276/* Run Time Average Power Limiting (RAPL) Interface */
277
278#define MSR_RAPL_POWER_UNIT 0x00000606
279
280#define MSR_PKG_POWER_LIMIT 0x00000610
281#define MSR_PKG_ENERGY_STATUS 0x00000611
282#define MSR_PKG_PERF_STATUS 0x00000613
283#define MSR_PKG_POWER_INFO 0x00000614
284
285#define MSR_DRAM_POWER_LIMIT 0x00000618
286#define MSR_DRAM_ENERGY_STATUS 0x00000619
287#define MSR_DRAM_PERF_STATUS 0x0000061b
288#define MSR_DRAM_POWER_INFO 0x0000061c
289
290#define MSR_PP0_POWER_LIMIT 0x00000638
291#define MSR_PP0_ENERGY_STATUS 0x00000639
292#define MSR_PP0_POLICY 0x0000063a
293#define MSR_PP0_PERF_STATUS 0x0000063b
294
295#define MSR_PP1_POWER_LIMIT 0x00000640
296#define MSR_PP1_ENERGY_STATUS 0x00000641
297#define MSR_PP1_POLICY 0x00000642
298
299/* Config TDP MSRs */
300#define MSR_CONFIG_TDP_NOMINAL 0x00000648
301#define MSR_CONFIG_TDP_LEVEL_1 0x00000649
302#define MSR_CONFIG_TDP_LEVEL_2 0x0000064A
303#define MSR_CONFIG_TDP_CONTROL 0x0000064B
304#define MSR_TURBO_ACTIVATION_RATIO 0x0000064C
305
306#define MSR_PLATFORM_ENERGY_STATUS 0x0000064D
307
308#define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658
309#define MSR_PKG_ANY_CORE_C0_RES 0x00000659
310#define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A
311#define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B
312
313#define MSR_CORE_C1_RES 0x00000660
314#define MSR_MODULE_C6_RES_MS 0x00000664
315
316#define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668
317#define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669
318
319#define MSR_ATOM_CORE_RATIOS 0x0000066a
320#define MSR_ATOM_CORE_VIDS 0x0000066b
321#define MSR_ATOM_CORE_TURBO_RATIOS 0x0000066c
322#define MSR_ATOM_CORE_TURBO_VIDS 0x0000066d
323
324
325#define MSR_CORE_PERF_LIMIT_REASONS 0x00000690
326#define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0
327#define MSR_RING_PERF_LIMIT_REASONS 0x000006B1
328
329/* Hardware P state interface */
330#define MSR_PPERF 0x0000064e
331#define MSR_PERF_LIMIT_REASONS 0x0000064f
332#define MSR_PM_ENABLE 0x00000770
333#define MSR_HWP_CAPABILITIES 0x00000771
334#define MSR_HWP_REQUEST_PKG 0x00000772
335#define MSR_HWP_INTERRUPT 0x00000773
336#define MSR_HWP_REQUEST 0x00000774
337#define MSR_HWP_STATUS 0x00000777
338
339/* CPUID.6.EAX */
340#define HWP_BASE_BIT (1<<7)
341#define HWP_NOTIFICATIONS_BIT (1<<8)
342#define HWP_ACTIVITY_WINDOW_BIT (1<<9)
343#define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10)
344#define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11)
345
346/* IA32_HWP_CAPABILITIES */
347#define HWP_HIGHEST_PERF(x) (((x) >> 0) & 0xff)
348#define HWP_GUARANTEED_PERF(x) (((x) >> 8) & 0xff)
349#define HWP_MOSTEFFICIENT_PERF(x) (((x) >> 16) & 0xff)
350#define HWP_LOWEST_PERF(x) (((x) >> 24) & 0xff)
351
352/* IA32_HWP_REQUEST */
353#define HWP_MIN_PERF(x) (x & 0xff)
354#define HWP_MAX_PERF(x) ((x & 0xff) << 8)
355#define HWP_DESIRED_PERF(x) ((x & 0xff) << 16)
356#define HWP_ENERGY_PERF_PREFERENCE(x) (((unsigned long long) x & 0xff) << 24)
357#define HWP_EPP_PERFORMANCE 0x00
358#define HWP_EPP_BALANCE_PERFORMANCE 0x80
359#define HWP_EPP_BALANCE_POWERSAVE 0xC0
360#define HWP_EPP_POWERSAVE 0xFF
361#define HWP_ACTIVITY_WINDOW(x) ((unsigned long long)(x & 0xff3) << 32)
362#define HWP_PACKAGE_CONTROL(x) ((unsigned long long)(x & 0x1) << 42)
363
364/* IA32_HWP_STATUS */
365#define HWP_GUARANTEED_CHANGE(x) (x & 0x1)
366#define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4)
367
368/* IA32_HWP_INTERRUPT */
369#define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1)
370#define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2)
371
372#define MSR_AMD64_MC0_MASK 0xc0010044
373
374#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
375#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
376#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
377#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
378
379#define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
380
381/* These are consecutive and not in the normal 4er MCE bank block */
382#define MSR_IA32_MC0_CTL2 0x00000280
383#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
384
385#define MSR_P6_PERFCTR0 0x000000c1
386#define MSR_P6_PERFCTR1 0x000000c2
387#define MSR_P6_EVNTSEL0 0x00000186
388#define MSR_P6_EVNTSEL1 0x00000187
389
390#define MSR_KNC_PERFCTR0 0x00000020
391#define MSR_KNC_PERFCTR1 0x00000021
392#define MSR_KNC_EVNTSEL0 0x00000028
393#define MSR_KNC_EVNTSEL1 0x00000029
394
395/* Alternative perfctr range with full access. */
396#define MSR_IA32_PMC0 0x000004c1
397
David Brazdil0f672f62019-12-10 10:32:29 +0000398/* Auto-reload via MSR instead of DS area */
399#define MSR_RELOAD_PMC0 0x000014c1
400#define MSR_RELOAD_FIXED_CTR0 0x00001309
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000401
David Brazdil0f672f62019-12-10 10:32:29 +0000402/*
403 * AMD64 MSRs. Not complete. See the architecture manual for a more
404 * complete list.
405 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000406#define MSR_AMD64_PATCH_LEVEL 0x0000008b
407#define MSR_AMD64_TSC_RATIO 0xc0000104
408#define MSR_AMD64_NB_CFG 0xc001001f
David Brazdil0f672f62019-12-10 10:32:29 +0000409#define MSR_AMD64_CPUID_FN_1 0xc0011004
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000410#define MSR_AMD64_PATCH_LOADER 0xc0010020
David Brazdil0f672f62019-12-10 10:32:29 +0000411#define MSR_AMD_PERF_CTL 0xc0010062
412#define MSR_AMD_PERF_STATUS 0xc0010063
413#define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000414#define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
415#define MSR_AMD64_OSVW_STATUS 0xc0010141
416#define MSR_AMD64_LS_CFG 0xc0011020
417#define MSR_AMD64_DC_CFG 0xc0011022
418#define MSR_AMD64_BU_CFG2 0xc001102a
419#define MSR_AMD64_IBSFETCHCTL 0xc0011030
420#define MSR_AMD64_IBSFETCHLINAD 0xc0011031
421#define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
422#define MSR_AMD64_IBSFETCH_REG_COUNT 3
423#define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
424#define MSR_AMD64_IBSOPCTL 0xc0011033
425#define MSR_AMD64_IBSOPRIP 0xc0011034
426#define MSR_AMD64_IBSOPDATA 0xc0011035
427#define MSR_AMD64_IBSOPDATA2 0xc0011036
428#define MSR_AMD64_IBSOPDATA3 0xc0011037
429#define MSR_AMD64_IBSDCLINAD 0xc0011038
430#define MSR_AMD64_IBSDCPHYSAD 0xc0011039
431#define MSR_AMD64_IBSOP_REG_COUNT 7
432#define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
433#define MSR_AMD64_IBSCTL 0xc001103a
434#define MSR_AMD64_IBSBRTARGET 0xc001103b
Olivier Deprez0e641232021-09-23 10:07:05 +0200435#define MSR_AMD64_ICIBSEXTDCTL 0xc001103c
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000436#define MSR_AMD64_IBSOPDATA4 0xc001103d
437#define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
438#define MSR_AMD64_SEV 0xc0010131
439#define MSR_AMD64_SEV_ENABLED_BIT 0
440#define MSR_AMD64_SEV_ENABLED BIT_ULL(MSR_AMD64_SEV_ENABLED_BIT)
441
442#define MSR_AMD64_VIRT_SPEC_CTRL 0xc001011f
443
444/* Fam 17h MSRs */
445#define MSR_F17H_IRPERF 0xc00000e9
446
447/* Fam 16h MSRs */
448#define MSR_F16H_L2I_PERF_CTL 0xc0010230
449#define MSR_F16H_L2I_PERF_CTR 0xc0010231
450#define MSR_F16H_DR1_ADDR_MASK 0xc0011019
451#define MSR_F16H_DR2_ADDR_MASK 0xc001101a
452#define MSR_F16H_DR3_ADDR_MASK 0xc001101b
453#define MSR_F16H_DR0_ADDR_MASK 0xc0011027
454
455/* Fam 15h MSRs */
456#define MSR_F15H_PERF_CTL 0xc0010200
457#define MSR_F15H_PERF_CTL0 MSR_F15H_PERF_CTL
458#define MSR_F15H_PERF_CTL1 (MSR_F15H_PERF_CTL + 2)
459#define MSR_F15H_PERF_CTL2 (MSR_F15H_PERF_CTL + 4)
460#define MSR_F15H_PERF_CTL3 (MSR_F15H_PERF_CTL + 6)
461#define MSR_F15H_PERF_CTL4 (MSR_F15H_PERF_CTL + 8)
462#define MSR_F15H_PERF_CTL5 (MSR_F15H_PERF_CTL + 10)
463
464#define MSR_F15H_PERF_CTR 0xc0010201
465#define MSR_F15H_PERF_CTR0 MSR_F15H_PERF_CTR
466#define MSR_F15H_PERF_CTR1 (MSR_F15H_PERF_CTR + 2)
467#define MSR_F15H_PERF_CTR2 (MSR_F15H_PERF_CTR + 4)
468#define MSR_F15H_PERF_CTR3 (MSR_F15H_PERF_CTR + 6)
469#define MSR_F15H_PERF_CTR4 (MSR_F15H_PERF_CTR + 8)
470#define MSR_F15H_PERF_CTR5 (MSR_F15H_PERF_CTR + 10)
471
472#define MSR_F15H_NB_PERF_CTL 0xc0010240
473#define MSR_F15H_NB_PERF_CTR 0xc0010241
474#define MSR_F15H_PTSC 0xc0010280
475#define MSR_F15H_IC_CFG 0xc0011021
476#define MSR_F15H_EX_CFG 0xc001102c
477
478/* Fam 10h MSRs */
479#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
480#define FAM10H_MMIO_CONF_ENABLE (1<<0)
481#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
482#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
483#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
484#define FAM10H_MMIO_CONF_BASE_SHIFT 20
485#define MSR_FAM10H_NODE_ID 0xc001100c
486#define MSR_F10H_DECFG 0xc0011029
487#define MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT 1
488#define MSR_F10H_DECFG_LFENCE_SERIALIZE BIT_ULL(MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT)
489
490/* K8 MSRs */
491#define MSR_K8_TOP_MEM1 0xc001001a
492#define MSR_K8_TOP_MEM2 0xc001001d
493#define MSR_K8_SYSCFG 0xc0010010
494#define MSR_K8_SYSCFG_MEM_ENCRYPT_BIT 23
495#define MSR_K8_SYSCFG_MEM_ENCRYPT BIT_ULL(MSR_K8_SYSCFG_MEM_ENCRYPT_BIT)
496#define MSR_K8_INT_PENDING_MSG 0xc0010055
497/* C1E active bits in int pending message */
498#define K8_INTP_C1E_ACTIVE_MASK 0x18000000
499#define MSR_K8_TSEG_ADDR 0xc0010112
500#define MSR_K8_TSEG_MASK 0xc0010113
501#define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
502#define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
503#define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
504
505/* K7 MSRs */
506#define MSR_K7_EVNTSEL0 0xc0010000
507#define MSR_K7_PERFCTR0 0xc0010004
508#define MSR_K7_EVNTSEL1 0xc0010001
509#define MSR_K7_PERFCTR1 0xc0010005
510#define MSR_K7_EVNTSEL2 0xc0010002
511#define MSR_K7_PERFCTR2 0xc0010006
512#define MSR_K7_EVNTSEL3 0xc0010003
513#define MSR_K7_PERFCTR3 0xc0010007
514#define MSR_K7_CLK_CTL 0xc001001b
515#define MSR_K7_HWCR 0xc0010015
516#define MSR_K7_HWCR_SMMLOCK_BIT 0
517#define MSR_K7_HWCR_SMMLOCK BIT_ULL(MSR_K7_HWCR_SMMLOCK_BIT)
Olivier Deprez0e641232021-09-23 10:07:05 +0200518#define MSR_K7_HWCR_IRPERF_EN_BIT 30
519#define MSR_K7_HWCR_IRPERF_EN BIT_ULL(MSR_K7_HWCR_IRPERF_EN_BIT)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000520#define MSR_K7_FID_VID_CTL 0xc0010041
521#define MSR_K7_FID_VID_STATUS 0xc0010042
522
523/* K6 MSRs */
524#define MSR_K6_WHCR 0xc0000082
525#define MSR_K6_UWCCR 0xc0000085
526#define MSR_K6_EPMR 0xc0000086
527#define MSR_K6_PSOR 0xc0000087
528#define MSR_K6_PFIR 0xc0000088
529
530/* Centaur-Hauls/IDT defined MSRs. */
531#define MSR_IDT_FCR1 0x00000107
532#define MSR_IDT_FCR2 0x00000108
533#define MSR_IDT_FCR3 0x00000109
534#define MSR_IDT_FCR4 0x0000010a
535
536#define MSR_IDT_MCR0 0x00000110
537#define MSR_IDT_MCR1 0x00000111
538#define MSR_IDT_MCR2 0x00000112
539#define MSR_IDT_MCR3 0x00000113
540#define MSR_IDT_MCR4 0x00000114
541#define MSR_IDT_MCR5 0x00000115
542#define MSR_IDT_MCR6 0x00000116
543#define MSR_IDT_MCR7 0x00000117
544#define MSR_IDT_MCR_CTRL 0x00000120
545
546/* VIA Cyrix defined MSRs*/
547#define MSR_VIA_FCR 0x00001107
548#define MSR_VIA_LONGHAUL 0x0000110a
549#define MSR_VIA_RNG 0x0000110b
550#define MSR_VIA_BCR2 0x00001147
551
552/* Transmeta defined MSRs */
553#define MSR_TMTA_LONGRUN_CTRL 0x80868010
554#define MSR_TMTA_LONGRUN_FLAGS 0x80868011
555#define MSR_TMTA_LRTI_READOUT 0x80868018
556#define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
557
558/* Intel defined MSRs. */
559#define MSR_IA32_P5_MC_ADDR 0x00000000
560#define MSR_IA32_P5_MC_TYPE 0x00000001
561#define MSR_IA32_TSC 0x00000010
562#define MSR_IA32_PLATFORM_ID 0x00000017
563#define MSR_IA32_EBL_CR_POWERON 0x0000002a
564#define MSR_EBC_FREQUENCY_ID 0x0000002c
565#define MSR_SMI_COUNT 0x00000034
566#define MSR_IA32_FEATURE_CONTROL 0x0000003a
567#define MSR_IA32_TSC_ADJUST 0x0000003b
568#define MSR_IA32_BNDCFGS 0x00000d90
569
570#define MSR_IA32_BNDCFGS_RSVD 0x00000ffc
571
572#define MSR_IA32_XSS 0x00000da0
573
574#define FEATURE_CONTROL_LOCKED (1<<0)
575#define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
576#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
577#define FEATURE_CONTROL_LMCE (1<<20)
578
579#define MSR_IA32_APICBASE 0x0000001b
580#define MSR_IA32_APICBASE_BSP (1<<8)
581#define MSR_IA32_APICBASE_ENABLE (1<<11)
582#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
583
584#define MSR_IA32_TSCDEADLINE 0x000006e0
585
586#define MSR_IA32_UCODE_WRITE 0x00000079
587#define MSR_IA32_UCODE_REV 0x0000008b
588
589#define MSR_IA32_SMM_MONITOR_CTL 0x0000009b
590#define MSR_IA32_SMBASE 0x0000009e
591
592#define MSR_IA32_PERF_STATUS 0x00000198
593#define MSR_IA32_PERF_CTL 0x00000199
594#define INTEL_PERF_CTL_MASK 0xffff
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000595
596#define MSR_IA32_MPERF 0x000000e7
597#define MSR_IA32_APERF 0x000000e8
598
599#define MSR_IA32_THERM_CONTROL 0x0000019a
600#define MSR_IA32_THERM_INTERRUPT 0x0000019b
601
602#define THERM_INT_HIGH_ENABLE (1 << 0)
603#define THERM_INT_LOW_ENABLE (1 << 1)
604#define THERM_INT_PLN_ENABLE (1 << 24)
605
606#define MSR_IA32_THERM_STATUS 0x0000019c
607
608#define THERM_STATUS_PROCHOT (1 << 0)
609#define THERM_STATUS_POWER_LIMIT (1 << 10)
610
611#define MSR_THERM2_CTL 0x0000019d
612
613#define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
614
615#define MSR_IA32_MISC_ENABLE 0x000001a0
616
617#define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
618
619#define MSR_MISC_FEATURE_CONTROL 0x000001a4
620#define MSR_MISC_PWR_MGMT 0x000001aa
621
622#define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
623#define ENERGY_PERF_BIAS_PERFORMANCE 0
624#define ENERGY_PERF_BIAS_BALANCE_PERFORMANCE 4
625#define ENERGY_PERF_BIAS_NORMAL 6
626#define ENERGY_PERF_BIAS_BALANCE_POWERSAVE 8
627#define ENERGY_PERF_BIAS_POWERSAVE 15
628
629#define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
630
631#define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
632#define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
633
634#define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
635
636#define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
637#define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
638#define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
639
640/* Thermal Thresholds Support */
641#define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
642#define THERM_SHIFT_THRESHOLD0 8
643#define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
644#define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
645#define THERM_SHIFT_THRESHOLD1 16
646#define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
647#define THERM_STATUS_THRESHOLD0 (1 << 6)
648#define THERM_LOG_THRESHOLD0 (1 << 7)
649#define THERM_STATUS_THRESHOLD1 (1 << 8)
650#define THERM_LOG_THRESHOLD1 (1 << 9)
651
652/* MISC_ENABLE bits: architectural */
653#define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0
654#define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
655#define MSR_IA32_MISC_ENABLE_TCC_BIT 1
656#define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
657#define MSR_IA32_MISC_ENABLE_EMON_BIT 7
658#define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
659#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11
660#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
661#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12
662#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
663#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16
664#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
665#define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18
666#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
667#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22
668#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
669#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23
670#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
671#define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34
672#define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
673
674/* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
675#define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2
676#define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
677#define MSR_IA32_MISC_ENABLE_TM1_BIT 3
678#define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
679#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4
680#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
681#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6
682#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
683#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8
684#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
685#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9
686#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
687#define MSR_IA32_MISC_ENABLE_FERR_BIT 10
688#define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
689#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10
690#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
691#define MSR_IA32_MISC_ENABLE_TM2_BIT 13
692#define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
693#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19
694#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
695#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20
696#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
697#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24
698#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
699#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37
700#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
701#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38
702#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
703#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39
704#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
705
706/* MISC_FEATURES_ENABLES non-architectural features */
707#define MSR_MISC_FEATURES_ENABLES 0x00000140
708
709#define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT 0
710#define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT BIT_ULL(MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT)
711#define MSR_MISC_FEATURES_ENABLES_RING3MWAIT_BIT 1
712
713#define MSR_IA32_TSC_DEADLINE 0x000006E0
714
David Brazdil0f672f62019-12-10 10:32:29 +0000715
716#define MSR_TSX_FORCE_ABORT 0x0000010F
717
718#define MSR_TFA_RTM_FORCE_ABORT_BIT 0
719#define MSR_TFA_RTM_FORCE_ABORT BIT_ULL(MSR_TFA_RTM_FORCE_ABORT_BIT)
720
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000721/* P4/Xeon+ specific */
722#define MSR_IA32_MCG_EAX 0x00000180
723#define MSR_IA32_MCG_EBX 0x00000181
724#define MSR_IA32_MCG_ECX 0x00000182
725#define MSR_IA32_MCG_EDX 0x00000183
726#define MSR_IA32_MCG_ESI 0x00000184
727#define MSR_IA32_MCG_EDI 0x00000185
728#define MSR_IA32_MCG_EBP 0x00000186
729#define MSR_IA32_MCG_ESP 0x00000187
730#define MSR_IA32_MCG_EFLAGS 0x00000188
731#define MSR_IA32_MCG_EIP 0x00000189
732#define MSR_IA32_MCG_RESERVED 0x0000018a
733
734/* Pentium IV performance counter MSRs */
735#define MSR_P4_BPU_PERFCTR0 0x00000300
736#define MSR_P4_BPU_PERFCTR1 0x00000301
737#define MSR_P4_BPU_PERFCTR2 0x00000302
738#define MSR_P4_BPU_PERFCTR3 0x00000303
739#define MSR_P4_MS_PERFCTR0 0x00000304
740#define MSR_P4_MS_PERFCTR1 0x00000305
741#define MSR_P4_MS_PERFCTR2 0x00000306
742#define MSR_P4_MS_PERFCTR3 0x00000307
743#define MSR_P4_FLAME_PERFCTR0 0x00000308
744#define MSR_P4_FLAME_PERFCTR1 0x00000309
745#define MSR_P4_FLAME_PERFCTR2 0x0000030a
746#define MSR_P4_FLAME_PERFCTR3 0x0000030b
747#define MSR_P4_IQ_PERFCTR0 0x0000030c
748#define MSR_P4_IQ_PERFCTR1 0x0000030d
749#define MSR_P4_IQ_PERFCTR2 0x0000030e
750#define MSR_P4_IQ_PERFCTR3 0x0000030f
751#define MSR_P4_IQ_PERFCTR4 0x00000310
752#define MSR_P4_IQ_PERFCTR5 0x00000311
753#define MSR_P4_BPU_CCCR0 0x00000360
754#define MSR_P4_BPU_CCCR1 0x00000361
755#define MSR_P4_BPU_CCCR2 0x00000362
756#define MSR_P4_BPU_CCCR3 0x00000363
757#define MSR_P4_MS_CCCR0 0x00000364
758#define MSR_P4_MS_CCCR1 0x00000365
759#define MSR_P4_MS_CCCR2 0x00000366
760#define MSR_P4_MS_CCCR3 0x00000367
761#define MSR_P4_FLAME_CCCR0 0x00000368
762#define MSR_P4_FLAME_CCCR1 0x00000369
763#define MSR_P4_FLAME_CCCR2 0x0000036a
764#define MSR_P4_FLAME_CCCR3 0x0000036b
765#define MSR_P4_IQ_CCCR0 0x0000036c
766#define MSR_P4_IQ_CCCR1 0x0000036d
767#define MSR_P4_IQ_CCCR2 0x0000036e
768#define MSR_P4_IQ_CCCR3 0x0000036f
769#define MSR_P4_IQ_CCCR4 0x00000370
770#define MSR_P4_IQ_CCCR5 0x00000371
771#define MSR_P4_ALF_ESCR0 0x000003ca
772#define MSR_P4_ALF_ESCR1 0x000003cb
773#define MSR_P4_BPU_ESCR0 0x000003b2
774#define MSR_P4_BPU_ESCR1 0x000003b3
775#define MSR_P4_BSU_ESCR0 0x000003a0
776#define MSR_P4_BSU_ESCR1 0x000003a1
777#define MSR_P4_CRU_ESCR0 0x000003b8
778#define MSR_P4_CRU_ESCR1 0x000003b9
779#define MSR_P4_CRU_ESCR2 0x000003cc
780#define MSR_P4_CRU_ESCR3 0x000003cd
781#define MSR_P4_CRU_ESCR4 0x000003e0
782#define MSR_P4_CRU_ESCR5 0x000003e1
783#define MSR_P4_DAC_ESCR0 0x000003a8
784#define MSR_P4_DAC_ESCR1 0x000003a9
785#define MSR_P4_FIRM_ESCR0 0x000003a4
786#define MSR_P4_FIRM_ESCR1 0x000003a5
787#define MSR_P4_FLAME_ESCR0 0x000003a6
788#define MSR_P4_FLAME_ESCR1 0x000003a7
789#define MSR_P4_FSB_ESCR0 0x000003a2
790#define MSR_P4_FSB_ESCR1 0x000003a3
791#define MSR_P4_IQ_ESCR0 0x000003ba
792#define MSR_P4_IQ_ESCR1 0x000003bb
793#define MSR_P4_IS_ESCR0 0x000003b4
794#define MSR_P4_IS_ESCR1 0x000003b5
795#define MSR_P4_ITLB_ESCR0 0x000003b6
796#define MSR_P4_ITLB_ESCR1 0x000003b7
797#define MSR_P4_IX_ESCR0 0x000003c8
798#define MSR_P4_IX_ESCR1 0x000003c9
799#define MSR_P4_MOB_ESCR0 0x000003aa
800#define MSR_P4_MOB_ESCR1 0x000003ab
801#define MSR_P4_MS_ESCR0 0x000003c0
802#define MSR_P4_MS_ESCR1 0x000003c1
803#define MSR_P4_PMH_ESCR0 0x000003ac
804#define MSR_P4_PMH_ESCR1 0x000003ad
805#define MSR_P4_RAT_ESCR0 0x000003bc
806#define MSR_P4_RAT_ESCR1 0x000003bd
807#define MSR_P4_SAAT_ESCR0 0x000003ae
808#define MSR_P4_SAAT_ESCR1 0x000003af
809#define MSR_P4_SSU_ESCR0 0x000003be
810#define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
811
812#define MSR_P4_TBPU_ESCR0 0x000003c2
813#define MSR_P4_TBPU_ESCR1 0x000003c3
814#define MSR_P4_TC_ESCR0 0x000003c4
815#define MSR_P4_TC_ESCR1 0x000003c5
816#define MSR_P4_U2L_ESCR0 0x000003b0
817#define MSR_P4_U2L_ESCR1 0x000003b1
818
819#define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
820
821/* Intel Core-based CPU performance counters */
822#define MSR_CORE_PERF_FIXED_CTR0 0x00000309
823#define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
824#define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
825#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
826#define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
827#define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
828#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
829
David Brazdil0f672f62019-12-10 10:32:29 +0000830/* PERF_GLOBAL_OVF_CTL bits */
831#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT 55
832#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT)
833#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT 62
834#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT)
835#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT 63
836#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT)
837
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000838/* Geode defined MSRs */
839#define MSR_GEODE_BUSCONT_CONF0 0x00001900
840
841/* Intel VT MSRs */
842#define MSR_IA32_VMX_BASIC 0x00000480
843#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
844#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
845#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
846#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
847#define MSR_IA32_VMX_MISC 0x00000485
848#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
849#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
850#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
851#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
852#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
853#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
854#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
855#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
856#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
857#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
858#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
859#define MSR_IA32_VMX_VMFUNC 0x00000491
860
861/* VMX_BASIC bits and bitmasks */
862#define VMX_BASIC_VMCS_SIZE_SHIFT 32
863#define VMX_BASIC_TRUE_CTLS (1ULL << 55)
864#define VMX_BASIC_64 0x0001000000000000LLU
865#define VMX_BASIC_MEM_TYPE_SHIFT 50
866#define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
867#define VMX_BASIC_MEM_TYPE_WB 6LLU
868#define VMX_BASIC_INOUT 0x0040000000000000LLU
869
870/* MSR_IA32_VMX_MISC bits */
David Brazdil0f672f62019-12-10 10:32:29 +0000871#define MSR_IA32_VMX_MISC_INTEL_PT (1ULL << 14)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000872#define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
873#define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
874/* AMD-V MSRs */
875
876#define MSR_VM_CR 0xc0010114
877#define MSR_VM_IGNNE 0xc0010115
878#define MSR_VM_HSAVE_PA 0xc0010117
879
880#endif /* _ASM_X86_MSR_INDEX_H */