blob: 8e279b8b842dbb2ac69fead12c862ac7fe2e661d [file] [log] [blame]
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001/*
Jit Loon Lim6197dc92023-05-17 12:26:11 +08002 * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved.
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <common/debug.h>
9#include <common/runtime_svc.h>
Hadi Asyrafi13d33d52019-10-22 13:28:51 +080010#include <lib/mmio.h>
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080011#include <tools_share/uuid.h>
12
Sieu Mun Tang286b96f2022-03-02 11:04:09 +080013#include "socfpga_fcs.h"
Hadi Asyrafid09adcb2019-10-23 18:34:14 +080014#include "socfpga_mailbox.h"
Jit Loon Lim6197dc92023-05-17 12:26:11 +080015#include "socfpga_plat_def.h"
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +080016#include "socfpga_reset_manager.h"
Hadi Asyrafid25041b2019-10-22 10:31:45 +080017#include "socfpga_sip_svc.h"
Jit Loon Lim6197dc92023-05-17 12:26:11 +080018#include "socfpga_system_manager.h"
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080019
20/* Total buffer the driver can hold */
21#define FPGA_CONFIG_BUFFER_SIZE 4
22
Sieu Mun Tang673afd62022-05-13 14:55:05 +080023static config_type request_type = NO_REQUEST;
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +080024static int current_block, current_buffer;
Abdul Halim, Muhammad Hadi Asyrafiec4f28e2020-05-29 12:13:17 +080025static int read_block, max_blocks;
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +080026static uint32_t send_id, rcv_id;
27static uint32_t bytes_per_block, blocks_submitted;
Sieu Mun Tang276a4362022-04-28 22:40:58 +080028static bool bridge_disable;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080029
Sieu Mun Tang984e2362022-04-28 22:21:01 +080030/* RSU static variables */
Chee Hong Ang44eb7822020-05-13 11:44:04 +080031static uint32_t rsu_dcmf_ver[4] = {0};
Sieu Mun Tang984e2362022-04-28 22:21:01 +080032static uint16_t rsu_dcmf_stat[4] = {0};
Sieu Mun Tang673afd62022-05-13 14:55:05 +080033static uint32_t rsu_max_retry;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080034
35/* SiP Service UUID */
36DEFINE_SVC_UUID2(intl_svc_uid,
37 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
38 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
39
Hadi Asyrafie5ebe872019-12-17 15:25:04 +080040static uint64_t socfpga_sip_handler(uint32_t smc_fid,
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080041 uint64_t x1,
42 uint64_t x2,
43 uint64_t x3,
44 uint64_t x4,
45 void *cookie,
46 void *handle,
47 uint64_t flags)
48{
49 ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
50 SMC_RET1(handle, SMC_UNK);
51}
52
53struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
54
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080055static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080056{
Abdul Halim, Muhammad Hadi Asyrafiea9b9622020-02-25 16:28:10 +080057 uint32_t args[3];
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080058
59 while (max_blocks > 0 && buffer->size > buffer->size_written) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080060 args[0] = (1<<8);
61 args[1] = buffer->addr + buffer->size_written;
62 if (buffer->size - buffer->size_written <= bytes_per_block) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080063 args[2] = buffer->size - buffer->size_written;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080064 current_buffer++;
65 current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
Sieu Mun Tang581182c2022-05-09 10:48:53 +080066 } else {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080067 args[2] = bytes_per_block;
Sieu Mun Tang581182c2022-05-09 10:48:53 +080068 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080069
70 buffer->size_written += args[2];
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +080071 mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
Abdul Halim, Muhammad Hadi Asyrafid57318b2020-10-15 15:27:18 +080072 3U, CMD_INDIRECT);
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080073
74 buffer->subblocks_sent++;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080075 max_blocks--;
76 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080077
78 return !max_blocks;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080079}
80
81static int intel_fpga_sdm_write_all(void)
82{
Sieu Mun Tang581182c2022-05-09 10:48:53 +080083 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080084 if (intel_fpga_sdm_write_buffer(
Sieu Mun Tang581182c2022-05-09 10:48:53 +080085 &fpga_config_buffers[current_buffer])) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080086 break;
Sieu Mun Tang581182c2022-05-09 10:48:53 +080087 }
88 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080089 return 0;
90}
91
Sieu Mun Tang673afd62022-05-13 14:55:05 +080092static uint32_t intel_mailbox_fpga_config_isdone(void)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080093{
Hadi Asyrafidfdd38c2019-12-17 23:33:39 +080094 uint32_t ret;
95
Sieu Mun Tang673afd62022-05-13 14:55:05 +080096 switch (request_type) {
97 case RECONFIGURATION:
98 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
99 true);
100 break;
101 case BITSTREAM_AUTH:
102 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
103 false);
104 break;
105 default:
106 ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS,
107 false);
108 break;
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100109 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800110
Abdul Halim, Muhammad Hadi Asyrafie40910e2020-12-29 16:49:23 +0800111 if (ret != 0U) {
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100112 if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800113 return INTEL_SIP_SMC_STATUS_BUSY;
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100114 } else {
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800115 request_type = NO_REQUEST;
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800116 return INTEL_SIP_SMC_STATUS_ERROR;
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100117 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800118 }
119
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800120 if (bridge_disable != 0U) {
Sieu Mun Tang11f4f032022-05-05 17:07:21 +0800121 socfpga_bridges_enable(~0); /* Enable bridge */
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800122 bridge_disable = false;
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +0800123 }
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800124 request_type = NO_REQUEST;
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +0800125
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800126 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800127}
128
129static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
130{
131 int i;
132
133 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
134 if (fpga_config_buffers[i].block_number == current_block) {
135 fpga_config_buffers[i].subblocks_sent--;
136 if (fpga_config_buffers[i].subblocks_sent == 0
137 && fpga_config_buffers[i].size <=
138 fpga_config_buffers[i].size_written) {
139 fpga_config_buffers[i].write_requested = 0;
140 current_block++;
141 *buffer_addr_completed =
142 fpga_config_buffers[i].addr;
143 return 0;
144 }
145 }
146 }
147
148 return -1;
149}
150
Hadi Asyrafie5ebe872019-12-17 15:25:04 +0800151static int intel_fpga_config_completed_write(uint32_t *completed_addr,
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800152 uint32_t *count, uint32_t *job_id)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800153{
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800154 uint32_t resp[5];
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800155 unsigned int resp_len = ARRAY_SIZE(resp);
156 int status = INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800157 int all_completed = 1;
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800158 *count = 0;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800159
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800160 while (*count < 3) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800161
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800162 status = mailbox_read_response(job_id,
163 resp, &resp_len);
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800164
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800165 if (status < 0) {
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800166 break;
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800167 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800168
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800169 max_blocks++;
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800170
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800171 if (mark_last_buffer_xfer_completed(
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800172 &completed_addr[*count]) == 0) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800173 *count = *count + 1;
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800174 } else {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800175 break;
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800176 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800177 }
178
179 if (*count <= 0) {
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800180 if (status != MBOX_NO_RESPONSE &&
181 status != MBOX_TIMEOUT && resp_len != 0) {
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800182 mailbox_clear_response();
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800183 request_type = NO_REQUEST;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800184 return INTEL_SIP_SMC_STATUS_ERROR;
185 }
186
187 *count = 0;
188 }
189
190 intel_fpga_sdm_write_all();
191
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800192 if (*count > 0) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800193 status = INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800194 } else if (*count == 0) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800195 status = INTEL_SIP_SMC_STATUS_BUSY;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800196 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800197
198 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
199 if (fpga_config_buffers[i].write_requested != 0) {
200 all_completed = 0;
201 break;
202 }
203 }
204
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800205 if (all_completed == 1) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800206 return INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800207 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800208
209 return status;
210}
211
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800212static int intel_fpga_config_start(uint32_t flag)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800213{
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800214 uint32_t argument = 0x1;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800215 uint32_t response[3];
216 int status = 0;
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800217 unsigned int size = 0;
218 unsigned int resp_len = ARRAY_SIZE(response);
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800219
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800220 request_type = RECONFIGURATION;
221
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800222 if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
223 bridge_disable = true;
224 }
225
226 if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
227 size = 1;
228 bridge_disable = false;
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800229 request_type = BITSTREAM_AUTH;
Abdul Halim, Muhammad Hadi Asyrafiec4f28e2020-05-29 12:13:17 +0800230 }
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +0800231
Sieu Mun Tangb7276642023-12-22 00:26:42 +0800232#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
233 intel_smmu_hps_remapper_init(0U);
234#endif
235
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800236 mailbox_clear_response();
237
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800238 mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
239 CMD_CASUAL, NULL, NULL);
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800240
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800241 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
242 CMD_CASUAL, response, &resp_len);
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800243
Abdul Halim, Muhammad Hadi Asyrafie0fc2d12020-11-20 11:06:00 +0800244 if (status < 0) {
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800245 bridge_disable = false;
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800246 request_type = NO_REQUEST;
Abdul Halim, Muhammad Hadi Asyrafie0fc2d12020-11-20 11:06:00 +0800247 return INTEL_SIP_SMC_STATUS_ERROR;
248 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800249
250 max_blocks = response[0];
251 bytes_per_block = response[1];
252
253 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
254 fpga_config_buffers[i].size = 0;
255 fpga_config_buffers[i].size_written = 0;
256 fpga_config_buffers[i].addr = 0;
257 fpga_config_buffers[i].write_requested = 0;
258 fpga_config_buffers[i].block_number = 0;
259 fpga_config_buffers[i].subblocks_sent = 0;
260 }
261
262 blocks_submitted = 0;
263 current_block = 0;
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800264 read_block = 0;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800265 current_buffer = 0;
266
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800267 /* Disable bridge on full reconfiguration */
268 if (bridge_disable) {
Sieu Mun Tang11f4f032022-05-05 17:07:21 +0800269 socfpga_bridges_disable(~0);
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +0800270 }
271
Abdul Halim, Muhammad Hadi Asyrafie0fc2d12020-11-20 11:06:00 +0800272 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800273}
274
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800275static bool is_fpga_config_buffer_full(void)
276{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800277 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
278 if (!fpga_config_buffers[i].write_requested) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800279 return false;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800280 }
281 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800282 return true;
283}
284
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800285bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800286{
Sieu Mun Tangf4aaa9f2023-09-25 22:30:34 +0800287 uint128_t dram_max_sz = (uint128_t)DRAM_BASE + (uint128_t)DRAM_SIZE;
288 uint128_t dram_region_end = (uint128_t)addr + (uint128_t)size;
289
Abdul Halim, Muhammad Hadi Asyrafi12d71ac2020-07-03 13:22:09 +0800290 if (!addr && !size) {
291 return true;
292 }
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800293 if (size > (UINT64_MAX - addr)) {
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800294 return false;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800295 }
296 if (addr < BL31_LIMIT) {
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800297 return false;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800298 }
Sieu Mun Tangf4aaa9f2023-09-25 22:30:34 +0800299 if (dram_region_end > dram_max_sz) {
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800300 return false;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800301 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800302
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800303 return true;
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800304}
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800305
Hadi Asyrafie5ebe872019-12-17 15:25:04 +0800306static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800307{
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800308 int i;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800309
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800310 intel_fpga_sdm_write_all();
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800311
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800312 if (!is_address_in_ddr_range(mem, size) ||
Abdul Halim, Muhammad Hadi Asyrafief51b092020-11-05 18:00:03 +0800313 is_fpga_config_buffer_full()) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800314 return INTEL_SIP_SMC_STATUS_REJECTED;
Abdul Halim, Muhammad Hadi Asyrafief51b092020-11-05 18:00:03 +0800315 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800316
Sieu Mun Tangb7276642023-12-22 00:26:42 +0800317#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
318 intel_smmu_hps_remapper_init(&mem);
319#endif
320
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800321 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800322 int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
323
324 if (!fpga_config_buffers[j].write_requested) {
325 fpga_config_buffers[j].addr = mem;
326 fpga_config_buffers[j].size = size;
327 fpga_config_buffers[j].size_written = 0;
328 fpga_config_buffers[j].write_requested = 1;
329 fpga_config_buffers[j].block_number =
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800330 blocks_submitted++;
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800331 fpga_config_buffers[j].subblocks_sent = 0;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800332 break;
333 }
334 }
335
Abdul Halim, Muhammad Hadi Asyrafief51b092020-11-05 18:00:03 +0800336 if (is_fpga_config_buffer_full()) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800337 return INTEL_SIP_SMC_STATUS_BUSY;
Abdul Halim, Muhammad Hadi Asyrafief51b092020-11-05 18:00:03 +0800338 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800339
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800340 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800341}
342
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800343static int is_out_of_sec_range(uint64_t reg_addr)
344{
Siew Chin Lim7e954df2021-05-11 21:12:22 +0800345#if DEBUG
346 return 0;
347#endif
348
Jit Loon Lim8e59b9f2023-05-17 12:26:11 +0800349#if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800350 switch (reg_addr) {
351 case(0xF8011100): /* ECCCTRL1 */
352 case(0xF8011104): /* ECCCTRL2 */
353 case(0xF8011110): /* ERRINTEN */
354 case(0xF8011114): /* ERRINTENS */
355 case(0xF8011118): /* ERRINTENR */
356 case(0xF801111C): /* INTMODE */
357 case(0xF8011120): /* INTSTAT */
358 case(0xF8011124): /* DIAGINTTEST */
359 case(0xF801112C): /* DERRADDRA */
Sieu Mun Tang46870212022-09-28 15:58:28 +0800360 case(0xFA000000): /* SMMU SCR0 */
361 case(0xFA000004): /* SMMU SCR1 */
362 case(0xFA000400): /* SMMU NSCR0 */
363 case(0xFA004000): /* SMMU SSD0_REG */
364 case(0xFA000820): /* SMMU SMR8 */
365 case(0xFA000c20): /* SMMU SCR8 */
366 case(0xFA028000): /* SMMU CB8_SCTRL */
367 case(0xFA001020): /* SMMU CBAR8 */
368 case(0xFA028030): /* SMMU TCR_LPAE */
369 case(0xFA028020): /* SMMU CB8_TTBR0_LOW */
370 case(0xFA028024): /* SMMU CB8_PRRR_HIGH */
371 case(0xFA028038): /* SMMU CB8_PRRR_MIR0 */
372 case(0xFA02803C): /* SMMU CB8_PRRR_MIR1 */
373 case(0xFA028010): /* SMMU_CB8)TCR2 */
374 case(0xFFD080A4): /* SDM SMMU STREAM ID REG */
375 case(0xFA001820): /* SMMU_CBA2R8 */
376 case(0xFA000074): /* SMMU_STLBGSTATUS */
377 case(0xFA0287F4): /* SMMU_CB8_TLBSTATUS */
378 case(0xFA000060): /* SMMU_STLBIALL */
379 case(0xFA000070): /* SMMU_STLBGSYNC */
380 case(0xFA028618): /* CB8_TLBALL */
381 case(0xFA0287F0): /* CB8_TLBSYNC */
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800382 case(0xFFD12028): /* SDMMCGRP_CTRL */
383 case(0xFFD12044): /* EMAC0 */
384 case(0xFFD12048): /* EMAC1 */
385 case(0xFFD1204C): /* EMAC2 */
386 case(0xFFD12090): /* ECC_INT_MASK_VALUE */
387 case(0xFFD12094): /* ECC_INT_MASK_SET */
388 case(0xFFD12098): /* ECC_INT_MASK_CLEAR */
389 case(0xFFD1209C): /* ECC_INTSTATUS_SERR */
390 case(0xFFD120A0): /* ECC_INTSTATUS_DERR */
391 case(0xFFD120C0): /* NOC_TIMEOUT */
392 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
393 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
394 case(0xFFD120D0): /* NOC_IDLEACK */
395 case(0xFFD120D4): /* NOC_IDLESTATUS */
396 case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */
397 case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */
398 case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */
399 case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */
400 return 0;
Jit Loon Lim8e59b9f2023-05-17 12:26:11 +0800401#else
402 switch (reg_addr) {
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800403
Jit Loon Lim8e59b9f2023-05-17 12:26:11 +0800404 case(0xF8011104): /* ECCCTRL2 */
405 case(0xFFD12028): /* SDMMCGRP_CTRL */
406 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
407 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
408 case(0xFFD120D0): /* NOC_IDLEACK */
409
410
411 case(SOCFPGA_MEMCTRL(ECCCTRL1)): /* ECCCTRL1 */
412 case(SOCFPGA_MEMCTRL(ERRINTEN)): /* ERRINTEN */
413 case(SOCFPGA_MEMCTRL(ERRINTENS)): /* ERRINTENS */
414 case(SOCFPGA_MEMCTRL(ERRINTENR)): /* ERRINTENR */
415 case(SOCFPGA_MEMCTRL(INTMODE)): /* INTMODE */
416 case(SOCFPGA_MEMCTRL(INTSTAT)): /* INTSTAT */
417 case(SOCFPGA_MEMCTRL(DIAGINTTEST)): /* DIAGINTTEST */
418 case(SOCFPGA_MEMCTRL(DERRADDRA)): /* DERRADDRA */
419
420 case(SOCFPGA_SYSMGR(EMAC_0)): /* EMAC0 */
421 case(SOCFPGA_SYSMGR(EMAC_1)): /* EMAC1 */
422 case(SOCFPGA_SYSMGR(EMAC_2)): /* EMAC2 */
423 case(SOCFPGA_SYSMGR(ECC_INTMASK_VALUE)): /* ECC_INT_MASK_VALUE */
424 case(SOCFPGA_SYSMGR(ECC_INTMASK_SET)): /* ECC_INT_MASK_SET */
425 case(SOCFPGA_SYSMGR(ECC_INTMASK_CLR)): /* ECC_INT_MASK_CLEAR */
426 case(SOCFPGA_SYSMGR(ECC_INTMASK_SERR)): /* ECC_INTSTATUS_SERR */
427 case(SOCFPGA_SYSMGR(ECC_INTMASK_DERR)): /* ECC_INTSTATUS_DERR */
428 case(SOCFPGA_SYSMGR(NOC_TIMEOUT)): /* NOC_TIMEOUT */
429 case(SOCFPGA_SYSMGR(NOC_IDLESTATUS)): /* NOC_IDLESTATUS */
430 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_0)): /* BOOT_SCRATCH_COLD0 */
431 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)): /* BOOT_SCRATCH_COLD1 */
432 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)): /* BOOT_SCRATCH_COLD8 */
433 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)): /* BOOT_SCRATCH_COLD9 */
434 return 0;
435#endif
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800436 default:
437 break;
438 }
439
440 return -1;
441}
442
443/* Secure register access */
444uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
445{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800446 if (is_out_of_sec_range(reg_addr)) {
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800447 return INTEL_SIP_SMC_STATUS_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800448 }
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800449
450 *retval = mmio_read_32(reg_addr);
451
452 return INTEL_SIP_SMC_STATUS_OK;
453}
454
455uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
456 uint32_t *retval)
457{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800458 if (is_out_of_sec_range(reg_addr)) {
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800459 return INTEL_SIP_SMC_STATUS_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800460 }
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800461
462 mmio_write_32(reg_addr, val);
463
464 return intel_secure_reg_read(reg_addr, retval);
465}
466
467uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
468 uint32_t val, uint32_t *retval)
469{
470 if (!intel_secure_reg_read(reg_addr, retval)) {
471 *retval &= ~mask;
Siew Chin Limc9c07092021-07-10 00:55:35 +0800472 *retval |= val & mask;
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800473 return intel_secure_reg_write(reg_addr, *retval, retval);
474 }
475
476 return INTEL_SIP_SMC_STATUS_ERROR;
477}
478
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800479/* Intel Remote System Update (RSU) services */
480uint64_t intel_rsu_update_address;
481
Abdul Halim, Muhammad Hadi Asyrafid57318b2020-10-15 15:27:18 +0800482static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800483{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800484 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi960896e2020-02-27 10:23:48 +0800485 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800486 }
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800487
488 return INTEL_SIP_SMC_STATUS_OK;
489}
490
Mahesh Raoe3c3a482023-05-23 14:33:45 +0800491uint32_t intel_rsu_update(uint64_t update_address)
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800492{
Jit Loon Limc4180642023-05-17 12:26:11 +0800493 if (update_address > SIZE_MAX) {
494 return INTEL_SIP_SMC_STATUS_REJECTED;
495 }
496
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800497 intel_rsu_update_address = update_address;
498 return INTEL_SIP_SMC_STATUS_OK;
499}
500
Abdul Halim, Muhammad Hadi Asyrafiea9b9622020-02-25 16:28:10 +0800501static uint32_t intel_rsu_notify(uint32_t execution_stage)
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800502{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800503 if (mailbox_hps_stage_notify(execution_stage) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi960896e2020-02-27 10:23:48 +0800504 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800505 }
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800506
507 return INTEL_SIP_SMC_STATUS_OK;
508}
509
510static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
511 uint32_t *ret_stat)
512{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800513 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi960896e2020-02-27 10:23:48 +0800514 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800515 }
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800516
517 *ret_stat = respbuf[8];
518 return INTEL_SIP_SMC_STATUS_OK;
519}
520
Chee Hong Ang44eb7822020-05-13 11:44:04 +0800521static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
522 uint64_t dcmf_ver_3_2)
523{
524 rsu_dcmf_ver[0] = dcmf_ver_1_0;
525 rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
526 rsu_dcmf_ver[2] = dcmf_ver_3_2;
527 rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
528
529 return INTEL_SIP_SMC_STATUS_OK;
530}
531
Sieu Mun Tang984e2362022-04-28 22:21:01 +0800532static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
533{
534 rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
535 rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
536 rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
537 rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
538
539 return INTEL_SIP_SMC_STATUS_OK;
540}
541
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100542/* Intel HWMON services */
543static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
544{
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100545 if (mailbox_hwmon_readtemp(chan, retval) < 0) {
546 return INTEL_SIP_SMC_STATUS_ERROR;
547 }
548
549 return INTEL_SIP_SMC_STATUS_OK;
550}
551
552static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
553{
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100554 if (mailbox_hwmon_readvolt(chan, retval) < 0) {
555 return INTEL_SIP_SMC_STATUS_ERROR;
556 }
557
558 return INTEL_SIP_SMC_STATUS_OK;
559}
560
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800561/* Mailbox services */
Abdul Halim, Muhammad Hadi Asyrafic34b2a72021-02-05 11:50:58 +0800562static uint32_t intel_smc_fw_version(uint32_t *fw_version)
563{
Sieu Mun Tangc026dfe2022-04-27 18:54:10 +0800564 int status;
565 unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
566 uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
567
568 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
569 CMD_CASUAL, resp_data, &resp_len);
570
571 if (status < 0) {
572 return INTEL_SIP_SMC_STATUS_ERROR;
573 }
574
575 if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
576 return INTEL_SIP_SMC_STATUS_ERROR;
577 }
578
579 *fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
Abdul Halim, Muhammad Hadi Asyrafic34b2a72021-02-05 11:50:58 +0800580
581 return INTEL_SIP_SMC_STATUS_OK;
582}
583
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800584static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
Sieu Mun Tangac097fd2022-05-10 23:17:04 +0800585 unsigned int len, uint32_t urgent, uint64_t response,
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800586 unsigned int resp_len, int *mbox_status,
587 unsigned int *len_in_resp)
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800588{
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800589 *len_in_resp = 0;
Sieu Mun Tang651841f2022-04-12 15:00:13 +0800590 *mbox_status = GENERIC_RESPONSE_ERROR;
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800591
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800592 if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) {
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800593 return INTEL_SIP_SMC_STATUS_REJECTED;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800594 }
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800595
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800596 int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
Sieu Mun Tangac097fd2022-05-10 23:17:04 +0800597 (uint32_t *) response, &resp_len);
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800598
599 if (status < 0) {
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800600 *mbox_status = -status;
601 return INTEL_SIP_SMC_STATUS_ERROR;
602 }
603
604 *mbox_status = 0;
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800605 *len_in_resp = resp_len;
Sieu Mun Tangac097fd2022-05-10 23:17:04 +0800606
607 flush_dcache_range(response, resp_len * MBOX_WORD_BYTE);
608
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800609 return INTEL_SIP_SMC_STATUS_OK;
610}
611
Sieu Mun Tang93a5b972022-04-27 18:57:29 +0800612static int intel_smc_get_usercode(uint32_t *user_code)
613{
614 int status;
615 unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
616
617 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
618 0U, CMD_CASUAL, user_code, &resp_len);
619
620 if (status < 0) {
621 return INTEL_SIP_SMC_STATUS_ERROR;
622 }
623
624 return INTEL_SIP_SMC_STATUS_OK;
625}
626
Sieu Mun Tang4837a642022-05-07 00:50:37 +0800627uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
628 uint32_t mode, uint32_t *job_id,
629 uint32_t *ret_size, uint32_t *mbox_error)
630{
631 int status = 0;
632 uint32_t resp_len = size / MBOX_WORD_BYTE;
633
634 if (resp_len > MBOX_DATA_MAX_LEN) {
635 return INTEL_SIP_SMC_STATUS_REJECTED;
636 }
637
638 if (!is_address_in_ddr_range(addr, size)) {
639 return INTEL_SIP_SMC_STATUS_REJECTED;
640 }
641
642 if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
643 status = mailbox_read_response_async(job_id,
644 NULL, (uint32_t *) addr, &resp_len, 0);
645 } else {
646 status = mailbox_read_response(job_id,
647 (uint32_t *) addr, &resp_len);
648
649 if (status == MBOX_NO_RESPONSE) {
650 status = MBOX_BUSY;
651 }
652 }
653
654 if (status == MBOX_NO_RESPONSE) {
655 return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
656 }
657
658 if (status == MBOX_BUSY) {
659 return INTEL_SIP_SMC_STATUS_BUSY;
660 }
661
662 *ret_size = resp_len * MBOX_WORD_BYTE;
663 flush_dcache_range(addr, *ret_size);
664
Sieu Mun Tang76ed3222022-12-04 01:43:35 +0800665 if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 ||
666 status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) {
667 *mbox_error = -status;
668 } else if (status != MBOX_RET_OK) {
Sieu Mun Tang4837a642022-05-07 00:50:37 +0800669 *mbox_error = -status;
670 return INTEL_SIP_SMC_STATUS_ERROR;
671 }
672
673 return INTEL_SIP_SMC_STATUS_OK;
674}
675
Sieu Mun Tangb703fac2022-05-11 10:23:13 +0800676/* Miscellaneous HPS services */
677uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
678{
679 int status = 0;
680
Sieu Mun Tangad47f142022-05-11 10:45:19 +0800681 if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) {
682 if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
Sieu Mun Tangb703fac2022-05-11 10:23:13 +0800683 status = socfpga_bridges_enable((uint32_t)mask);
684 } else {
685 status = socfpga_bridges_enable(~0);
686 }
687 } else {
Sieu Mun Tangad47f142022-05-11 10:45:19 +0800688 if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
Sieu Mun Tangb703fac2022-05-11 10:23:13 +0800689 status = socfpga_bridges_disable((uint32_t)mask);
690 } else {
691 status = socfpga_bridges_disable(~0);
692 }
693 }
694
695 if (status < 0) {
696 return INTEL_SIP_SMC_STATUS_ERROR;
697 }
698
699 return INTEL_SIP_SMC_STATUS_OK;
700}
701
Jit Loon Lim91239f22023-05-17 12:26:11 +0800702/* SDM SEU Error services */
Jit Loon Limfffcb252023-09-20 14:00:41 +0800703static uint32_t intel_sdm_seu_err_read(uint32_t *respbuf, unsigned int respbuf_sz)
Jit Loon Lim91239f22023-05-17 12:26:11 +0800704{
Jit Loon Limfffcb252023-09-20 14:00:41 +0800705 if (mailbox_seu_err_status(respbuf, respbuf_sz) < 0) {
706 return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
707 }
708
709 return INTEL_SIP_SMC_STATUS_OK;
710}
711
712/* SDM SAFE SEU Error inject services */
713static uint32_t intel_sdm_safe_inject_seu_err(uint32_t *command, uint32_t len)
714{
715 if (mailbox_safe_inject_seu_err(command, len) < 0) {
Jit Loon Lim91239f22023-05-17 12:26:11 +0800716 return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
717 }
718
719 return INTEL_SIP_SMC_STATUS_OK;
720}
721
Sieu Mun Tangb7276642023-12-22 00:26:42 +0800722#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
723/* SMMU HPS Remapper */
724void intel_smmu_hps_remapper_init(uint64_t *mem)
725{
726 /* Read out Bit 1 value */
727 uint32_t remap = (mmio_read_32(SOCFPGA_SYSMGR(BOOT_SCRATCH_POR_1)) & 0x02);
728
729 if (remap == 0x00) {
730 /* Update DRAM Base address for SDM SMMU */
731 mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), DRAM_BASE);
732 mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), DRAM_BASE);
733 *mem = *mem - DRAM_BASE;
734 } else {
735 *mem = *mem - DRAM_BASE;
736 }
737}
738#endif
739
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800740/*
741 * This function is responsible for handling all SiP calls from the NS world
742 */
743
Sieu Mun Tangad47f142022-05-11 10:45:19 +0800744uintptr_t sip_smc_handler_v1(uint32_t smc_fid,
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800745 u_register_t x1,
746 u_register_t x2,
747 u_register_t x3,
748 u_register_t x4,
749 void *cookie,
750 void *handle,
751 u_register_t flags)
752{
Sieu Mun Tangd1740832022-05-11 09:59:55 +0800753 uint32_t retval = 0, completed_addr[3];
754 uint32_t retval2 = 0;
Sieu Mun Tang77902fc2022-03-17 03:11:55 +0800755 uint32_t mbox_error = 0;
Jit Loon Limfffcb252023-09-20 14:00:41 +0800756 uint64_t retval64, rsu_respbuf[9];
757 uint32_t seu_respbuf[3];
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800758 int status = INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800759 int mbox_status;
760 unsigned int len_in_resp;
Sieu Mun Tangc05ea292022-05-10 17:27:12 +0800761 u_register_t x5, x6, x7;
Abdul Halim, Muhammad Hadi Asyrafif8e6a092020-05-14 15:32:43 +0800762
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800763 switch (smc_fid) {
764 case SIP_SVC_UID:
765 /* Return UID to the caller */
766 SMC_UUID_RET(handle, intl_svc_uid);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800767
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800768 case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800769 status = intel_mailbox_fpga_config_isdone();
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800770 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800771
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800772 case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
773 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
774 INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
775 INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
776 INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800777
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800778 case INTEL_SIP_SMC_FPGA_CONFIG_START:
779 status = intel_fpga_config_start(x1);
780 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800781
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800782 case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
783 status = intel_fpga_config_write(x1, x2);
784 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800785
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800786 case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
787 status = intel_fpga_config_completed_write(completed_addr,
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800788 &retval, &rcv_id);
789 switch (retval) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800790 case 1:
791 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
792 completed_addr[0], 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800793
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800794 case 2:
795 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
796 completed_addr[0],
797 completed_addr[1], 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800798
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800799 case 3:
800 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
801 completed_addr[0],
802 completed_addr[1],
803 completed_addr[2]);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800804
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800805 case 0:
806 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800807
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800808 default:
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800809 mailbox_clear_response();
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800810 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
811 }
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800812
813 case INTEL_SIP_SMC_REG_READ:
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800814 status = intel_secure_reg_read(x1, &retval);
815 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800816
817 case INTEL_SIP_SMC_REG_WRITE:
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800818 status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
819 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800820
821 case INTEL_SIP_SMC_REG_UPDATE:
822 status = intel_secure_reg_update(x1, (uint32_t)x2,
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800823 (uint32_t)x3, &retval);
824 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800825
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800826 case INTEL_SIP_SMC_RSU_STATUS:
827 status = intel_rsu_status(rsu_respbuf,
828 ARRAY_SIZE(rsu_respbuf));
829 if (status) {
830 SMC_RET1(handle, status);
831 } else {
832 SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
833 rsu_respbuf[2], rsu_respbuf[3]);
834 }
835
836 case INTEL_SIP_SMC_RSU_UPDATE:
837 status = intel_rsu_update(x1);
838 SMC_RET1(handle, status);
839
840 case INTEL_SIP_SMC_RSU_NOTIFY:
841 status = intel_rsu_notify(x1);
842 SMC_RET1(handle, status);
843
844 case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
845 status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800846 ARRAY_SIZE(rsu_respbuf), &retval);
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800847 if (status) {
848 SMC_RET1(handle, status);
849 } else {
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800850 SMC_RET2(handle, status, retval);
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800851 }
852
Chee Hong Ang44eb7822020-05-13 11:44:04 +0800853 case INTEL_SIP_SMC_RSU_DCMF_VERSION:
854 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
855 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
856 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
857
858 case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
859 status = intel_rsu_copy_dcmf_version(x1, x2);
860 SMC_RET1(handle, status);
861
Sieu Mun Tang984e2362022-04-28 22:21:01 +0800862 case INTEL_SIP_SMC_RSU_DCMF_STATUS:
863 SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
864 ((uint64_t)rsu_dcmf_stat[3] << 48) |
865 ((uint64_t)rsu_dcmf_stat[2] << 32) |
866 ((uint64_t)rsu_dcmf_stat[1] << 16) |
867 rsu_dcmf_stat[0]);
868
869 case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
870 status = intel_rsu_copy_dcmf_status(x1);
871 SMC_RET1(handle, status);
872
Chee Hong Ang4c269572020-07-01 14:22:25 +0800873 case INTEL_SIP_SMC_RSU_MAX_RETRY:
874 SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
875
876 case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
877 rsu_max_retry = x1;
878 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
879
Sieu Mun Tangc703d752022-03-07 12:13:04 +0800880 case INTEL_SIP_SMC_ECC_DBE:
881 status = intel_ecc_dbe_notification(x1);
882 SMC_RET1(handle, status);
883
Sieu Mun Tangb703fac2022-05-11 10:23:13 +0800884 case INTEL_SIP_SMC_SERVICE_COMPLETED:
885 status = intel_smc_service_completed(x1, x2, x3, &rcv_id,
886 &len_in_resp, &mbox_error);
887 SMC_RET4(handle, status, mbox_error, x1, len_in_resp);
888
Abdul Halim, Muhammad Hadi Asyrafic34b2a72021-02-05 11:50:58 +0800889 case INTEL_SIP_SMC_FIRMWARE_VERSION:
890 status = intel_smc_fw_version(&retval);
Sieu Mun Tangc026dfe2022-04-27 18:54:10 +0800891 SMC_RET2(handle, status, retval);
Abdul Halim, Muhammad Hadi Asyrafic34b2a72021-02-05 11:50:58 +0800892
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800893 case INTEL_SIP_SMC_MBOX_SEND_CMD:
894 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
895 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tangac097fd2022-05-10 23:17:04 +0800896 status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6,
897 &mbox_status, &len_in_resp);
Sieu Mun Tang108514f2022-02-19 20:36:41 +0800898 SMC_RET3(handle, status, mbox_status, len_in_resp);
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800899
Sieu Mun Tang93a5b972022-04-27 18:57:29 +0800900 case INTEL_SIP_SMC_GET_USERCODE:
901 status = intel_smc_get_usercode(&retval);
902 SMC_RET2(handle, status, retval);
903
Sieu Mun Tang02d3ef32022-05-11 09:49:25 +0800904 case INTEL_SIP_SMC_FCS_CRYPTION:
905 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
906
907 if (x1 == FCS_MODE_DECRYPT) {
908 status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
909 } else if (x1 == FCS_MODE_ENCRYPT) {
910 status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
911 } else {
912 status = INTEL_SIP_SMC_STATUS_REJECTED;
913 }
914
915 SMC_RET3(handle, status, x4, x5);
916
Sieu Mun Tang537ff052022-05-09 16:05:58 +0800917 case INTEL_SIP_SMC_FCS_CRYPTION_EXT:
918 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
919 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
920 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
921
922 if (x3 == FCS_MODE_DECRYPT) {
923 status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6,
924 (uint32_t *) &x7, &mbox_error);
925 } else if (x3 == FCS_MODE_ENCRYPT) {
926 status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6,
927 (uint32_t *) &x7, &mbox_error);
928 } else {
929 status = INTEL_SIP_SMC_STATUS_REJECTED;
930 }
931
932 SMC_RET4(handle, status, mbox_error, x6, x7);
933
Sieu Mun Tang4837a642022-05-07 00:50:37 +0800934 case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
935 status = intel_fcs_random_number_gen(x1, &retval64,
936 &mbox_error);
937 SMC_RET4(handle, status, mbox_error, x1, retval64);
938
Sieu Mun Tang24f9dc82022-05-10 17:18:19 +0800939 case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT:
940 status = intel_fcs_random_number_gen_ext(x1, x2, x3,
941 &send_id);
942 SMC_RET1(handle, status);
943
Sieu Mun Tang4837a642022-05-07 00:50:37 +0800944 case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
945 status = intel_fcs_send_cert(x1, x2, &send_id);
946 SMC_RET1(handle, status);
947
948 case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
949 status = intel_fcs_get_provision_data(&send_id);
950 SMC_RET1(handle, status);
951
Sieu Mun Tang7facace2022-05-11 10:01:54 +0800952 case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
953 status = intel_fcs_cntr_set_preauth(x1, x2, x3,
954 &mbox_error);
955 SMC_RET2(handle, status, mbox_error);
956
Sieu Mun Tang11f4f032022-05-05 17:07:21 +0800957 case INTEL_SIP_SMC_HPS_SET_BRIDGES:
958 status = intel_hps_set_bridges(x1, x2);
959 SMC_RET1(handle, status);
960
Sieu Mun Tangad47f142022-05-11 10:45:19 +0800961 case INTEL_SIP_SMC_HWMON_READTEMP:
962 status = intel_hwmon_readtemp(x1, &retval);
963 SMC_RET2(handle, status, retval);
964
965 case INTEL_SIP_SMC_HWMON_READVOLT:
966 status = intel_hwmon_readvolt(x1, &retval);
967 SMC_RET2(handle, status, retval);
968
Sieu Mun Tangd1740832022-05-11 09:59:55 +0800969 case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
970 status = intel_fcs_sigma_teardown(x1, &mbox_error);
971 SMC_RET2(handle, status, mbox_error);
972
973 case INTEL_SIP_SMC_FCS_CHIP_ID:
974 status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
975 SMC_RET4(handle, status, mbox_error, retval, retval2);
976
977 case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
978 status = intel_fcs_attestation_subkey(x1, x2, x3,
979 (uint32_t *) &x4, &mbox_error);
980 SMC_RET4(handle, status, mbox_error, x3, x4);
981
982 case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
983 status = intel_fcs_get_measurement(x1, x2, x3,
984 (uint32_t *) &x4, &mbox_error);
985 SMC_RET4(handle, status, mbox_error, x3, x4);
986
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800987 case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT:
988 status = intel_fcs_get_attestation_cert(x1, x2,
989 (uint32_t *) &x3, &mbox_error);
990 SMC_RET4(handle, status, mbox_error, x2, x3);
991
992 case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD:
993 status = intel_fcs_create_cert_on_reload(x1, &mbox_error);
994 SMC_RET2(handle, status, mbox_error);
995
Sieu Mun Tang6dc00c22022-05-09 12:08:42 +0800996 case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION:
997 status = intel_fcs_open_crypto_service_session(&retval, &mbox_error);
998 SMC_RET3(handle, status, mbox_error, retval);
999
1000 case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION:
1001 status = intel_fcs_close_crypto_service_session(x1, &mbox_error);
1002 SMC_RET2(handle, status, mbox_error);
1003
Sieu Mun Tang342a0612022-05-09 14:16:14 +08001004 case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY:
1005 status = intel_fcs_import_crypto_service_key(x1, x2, &send_id);
1006 SMC_RET1(handle, status);
1007
1008 case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY:
1009 status = intel_fcs_export_crypto_service_key(x1, x2, x3,
1010 (uint32_t *) &x4, &mbox_error);
1011 SMC_RET4(handle, status, mbox_error, x3, x4);
1012
1013 case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY:
1014 status = intel_fcs_remove_crypto_service_key(x1, x2,
1015 &mbox_error);
1016 SMC_RET2(handle, status, mbox_error);
1017
1018 case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO:
1019 status = intel_fcs_get_crypto_service_key_info(x1, x2, x3,
1020 (uint32_t *) &x4, &mbox_error);
1021 SMC_RET4(handle, status, mbox_error, x3, x4);
1022
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +08001023 case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT:
1024 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1025 status = intel_fcs_get_digest_init(x1, x2, x3,
1026 x4, x5, &mbox_error);
1027 SMC_RET2(handle, status, mbox_error);
1028
Sieu Mun Tang70a7e6a2022-04-28 16:28:48 +08001029 case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE:
1030 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1031 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1032 status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
1033 x4, x5, (uint32_t *) &x6, false,
1034 &mbox_error);
1035 SMC_RET4(handle, status, mbox_error, x5, x6);
1036
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +08001037 case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE:
1038 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1039 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang70a7e6a2022-04-28 16:28:48 +08001040 status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
1041 x4, x5, (uint32_t *) &x6, true,
1042 &mbox_error);
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +08001043 SMC_RET4(handle, status, mbox_error, x5, x6);
1044
Sieu Mun Tang46870212022-09-28 15:58:28 +08001045 case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE:
1046 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1047 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1048 status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
1049 x4, x5, (uint32_t *) &x6, false,
1050 &mbox_error, &send_id);
1051 SMC_RET4(handle, status, mbox_error, x5, x6);
1052
1053 case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE:
1054 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1055 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1056 status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
1057 x4, x5, (uint32_t *) &x6, true,
1058 &mbox_error, &send_id);
1059 SMC_RET4(handle, status, mbox_error, x5, x6);
1060
Sieu Mun Tangc05ea292022-05-10 17:27:12 +08001061 case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT:
1062 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1063 status = intel_fcs_mac_verify_init(x1, x2, x3,
1064 x4, x5, &mbox_error);
1065 SMC_RET2(handle, status, mbox_error);
1066
Sieu Mun Tang70a7e6a2022-04-28 16:28:48 +08001067 case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE:
1068 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1069 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1070 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1071 status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
1072 x4, x5, (uint32_t *) &x6, x7,
1073 false, &mbox_error);
1074 SMC_RET4(handle, status, mbox_error, x5, x6);
1075
Sieu Mun Tangc05ea292022-05-10 17:27:12 +08001076 case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE:
1077 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1078 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1079 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
Sieu Mun Tang70a7e6a2022-04-28 16:28:48 +08001080 status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
1081 x4, x5, (uint32_t *) &x6, x7,
1082 true, &mbox_error);
Sieu Mun Tangc05ea292022-05-10 17:27:12 +08001083 SMC_RET4(handle, status, mbox_error, x5, x6);
1084
Sieu Mun Tang46870212022-09-28 15:58:28 +08001085 case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE:
1086 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1087 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1088 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1089 status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
1090 x4, x5, (uint32_t *) &x6, x7,
1091 false, &mbox_error, &send_id);
1092 SMC_RET4(handle, status, mbox_error, x5, x6);
1093
1094 case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE:
1095 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1096 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1097 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1098 status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
1099 x4, x5, (uint32_t *) &x6, x7,
1100 true, &mbox_error, &send_id);
1101 SMC_RET4(handle, status, mbox_error, x5, x6);
1102
Sieu Mun Tang07912da2022-05-10 17:39:26 +08001103 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
1104 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1105 status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3,
1106 x4, x5, &mbox_error);
1107 SMC_RET2(handle, status, mbox_error);
1108
Sieu Mun Tang1d97dd72022-04-28 16:23:20 +08001109 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
1110 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1111 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1112 status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
1113 x3, x4, x5, (uint32_t *) &x6, false,
1114 &mbox_error);
1115 SMC_RET4(handle, status, mbox_error, x5, x6);
1116
Sieu Mun Tang07912da2022-05-10 17:39:26 +08001117 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
1118 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1119 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang1d97dd72022-04-28 16:23:20 +08001120 status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
1121 x3, x4, x5, (uint32_t *) &x6, true,
1122 &mbox_error);
Sieu Mun Tang07912da2022-05-10 17:39:26 +08001123 SMC_RET4(handle, status, mbox_error, x5, x6);
1124
Sieu Mun Tang46870212022-09-28 15:58:28 +08001125 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE:
1126 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1127 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1128 status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
1129 x2, x3, x4, x5, (uint32_t *) &x6, false,
1130 &mbox_error, &send_id);
1131 SMC_RET4(handle, status, mbox_error, x5, x6);
1132
1133 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE:
1134 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1135 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1136 status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
1137 x2, x3, x4, x5, (uint32_t *) &x6, true,
1138 &mbox_error, &send_id);
1139 SMC_RET4(handle, status, mbox_error, x5, x6);
1140
Sieu Mun Tang69254102022-05-10 17:50:30 +08001141 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT:
1142 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1143 status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3,
1144 x4, x5, &mbox_error);
1145 SMC_RET2(handle, status, mbox_error);
1146
1147 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE:
1148 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1149 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1150 status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3,
1151 x4, x5, (uint32_t *) &x6, &mbox_error);
1152 SMC_RET4(handle, status, mbox_error, x5, x6);
1153
Sieu Mun Tang7e25eb82022-05-10 17:53:32 +08001154 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
1155 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1156 status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3,
1157 x4, x5, &mbox_error);
1158 SMC_RET2(handle, status, mbox_error);
1159
1160 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
1161 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1162 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1163 status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3,
1164 x4, x5, (uint32_t *) &x6, &mbox_error);
1165 SMC_RET4(handle, status, mbox_error, x5, x6);
1166
Sieu Mun Tang58305062022-05-11 10:16:40 +08001167 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
1168 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1169 status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3,
1170 x4, x5, &mbox_error);
1171 SMC_RET2(handle, status, mbox_error);
1172
Sieu Mun Tang1d97dd72022-04-28 16:23:20 +08001173 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
1174 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1175 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1176 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1177 status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
1178 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1179 x7, false, &mbox_error);
1180 SMC_RET4(handle, status, mbox_error, x5, x6);
1181
Sieu Mun Tang46870212022-09-28 15:58:28 +08001182 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE:
1183 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1184 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1185 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1186 status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
1187 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1188 x7, false, &mbox_error, &send_id);
1189 SMC_RET4(handle, status, mbox_error, x5, x6);
1190
1191 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE:
1192 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1193 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1194 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1195 status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
1196 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1197 x7, true, &mbox_error, &send_id);
1198 SMC_RET4(handle, status, mbox_error, x5, x6);
1199
Sieu Mun Tang58305062022-05-11 10:16:40 +08001200 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
1201 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1202 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1203 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
Sieu Mun Tang1d97dd72022-04-28 16:23:20 +08001204 status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
1205 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1206 x7, true, &mbox_error);
Sieu Mun Tang58305062022-05-11 10:16:40 +08001207 SMC_RET4(handle, status, mbox_error, x5, x6);
Sieu Mun Tang07912da2022-05-10 17:39:26 +08001208
Sieu Mun Tangd2fee942022-05-10 17:36:32 +08001209 case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT:
1210 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1211 status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3,
1212 x4, x5, &mbox_error);
1213 SMC_RET2(handle, status, mbox_error);
1214
1215 case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
1216 status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3,
1217 (uint32_t *) &x4, &mbox_error);
1218 SMC_RET4(handle, status, mbox_error, x3, x4);
1219
Sieu Mun Tang49446862022-05-10 17:48:11 +08001220 case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT:
1221 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1222 status = intel_fcs_ecdh_request_init(x1, x2, x3,
1223 x4, x5, &mbox_error);
1224 SMC_RET2(handle, status, mbox_error);
1225
1226 case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE:
1227 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1228 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1229 status = intel_fcs_ecdh_request_finalize(x1, x2, x3,
1230 x4, x5, (uint32_t *) &x6, &mbox_error);
1231 SMC_RET4(handle, status, mbox_error, x5, x6);
1232
Sieu Mun Tang67263902022-05-10 17:30:00 +08001233 case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT:
1234 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1235 status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5,
1236 &mbox_error);
1237 SMC_RET2(handle, status, mbox_error);
1238
Sieu Mun Tangdcb144f2022-04-28 16:15:54 +08001239 case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE:
1240 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1241 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1242 status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1243 x5, x6, false, &send_id);
1244 SMC_RET1(handle, status);
1245
Sieu Mun Tang67263902022-05-10 17:30:00 +08001246 case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE:
1247 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1248 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tangdcb144f2022-04-28 16:15:54 +08001249 status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1250 x5, x6, true, &send_id);
Sieu Mun Tang67263902022-05-10 17:30:00 +08001251 SMC_RET1(handle, status);
1252
Sieu Mun Tang77902fc2022-03-17 03:11:55 +08001253 case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
1254 status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
1255 &mbox_error);
1256 SMC_RET4(handle, status, mbox_error, x1, retval64);
1257
Sieu Mun Tangf0c40b82022-04-27 18:24:06 +08001258 case INTEL_SIP_SMC_SVC_VERSION:
1259 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1260 SIP_SVC_VERSION_MAJOR,
1261 SIP_SVC_VERSION_MINOR);
1262
Jit Loon Lim91239f22023-05-17 12:26:11 +08001263 case INTEL_SIP_SMC_SEU_ERR_STATUS:
1264 status = intel_sdm_seu_err_read(seu_respbuf,
1265 ARRAY_SIZE(seu_respbuf));
1266 if (status) {
1267 SMC_RET1(handle, status);
1268 } else {
1269 SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]);
1270 }
1271
Jit Loon Limfffcb252023-09-20 14:00:41 +08001272 case INTEL_SIP_SMC_SAFE_INJECT_SEU_ERR:
1273 status = intel_sdm_safe_inject_seu_err((uint32_t *)&x1, (uint32_t)x2);
1274 SMC_RET1(handle, status);
1275
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001276 default:
1277 return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
1278 cookie, handle, flags);
1279 }
1280}
1281
Sieu Mun Tangad47f142022-05-11 10:45:19 +08001282uintptr_t sip_smc_handler(uint32_t smc_fid,
1283 u_register_t x1,
1284 u_register_t x2,
1285 u_register_t x3,
1286 u_register_t x4,
1287 void *cookie,
1288 void *handle,
1289 u_register_t flags)
1290{
1291 uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK;
1292
1293 if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN &&
1294 cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) {
1295 return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4,
1296 cookie, handle, flags);
1297 } else {
1298 return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4,
1299 cookie, handle, flags);
1300 }
1301}
1302
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001303DECLARE_RT_SVC(
Hadi Asyrafic76d4232019-10-23 17:35:32 +08001304 socfpga_sip_svc,
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001305 OEN_SIP_START,
1306 OEN_SIP_END,
1307 SMC_TYPE_FAST,
1308 NULL,
1309 sip_smc_handler
1310);
1311
1312DECLARE_RT_SVC(
Hadi Asyrafic76d4232019-10-23 17:35:32 +08001313 socfpga_sip_svc_std,
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001314 OEN_SIP_START,
1315 OEN_SIP_END,
1316 SMC_TYPE_YIELD,
1317 NULL,
1318 sip_smc_handler
1319);