blob: 72ee4e1a6724a2b35293472ae52825d817ec5c45 [file] [log] [blame]
Yann Gautier35527fb2023-06-14 10:40:59 +02001/*
Yann Gautier3007c722023-09-19 18:26:16 +02002 * Copyright (c) 2023-2024, STMicroelectronics - All Rights Reserved
Yann Gautier35527fb2023-06-14 10:40:59 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef STM32MP2_DEF_H
8#define STM32MP2_DEF_H
9
10#include <common/tbbr/tbbr_img_def.h>
11#ifndef __ASSEMBLER__
12#include <drivers/st/bsec.h>
13#endif
Yann Gautier87a940e2023-06-14 18:05:47 +020014#include <drivers/st/stm32mp25_rcc.h>
Yann Gautierdb77f8b2024-05-21 11:46:59 +020015#ifndef __ASSEMBLER__
16#include <drivers/st/stm32mp2_clk.h>
17#endif
18#include <drivers/st/stm32mp2_pwr.h>
Yann Gautier35527fb2023-06-14 10:40:59 +020019#include <dt-bindings/clock/stm32mp25-clks.h>
20#include <dt-bindings/clock/stm32mp25-clksrc.h>
Pascal Paillete04a9ef2022-03-16 17:25:57 +010021#include <dt-bindings/gpio/stm32-gpio.h>
Yann Gautier35527fb2023-06-14 10:40:59 +020022#include <dt-bindings/reset/stm32mp25-resets.h>
23
24#ifndef __ASSEMBLER__
25#include <boot_api.h>
Yann Gautier3007c722023-09-19 18:26:16 +020026#include <stm32mp2_private.h>
Yann Gautier35527fb2023-06-14 10:40:59 +020027#include <stm32mp_common.h>
28#include <stm32mp_dt.h>
29#include <stm32mp_shared_resources.h>
30#endif
31
32/*******************************************************************************
Yann Gautier381b2a62024-06-21 14:49:47 +020033 * CHIP ID
34 ******************************************************************************/
35#define STM32MP2_CHIP_ID U(0x505)
36
37#define STM32MP251A_PART_NB U(0x400B3E6D)
38#define STM32MP251C_PART_NB U(0x000B306D)
39#define STM32MP251D_PART_NB U(0xC00B3E6D)
40#define STM32MP251F_PART_NB U(0x800B306D)
41#define STM32MP253A_PART_NB U(0x400B3E0C)
42#define STM32MP253C_PART_NB U(0x000B300C)
43#define STM32MP253D_PART_NB U(0xC00B3E0C)
44#define STM32MP253F_PART_NB U(0x800B300C)
45#define STM32MP255A_PART_NB U(0x40082E00)
46#define STM32MP255C_PART_NB U(0x00082000)
47#define STM32MP255D_PART_NB U(0xC0082E00)
48#define STM32MP255F_PART_NB U(0x80082000)
49#define STM32MP257A_PART_NB U(0x40002E00)
50#define STM32MP257C_PART_NB U(0x00002000)
51#define STM32MP257D_PART_NB U(0xC0002E00)
52#define STM32MP257F_PART_NB U(0x80002000)
53
54#define STM32MP2_REV_A U(0x08)
55#define STM32MP2_REV_B U(0x10)
56#define STM32MP2_REV_X U(0x12)
57#define STM32MP2_REV_Y U(0x11)
58#define STM32MP2_REV_Z U(0x09)
59
60/*******************************************************************************
61 * PACKAGE ID
62 ******************************************************************************/
63#define STM32MP25_PKG_CUSTOM U(0)
64#define STM32MP25_PKG_AL_VFBGA361 U(1)
65#define STM32MP25_PKG_AK_VFBGA424 U(3)
66#define STM32MP25_PKG_AI_TFBGA436 U(5)
67#define STM32MP25_PKG_UNKNOWN U(7)
68
69/*******************************************************************************
Yann Gautier35527fb2023-06-14 10:40:59 +020070 * STM32MP2 memory map related constants
71 ******************************************************************************/
72#define STM32MP_SYSRAM_BASE U(0x0E000000)
73#define STM32MP_SYSRAM_SIZE U(0x00040000)
74
Yann Gautier35527fb2023-06-14 10:40:59 +020075/* DDR configuration */
76#define STM32MP_DDR_BASE U(0x80000000)
77#define STM32MP_DDR_MAX_SIZE UL(0x100000000) /* Max 4GB */
78
79/* DDR power initializations */
80#ifndef __ASSEMBLER__
81enum ddr_type {
82 STM32MP_DDR3,
83 STM32MP_DDR4,
84 STM32MP_LPDDR4
85};
86#endif
87
Yann Gautiere5839ed2023-06-14 18:44:41 +020088/* Section used inside TF binaries */
89#define STM32MP_PARAM_LOAD_SIZE U(0x00002400) /* 9 KB for param */
Yann Gautierdb77f8b2024-05-21 11:46:59 +020090/* 512 Bytes reserved for header */
Yann Gautiere5839ed2023-06-14 18:44:41 +020091#define STM32MP_HEADER_SIZE U(0x00000200)
Yann Gautierdb77f8b2024-05-21 11:46:59 +020092#define STM32MP_HEADER_BASE (STM32MP_SYSRAM_BASE + \
Yann Gautiere5839ed2023-06-14 18:44:41 +020093 STM32MP_PARAM_LOAD_SIZE)
94
95/* round_up(STM32MP_PARAM_LOAD_SIZE + STM32MP_HEADER_SIZE, PAGE_SIZE) */
96#define STM32MP_HEADER_RESERVED_SIZE U(0x3000)
97
Yann Gautierdb77f8b2024-05-21 11:46:59 +020098#define STM32MP_BINARY_BASE (STM32MP_SYSRAM_BASE + \
Yann Gautiere5839ed2023-06-14 18:44:41 +020099 STM32MP_PARAM_LOAD_SIZE + \
100 STM32MP_HEADER_SIZE)
101
Yann Gautierdb77f8b2024-05-21 11:46:59 +0200102#define STM32MP_BINARY_SIZE (STM32MP_SYSRAM_SIZE - \
Yann Gautiere5839ed2023-06-14 18:44:41 +0200103 (STM32MP_PARAM_LOAD_SIZE + \
104 STM32MP_HEADER_SIZE))
105
Yann Gautierdb77f8b2024-05-21 11:46:59 +0200106#define STM32MP_BL2_RO_SIZE U(0x00020000) /* 128 KB */
107#define STM32MP_BL2_SIZE U(0x00029000) /* 164 KB for BL2 */
Yann Gautier35527fb2023-06-14 10:40:59 +0200108
Yann Gautierdb77f8b2024-05-21 11:46:59 +0200109#define STM32MP_BL2_BASE (STM32MP_SYSRAM_BASE + \
110 STM32MP_SYSRAM_SIZE - \
Yann Gautier35527fb2023-06-14 10:40:59 +0200111 STM32MP_BL2_SIZE)
112
Yann Gautierdb77f8b2024-05-21 11:46:59 +0200113#define STM32MP_BL2_RO_BASE STM32MP_BL2_BASE
114
115#define STM32MP_BL2_RW_BASE (STM32MP_BL2_RO_BASE + \
116 STM32MP_BL2_RO_SIZE)
117
118#define STM32MP_BL2_RW_SIZE (STM32MP_SYSRAM_BASE + \
119 STM32MP_SYSRAM_SIZE - \
120 STM32MP_BL2_RW_BASE)
121
Yann Gautier35527fb2023-06-14 10:40:59 +0200122/* BL2 and BL32/sp_min require 4 tables */
123#define MAX_XLAT_TABLES U(4) /* 16 KB for mapping */
124
125/*
126 * MAX_MMAP_REGIONS is usually:
127 * BL stm32mp2_mmap size + mmap regions in *_plat_arch_setup
128 */
129#define MAX_MMAP_REGIONS 6
130
Yann Gautiere5839ed2023-06-14 18:44:41 +0200131/* DTB initialization value */
Yann Gautierdb77f8b2024-05-21 11:46:59 +0200132#define STM32MP_BL2_DTB_SIZE U(0x00006000) /* 24 KB for DTB */
Yann Gautiere5839ed2023-06-14 18:44:41 +0200133
134#define STM32MP_BL2_DTB_BASE (STM32MP_BL2_BASE - \
135 STM32MP_BL2_DTB_SIZE)
136
Yann Gautierdb77f8b2024-05-21 11:46:59 +0200137#if defined(IMAGE_BL2)
138#define STM32MP_DTB_SIZE STM32MP_BL2_DTB_SIZE
139#define STM32MP_DTB_BASE STM32MP_BL2_DTB_BASE
140#endif
141
Yann Gautier35527fb2023-06-14 10:40:59 +0200142#define STM32MP_BL33_BASE (STM32MP_DDR_BASE + U(0x04000000))
143#define STM32MP_BL33_MAX_SIZE U(0x400000)
144
145/*******************************************************************************
Yann Gautierdb77f8b2024-05-21 11:46:59 +0200146 * STM32MP2 device/io map related constants (used for MMU)
147 ******************************************************************************/
148#define STM32MP_DEVICE_BASE U(0x40000000)
149#define STM32MP_DEVICE_SIZE U(0x40000000)
150
151/*******************************************************************************
Yann Gautier35527fb2023-06-14 10:40:59 +0200152 * STM32MP2 RCC
153 ******************************************************************************/
154#define RCC_BASE U(0x44200000)
155
156/*******************************************************************************
157 * STM32MP2 PWR
158 ******************************************************************************/
159#define PWR_BASE U(0x44210000)
160
161/*******************************************************************************
Yann Gautier87a940e2023-06-14 18:05:47 +0200162 * STM32MP2 GPIO
163 ******************************************************************************/
164#define GPIOA_BASE U(0x44240000)
165#define GPIOB_BASE U(0x44250000)
166#define GPIOC_BASE U(0x44260000)
167#define GPIOD_BASE U(0x44270000)
168#define GPIOE_BASE U(0x44280000)
169#define GPIOF_BASE U(0x44290000)
170#define GPIOG_BASE U(0x442A0000)
171#define GPIOH_BASE U(0x442B0000)
172#define GPIOI_BASE U(0x442C0000)
173#define GPIOJ_BASE U(0x442D0000)
174#define GPIOK_BASE U(0x442E0000)
175#define GPIOZ_BASE U(0x46200000)
176#define GPIO_BANK_OFFSET U(0x10000)
177
178#define STM32MP_GPIOS_PIN_MAX_COUNT 16
179#define STM32MP_GPIOZ_PIN_MAX_COUNT 8
180
181/*******************************************************************************
182 * STM32MP2 UART
183 ******************************************************************************/
184#define USART1_BASE U(0x40330000)
185#define USART2_BASE U(0x400E0000)
186#define USART3_BASE U(0x400F0000)
187#define UART4_BASE U(0x40100000)
188#define UART5_BASE U(0x40110000)
189#define USART6_BASE U(0x40220000)
190#define UART7_BASE U(0x40370000)
191#define UART8_BASE U(0x40380000)
192#define UART9_BASE U(0x402C0000)
193#define STM32MP_NB_OF_UART U(9)
194
195/* For UART crash console */
196#define STM32MP_DEBUG_USART_CLK_FRQ 64000000
197/* USART2 on HSI@64MHz, TX on GPIOA4 Alternate 6 */
198#define STM32MP_DEBUG_USART_BASE USART2_BASE
199#define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOA_BASE
200#define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_GPIOACFGR
201#define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_GPIOxCFGR_GPIOxEN
202#define DEBUG_UART_TX_GPIO_PORT 4
203#define DEBUG_UART_TX_GPIO_ALTERNATE 6
204#define DEBUG_UART_TX_CLKSRC_REG RCC_XBAR8CFGR
205#define DEBUG_UART_TX_CLKSRC XBAR_SRC_HSI
206#define DEBUG_UART_TX_EN_REG RCC_USART2CFGR
207#define DEBUG_UART_TX_EN RCC_UARTxCFGR_UARTxEN
208#define DEBUG_UART_RST_REG RCC_USART2CFGR
209#define DEBUG_UART_RST_BIT RCC_UARTxCFGR_UARTxRST
210#define DEBUG_UART_PREDIV_CFGR RCC_PREDIV8CFGR
211#define DEBUG_UART_FINDIV_CFGR RCC_FINDIV8CFGR
212
213/*******************************************************************************
Yann Gautier35527fb2023-06-14 10:40:59 +0200214 * STM32MP2 SDMMC
215 ******************************************************************************/
216#define STM32MP_SDMMC1_BASE U(0x48220000)
217#define STM32MP_SDMMC2_BASE U(0x48230000)
218#define STM32MP_SDMMC3_BASE U(0x48240000)
219
220/*******************************************************************************
Yann Gautier197ac782024-01-03 14:28:23 +0100221 * STM32MP2 BSEC / OTP
222 ******************************************************************************/
223/*
224 * 367 available OTPs, the other are masked
225 * - ECIES key: 368 to 375 (only readable by bootrom)
226 * - HWKEY: 376 to 383 (never reloadable or readable)
227 */
228#define STM32MP2_OTP_MAX_ID U(0x16F)
229#define STM32MP2_MID_OTP_START U(0x80)
230#define STM32MP2_UPPER_OTP_START U(0x100)
231
232/* OTP labels */
233#define PART_NUMBER_OTP "part-number-otp"
Yann Gautier381b2a62024-06-21 14:49:47 +0200234#define REVISION_OTP "rev_otp"
Yann Gautier197ac782024-01-03 14:28:23 +0100235#define PACKAGE_OTP "package-otp"
236#define HCONF1_OTP "otp124"
237#define NAND_OTP "otp16"
238#define NAND2_OTP "otp20"
239#define BOARD_ID_OTP "board-id"
240#define UID_OTP "uid-otp"
241#define LIFECYCLE2_OTP "otp18"
242#define PKH_OTP "otp144"
243#define ENCKEY_OTP "otp260"
244
245/* OTP mask */
246/* PACKAGE */
247#define PACKAGE_OTP_PKG_MASK GENMASK_32(2, 0)
248#define PACKAGE_OTP_PKG_SHIFT U(0)
249
250/* IWDG OTP */
251#define HCONF1_OTP_IWDG_HW_POS U(0)
252#define HCONF1_OTP_IWDG_FZ_STOP_POS U(1)
253#define HCONF1_OTP_IWDG_FZ_STANDBY_POS U(2)
254
255/* NAND OTP */
256/* NAND parameter storage flag */
257#define NAND_PARAM_STORED_IN_OTP BIT_32(31)
258
259/* NAND page size in bytes */
260#define NAND_PAGE_SIZE_MASK GENMASK_32(30, 29)
261#define NAND_PAGE_SIZE_SHIFT U(29)
262#define NAND_PAGE_SIZE_2K U(0)
263#define NAND_PAGE_SIZE_4K U(1)
264#define NAND_PAGE_SIZE_8K U(2)
265
266/* NAND block size in pages */
267#define NAND_BLOCK_SIZE_MASK GENMASK_32(28, 27)
268#define NAND_BLOCK_SIZE_SHIFT U(27)
269#define NAND_BLOCK_SIZE_64_PAGES U(0)
270#define NAND_BLOCK_SIZE_128_PAGES U(1)
271#define NAND_BLOCK_SIZE_256_PAGES U(2)
272
273/* NAND number of block (in unit of 256 blocks) */
274#define NAND_BLOCK_NB_MASK GENMASK_32(26, 19)
275#define NAND_BLOCK_NB_SHIFT U(19)
276#define NAND_BLOCK_NB_UNIT U(256)
277
278/* NAND bus width in bits */
279#define NAND_WIDTH_MASK BIT_32(18)
280#define NAND_WIDTH_SHIFT U(18)
281
282/* NAND number of ECC bits per 512 bytes */
283#define NAND_ECC_BIT_NB_MASK GENMASK_32(17, 15)
284#define NAND_ECC_BIT_NB_SHIFT U(15)
285#define NAND_ECC_BIT_NB_UNSET U(0)
286#define NAND_ECC_BIT_NB_1_BITS U(1)
287#define NAND_ECC_BIT_NB_4_BITS U(2)
288#define NAND_ECC_BIT_NB_8_BITS U(3)
289#define NAND_ECC_ON_DIE U(4)
290
291/* NAND number of planes */
292#define NAND_PLANE_BIT_NB_MASK BIT_32(14)
293
294/* NAND2 OTP */
295#define NAND2_PAGE_SIZE_SHIFT U(16)
296
297/* NAND2 config distribution */
298#define NAND2_CONFIG_DISTRIB BIT_32(0)
299#define NAND2_PNAND_NAND2_SNAND_NAND1 U(0)
300#define NAND2_PNAND_NAND1_SNAND_NAND2 U(1)
301
302/* MONOTONIC OTP */
303#define MAX_MONOTONIC_VALUE U(32)
304
305/* UID OTP */
306#define UID_WORD_NB U(3)
307
308/* Lifecycle OTP */
309#define SECURE_BOOT_CLOSED_SECURE GENMASK_32(3, 0)
310
311/*******************************************************************************
Yann Gautier35527fb2023-06-14 10:40:59 +0200312 * STM32MP2 TAMP
313 ******************************************************************************/
314#define PLAT_MAX_TAMP_INT U(5)
315#define PLAT_MAX_TAMP_EXT U(3)
316#define TAMP_BASE U(0x46010000)
317#define TAMP_SMCR (TAMP_BASE + U(0x20))
318#define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100))
319#define TAMP_BKP_REG_CLK CK_BUS_RTC
320#define TAMP_BKP_SEC_NUMBER U(10)
321#define TAMP_COUNTR U(0x40)
322
323#if !(defined(__LINKER__) || defined(__ASSEMBLER__))
324static inline uintptr_t tamp_bkpr(uint32_t idx)
325{
326 return TAMP_BKP_REGISTER_BASE + (idx << 2);
327}
328#endif
329
330/*******************************************************************************
331 * STM32MP2 DDRCTRL
332 ******************************************************************************/
333#define DDRCTRL_BASE U(0x48040000)
334
335/*******************************************************************************
336 * STM32MP2 DDRDBG
337 ******************************************************************************/
338#define DDRDBG_BASE U(0x48050000)
339
340/*******************************************************************************
341 * STM32MP2 DDRPHYC
342 ******************************************************************************/
343#define DDRPHYC_BASE U(0x48C00000)
344
345/*******************************************************************************
346 * Miscellaneous STM32MP1 peripherals base address
347 ******************************************************************************/
348#define BSEC_BASE U(0x44000000)
349#define DBGMCU_BASE U(0x4A010000)
350#define HASH_BASE U(0x42010000)
351#define RTC_BASE U(0x46000000)
352#define STGEN_BASE U(0x48080000)
353#define SYSCFG_BASE U(0x44230000)
354
355/*******************************************************************************
Gabriel Fernandez615f31f2022-04-20 10:08:49 +0200356 * STM32MP CA35SSC
357 ******************************************************************************/
358#define A35SSC_BASE U(0x48800000)
359
360/*******************************************************************************
Yann Gautier35527fb2023-06-14 10:40:59 +0200361 * REGULATORS
362 ******************************************************************************/
363/* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */
364#define PLAT_NB_RDEVS U(19)
365/* 2 FIXED */
366#define PLAT_NB_FIXED_REGUS U(2)
367/* No GPIO regu */
368#define PLAT_NB_GPIO_REGUS U(0)
369
370/*******************************************************************************
371 * Device Tree defines
372 ******************************************************************************/
373#define DT_BSEC_COMPAT "st,stm32mp25-bsec"
374#define DT_DDR_COMPAT "st,stm32mp2-ddr"
375#define DT_PWR_COMPAT "st,stm32mp25-pwr"
376#define DT_RCC_CLK_COMPAT "st,stm32mp25-rcc"
Yann Gautierdb77f8b2024-05-21 11:46:59 +0200377#define DT_SDMMC2_COMPAT "st,stm32mp25-sdmmc2"
Yann Gautier35527fb2023-06-14 10:40:59 +0200378#define DT_UART_COMPAT "st,stm32h7-uart"
379
380#endif /* STM32MP2_DEF_H */