blob: db8f558eb17862aa7247b21795c179021d785f24 [file] [log] [blame]
Sieu Mun Tang286b96f2022-03-02 11:04:09 +08001/*
2 * Copyright (c) 2020-2022, Intel Corporation. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef SOCFPGA_FCS_H
8#define SOCFPGA_FCS_H
9
10/* FCS Definitions */
11
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +080012#define FCS_RANDOM_WORD_SIZE 8U
13#define FCS_PROV_DATA_WORD_SIZE 44U
14#define FCS_SHA384_WORD_SIZE 12U
Sieu Mun Tang286b96f2022-03-02 11:04:09 +080015
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +080016#define FCS_RANDOM_BYTE_SIZE (FCS_RANDOM_WORD_SIZE * 4U)
17#define FCS_RANDOM_EXT_MAX_WORD_SIZE 1020U
18#define FCS_PROV_DATA_BYTE_SIZE (FCS_PROV_DATA_WORD_SIZE * 4U)
19#define FCS_SHA384_BYTE_SIZE (FCS_SHA384_WORD_SIZE * 4U)
Sieu Mun Tang286b96f2022-03-02 11:04:09 +080020
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +080021#define FCS_RANDOM_EXT_OFFSET 3
Sieu Mun Tang24f9dc82022-05-10 17:18:19 +080022
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +080023#define FCS_MODE_DECRYPT 0x0
24#define FCS_MODE_ENCRYPT 0x1
25#define FCS_ENCRYPTION_DATA_0 0x10100
26#define FCS_DECRYPTION_DATA_0 0x10102
27#define FCS_OWNER_ID_OFFSET 0xC
Sieu Mun Tang286b96f2022-03-02 11:04:09 +080028
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +080029#define PSGSIGMA_TEARDOWN_MAGIC 0xB852E2A4
30#define PSGSIGMA_SESSION_ID_ONE 0x1
31#define PSGSIGMA_UNKNOWN_SESSION 0xFFFFFFFF
Sieu Mun Tangd1740832022-05-11 09:59:55 +080032
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +080033#define RESERVED_AS_ZERO 0x0
Sieu Mun Tang7facace2022-05-11 10:01:54 +080034/* FCS Single cert */
35
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +080036#define FCS_BIG_CNTR_SEL 0x1
Sieu Mun Tang7facace2022-05-11 10:01:54 +080037
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +080038#define FCS_SVN_CNTR_0_SEL 0x2
39#define FCS_SVN_CNTR_1_SEL 0x3
40#define FCS_SVN_CNTR_2_SEL 0x4
41#define FCS_SVN_CNTR_3_SEL 0x5
Sieu Mun Tang7facace2022-05-11 10:01:54 +080042
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +080043#define FCS_BIG_CNTR_VAL_MAX 495U
44#define FCS_SVN_CNTR_VAL_MAX 64U
Sieu Mun Tangd1740832022-05-11 09:59:55 +080045
Sieu Mun Tang581182c2022-05-09 10:48:53 +080046/* FCS Attestation Cert Request Parameter */
47
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +080048#define FCS_ALIAS_CERT 0x01
49#define FCS_DEV_ID_SELF_SIGN_CERT 0x02
50#define FCS_DEV_ID_ENROLL_CERT 0x04
51#define FCS_ENROLL_SELF_SIGN_CERT 0x08
52#define FCS_PLAT_KEY_CERT 0x10
Sieu Mun Tang581182c2022-05-09 10:48:53 +080053
Sieu Mun Tang342a0612022-05-09 14:16:14 +080054/* FCS Crypto Service */
55
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +080056#define FCS_CS_KEY_OBJ_MAX_WORD_SIZE 88U
57#define FCS_CS_KEY_INFO_MAX_WORD_SIZE 36U
58#define FCS_CS_KEY_RESP_STATUS_MASK 0xFF
59#define FCS_CS_KEY_RESP_STATUS_OFFSET 16U
Sieu Mun Tang342a0612022-05-09 14:16:14 +080060
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +080061#define FCS_CS_FIELD_SIZE_MASK 0xFFFF
62#define FCS_CS_FIELD_FLAG_OFFSET 24
63#define FCS_CS_FIELD_FLAG_INIT BIT(0)
64#define FCS_CS_FIELD_FLAG_UPDATE BIT(1)
65#define FCS_CS_FIELD_FLAG_FINALIZE BIT(2)
Sieu Mun Tang24f9dc82022-05-10 17:18:19 +080066
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +080067#define FCS_GET_DIGEST_CMD_MAX_WORD_SIZE 7U
68#define FCS_GET_DIGEST_RESP_MAX_WORD_SIZE 19U
69#define FCS_SHA_HMAC_CRYPTO_PARAM_SIZE_OFFSET 8U
Sieu Mun Tang286b96f2022-03-02 11:04:09 +080070/* FCS Payload Structure */
Sieu Mun Tang24f9dc82022-05-10 17:18:19 +080071typedef struct fcs_rng_payload_t {
72 uint32_t session_id;
73 uint32_t context_id;
74 uint32_t crypto_header;
75 uint32_t size;
76} fcs_rng_payload;
Sieu Mun Tang286b96f2022-03-02 11:04:09 +080077
Sieu Mun Tang02d3ef32022-05-11 09:49:25 +080078typedef struct fcs_encrypt_payload_t {
Sieu Mun Tang286b96f2022-03-02 11:04:09 +080079 uint32_t first_word;
80 uint32_t src_addr;
81 uint32_t src_size;
82 uint32_t dst_addr;
83 uint32_t dst_size;
Sieu Mun Tang02d3ef32022-05-11 09:49:25 +080084} fcs_encrypt_payload;
85
86typedef struct fcs_decrypt_payload_t {
87 uint32_t first_word;
88 uint32_t owner_id[2];
89 uint32_t src_addr;
90 uint32_t src_size;
91 uint32_t dst_addr;
92 uint32_t dst_size;
93} fcs_decrypt_payload;
Sieu Mun Tang286b96f2022-03-02 11:04:09 +080094
Sieu Mun Tangd1740832022-05-11 09:59:55 +080095typedef struct psgsigma_teardown_msg_t {
96 uint32_t reserved_word;
97 uint32_t magic_word;
98 uint32_t session_id;
99} psgsigma_teardown_msg;
100
Sieu Mun Tang7facace2022-05-11 10:01:54 +0800101typedef struct fcs_cntr_set_preauth_payload_t {
102 uint32_t first_word;
103 uint32_t counter_value;
104} fcs_cntr_set_preauth_payload;
Sieu Mun Tangd1740832022-05-11 09:59:55 +0800105
Sieu Mun Tang342a0612022-05-09 14:16:14 +0800106typedef struct fcs_cs_key_payload_t {
107 uint32_t session_id;
108 uint32_t reserved0;
109 uint32_t reserved1;
110 uint32_t key_id;
111} fcs_cs_key_payload;
112
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +0800113typedef struct fcs_crypto_service_data_t {
114 uint32_t session_id;
115 uint32_t context_id;
116 uint32_t key_id;
117 uint32_t crypto_param_size;
118 uint64_t crypto_param;
119} fcs_crypto_service_data;
120
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800121/* Functions Definitions */
122
123uint32_t intel_fcs_random_number_gen(uint64_t addr, uint64_t *ret_size,
124 uint32_t *mbox_error);
Sieu Mun Tang24f9dc82022-05-10 17:18:19 +0800125int intel_fcs_random_number_gen_ext(uint32_t session_id, uint32_t context_id,
126 uint32_t size, uint32_t *send_id);
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800127uint32_t intel_fcs_send_cert(uint64_t addr, uint64_t size,
128 uint32_t *send_id);
129uint32_t intel_fcs_get_provision_data(uint32_t *send_id);
Sieu Mun Tang7facace2022-05-11 10:01:54 +0800130uint32_t intel_fcs_cntr_set_preauth(uint8_t counter_type,
131 int32_t counter_value,
132 uint32_t test_bit,
133 uint32_t *mbox_error);
Sieu Mun Tang02d3ef32022-05-11 09:49:25 +0800134uint32_t intel_fcs_encryption(uint32_t src_addr, uint32_t src_size,
135 uint32_t dst_addr, uint32_t dst_size,
136 uint32_t *send_id);
137
138uint32_t intel_fcs_decryption(uint32_t src_addr, uint32_t src_size,
139 uint32_t dst_addr, uint32_t dst_size,
140 uint32_t *send_id);
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800141
Sieu Mun Tangd1740832022-05-11 09:59:55 +0800142int intel_fcs_sigma_teardown(uint32_t session_id, uint32_t *mbox_error);
143int intel_fcs_chip_id(uint32_t *id_low, uint32_t *id_high, uint32_t *mbox_error);
144int intel_fcs_attestation_subkey(uint64_t src_addr, uint32_t src_size,
145 uint64_t dst_addr, uint32_t *dst_size,
146 uint32_t *mbox_error);
147int intel_fcs_get_measurement(uint64_t src_addr, uint32_t src_size,
148 uint64_t dst_addr, uint32_t *dst_size,
149 uint32_t *mbox_error);
Sieu Mun Tang77902fc2022-03-17 03:11:55 +0800150uint32_t intel_fcs_get_rom_patch_sha384(uint64_t addr, uint64_t *ret_size,
151 uint32_t *mbox_error);
152
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800153int intel_fcs_create_cert_on_reload(uint32_t cert_request,
154 uint32_t *mbox_error);
155int intel_fcs_get_attestation_cert(uint32_t cert_request, uint64_t dst_addr,
156 uint32_t *dst_size, uint32_t *mbox_error);
157
Sieu Mun Tang6dc00c22022-05-09 12:08:42 +0800158int intel_fcs_open_crypto_service_session(uint32_t *session_id,
159 uint32_t *mbox_error);
160int intel_fcs_close_crypto_service_session(uint32_t session_id,
161 uint32_t *mbox_error);
162
Sieu Mun Tang342a0612022-05-09 14:16:14 +0800163int intel_fcs_import_crypto_service_key(uint64_t src_addr, uint32_t src_size,
164 uint32_t *mbox_error);
165int intel_fcs_export_crypto_service_key(uint32_t session_id, uint32_t key_id,
166 uint64_t dst_addr, uint32_t *dst_size,
167 uint32_t *mbox_error);
168int intel_fcs_remove_crypto_service_key(uint32_t session_id, uint32_t key_id,
169 uint32_t *mbox_error);
170int intel_fcs_get_crypto_service_key_info(uint32_t session_id, uint32_t key_id,
171 uint64_t dst_addr, uint32_t *dst_size,
172 uint32_t *mbox_error);
173
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +0800174int intel_fcs_get_digest_init(uint32_t session_id, uint32_t context_id,
175 uint32_t key_id, uint32_t param_size,
176 uint64_t param_data, uint32_t *mbox_error);
177int intel_fcs_get_digest_finalize(uint32_t session_id, uint32_t context_id,
178 uint32_t src_addr, uint32_t src_size,
179 uint64_t dst_addr, uint32_t *dst_size,
180 uint32_t *mbox_error);
181
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800182#endif /* SOCFPGA_FCS_H */