blob: 4a9c2d805e5bbe0187fd77559cc2f135a46aeb53 [file] [log] [blame]
Dan Handleyb4315302015-03-19 18:58:55 +00001/*
Jayanth Dodderi Chidanand8187b952025-03-13 10:52:46 +00002 * Copyright (c) 2015-2025, Arm Limited and Contributors. All rights reserved.
Dan Handleyb4315302015-03-19 18:58:55 +00003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handleyb4315302015-03-19 18:58:55 +00005 */
Antonio Nino Diaz15b94cc2018-10-25 16:53:04 +01006#ifndef PLAT_ARM_H
7#define PLAT_ARM_H
Dan Handleyb4315302015-03-19 18:58:55 +00008
Louis Mayencourtd6dcbca2020-01-29 11:42:31 +00009#include <stdbool.h>
Dan Handleyb4315302015-03-19 18:58:55 +000010#include <stdint.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000011
Harrison Mutaia5566f62023-12-01 15:50:00 +000012#include <common/desc_image_load.h>
Boyan Karatotev5d893412025-01-07 11:00:03 +000013#include <drivers/arm/gic.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000014#include <drivers/arm/tzc_common.h>
15#include <lib/bakery_lock.h>
16#include <lib/cassert.h>
17#include <lib/el3_runtime/cpu_data.h>
Rohit Mathew86e48592023-12-20 17:29:18 +000018#include <lib/gpt_rme/gpt_rme.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000019#include <lib/spinlock.h>
20#include <lib/utils_def.h>
21#include <lib/xlat_tables/xlat_tables_compat.h>
Harrison Mutaib5d07402025-05-13 14:01:05 +000022#if TRANSFER_LIST
23#include <transfer_list.h>
24#endif
Dan Handleyb4315302015-03-19 18:58:55 +000025
Sandrine Bailleuxafc931f2016-09-15 10:09:53 +010026/*******************************************************************************
27 * Forward declarations
28 ******************************************************************************/
Sandrine Bailleuxafc931f2016-09-15 10:09:53 +010029struct meminfo;
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +010030struct image_info;
Soby Mathewcab0b5b2018-01-15 14:45:33 +000031struct bl_params;
Sandrine Bailleuxafc931f2016-09-15 10:09:53 +010032
Summer Qin23411d22018-03-12 11:28:26 +080033typedef struct arm_tzc_regions_info {
34 unsigned long long base;
35 unsigned long long end;
Antonio Nino Diazaf6491f2018-10-15 14:58:11 +010036 unsigned int sec_attr;
Summer Qin23411d22018-03-12 11:28:26 +080037 unsigned int nsaid_permissions;
38} arm_tzc_regions_info_t;
39
Rohit Mathew86e48592023-12-20 17:29:18 +000040typedef struct arm_gpt_info {
41 pas_region_t *pas_region_base;
42 unsigned int pas_region_count;
43 uintptr_t l0_base;
44 uintptr_t l1_base;
45 size_t l0_size;
46 size_t l1_size;
47 gpccr_pps_e pps;
48 gpccr_pgs_e pgs;
49} arm_gpt_info_t;
50
Summer Qin23411d22018-03-12 11:28:26 +080051/*******************************************************************************
52 * Default mapping definition of the TrustZone Controller for ARM standard
53 * platforms.
54 * Configure:
55 * - Region 0 with no access;
56 * - Region 1 with secure access only;
57 * - the remaining DRAM regions access from the given Non-Secure masters.
58 ******************************************************************************/
Manish V Badarkhed836df72023-09-01 07:54:33 +010059
60#if ENABLE_RME
61#define ARM_TZC_RME_REGIONS_DEF \
62 {ARM_AP_TZC_DRAM1_BASE, ARM_AP_TZC_DRAM1_END, TZC_REGION_S_RDWR, 0},\
63 {ARM_EL3_TZC_DRAM1_BASE, ARM_L1_GPT_END, TZC_REGION_S_RDWR, 0}, \
64 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
65 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
66 /* Realm and Shared area share the same PAS */ \
67 {ARM_REALM_BASE, ARM_EL3_RMM_SHARED_END, ARM_TZC_NS_DRAM_S_ACCESS, \
68 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
69 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \
70 PLAT_ARM_TZC_NS_DEV_ACCESS}
71#endif
72
Nishant Sharma5df1dcc2023-10-12 10:37:54 +010073#if SPM_MM || (SPMC_AT_EL3 && SPMC_AT_EL3_SEL0_SP)
Summer Qin23411d22018-03-12 11:28:26 +080074#define ARM_TZC_REGIONS_DEF \
Summer Qin23411d22018-03-12 11:28:26 +080075 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
76 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
Olivier Deprez19228752024-06-11 14:50:12 +020077 {ARM_AP_TZC_DRAM1_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE - 1), \
78 TZC_REGION_S_RDWR, 0}, \
Ard Biesheuvel0560efb2018-12-29 19:43:21 +010079 {PLAT_SP_IMAGE_NS_BUF_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE + \
Olivier Deprez19228752024-06-11 14:50:12 +020080 PLAT_SP_IMAGE_NS_BUF_SIZE - 1), TZC_REGION_S_NONE, \
81 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
82 {PLAT_SP_IMAGE_STACK_BASE, ARM_EL3_TZC_DRAM1_END, \
83 TZC_REGION_S_RDWR, 0}, \
84 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \
Summer Qin23411d22018-03-12 11:28:26 +080085 PLAT_ARM_TZC_NS_DEV_ACCESS}
86
Zelalem Awekec8720722021-07-12 23:41:05 -050087#elif ENABLE_RME
Manish V Badarkhed836df72023-09-01 07:54:33 +010088#if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) && \
89MEASURED_BOOT
90#define ARM_TZC_REGIONS_DEF \
91 ARM_TZC_RME_REGIONS_DEF, \
92 {ARM_EVENT_LOG_DRAM1_BASE, ARM_EVENT_LOG_DRAM1_END, \
93 TZC_REGION_S_RDWR, 0}
94#else
95#define ARM_TZC_REGIONS_DEF \
96 ARM_TZC_RME_REGIONS_DEF
97#endif
Zelalem Awekec8720722021-07-12 23:41:05 -050098
Summer Qin23411d22018-03-12 11:28:26 +080099#else
100#define ARM_TZC_REGIONS_DEF \
Zelalem Awekec8720722021-07-12 23:41:05 -0500101 {ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END + ARM_L1_GPT_SIZE,\
Summer Qin23411d22018-03-12 11:28:26 +0800102 TZC_REGION_S_RDWR, 0}, \
103 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
104 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
105 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \
106 PLAT_ARM_TZC_NS_DEV_ACCESS}
107#endif
108
Chris Kay053b4f92018-05-09 15:46:07 +0100109#define ARM_CASSERT_MMAP \
110 CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \
111 assert_plat_arm_mmap_mismatch); \
112 CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS) \
113 <= MAX_MMAP_REGIONS, \
Dan Handleyb4315302015-03-19 18:58:55 +0000114 assert_max_mmap_regions);
115
Roberto Vargas1eb735d2018-05-23 09:27:06 +0100116void arm_setup_romlib(void);
117
Julius Werner402b3cf2019-07-09 14:02:43 -0700118#if defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32))
Dan Handleyb4315302015-03-19 18:58:55 +0000119/*
120 * Use this macro to instantiate lock before it is used in below
121 * arm_lock_xxx() macros
122 */
Sandrine Bailleux1931d1d2018-07-11 13:59:18 +0200123#define ARM_INSTANTIATE_LOCK static DEFINE_BAKERY_LOCK(arm_lock)
Soby Mathewc04a3b62016-11-14 12:25:45 +0000124#define ARM_LOCK_GET_INSTANCE (&arm_lock)
Roberto Vargas32aee842017-11-13 13:41:58 +0000125
126#if !HW_ASSISTED_COHERENCY
127#define ARM_SCMI_INSTANTIATE_LOCK DEFINE_BAKERY_LOCK(arm_scmi_lock)
128#else
129#define ARM_SCMI_INSTANTIATE_LOCK spinlock_t arm_scmi_lock
130#endif
131#define ARM_SCMI_LOCK_GET_INSTANCE (&arm_scmi_lock)
132
Dan Handleyb4315302015-03-19 18:58:55 +0000133/*
134 * These are wrapper macros to the Coherent Memory Bakery Lock API.
135 */
136#define arm_lock_init() bakery_lock_init(&arm_lock)
137#define arm_lock_get() bakery_lock_get(&arm_lock)
138#define arm_lock_release() bakery_lock_release(&arm_lock)
139
140#else
141
Dan Handleyb4315302015-03-19 18:58:55 +0000142/*
Yatharth Kochar6f249342016-11-14 12:00:41 +0000143 * Empty macros for all other BL stages other than BL31 and BL32
Dan Handleyb4315302015-03-19 18:58:55 +0000144 */
Jeenu Viswambharan19583162017-08-23 14:12:59 +0100145#define ARM_INSTANTIATE_LOCK static int arm_lock __unused
Soby Mathewc04a3b62016-11-14 12:25:45 +0000146#define ARM_LOCK_GET_INSTANCE 0
Dan Handleyb4315302015-03-19 18:58:55 +0000147#define arm_lock_init()
148#define arm_lock_get()
149#define arm_lock_release()
150
Julius Werner402b3cf2019-07-09 14:02:43 -0700151#endif /* defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) */
Dan Handleyb4315302015-03-19 18:58:55 +0000152
Harrison Mutaiabdb9532024-12-16 13:05:48 +0000153#ifdef __aarch64__
154#define TL_TAG_EXEC_EP_INFO TL_TAG_EXEC_EP_INFO64
155#define TL_TAG_SRAM_LAYOUT TL_TAG_SRAM_LAYOUT64
156#else
157#define TL_TAG_EXEC_EP_INFO TL_TAG_EXEC_EP_INFO32
158#define TL_TAG_SRAM_LAYOUT TL_TAG_SRAM_LAYOUT32
159#endif
160
Soby Mathew2204afd2015-04-16 14:49:09 +0100161#if ARM_RECOM_STATE_ID_ENC
162/*
163 * Macros used to parse state information from State-ID if it is using the
164 * recommended encoding for State-ID.
165 */
166#define ARM_LOCAL_PSTATE_WIDTH 4
167#define ARM_LOCAL_PSTATE_MASK ((1 << ARM_LOCAL_PSTATE_WIDTH) - 1)
168
Jayanth Dodderi Chidanand0a9c2442024-01-29 15:23:48 +0000169/* Last in Level for the OS-initiated */
Wing Lie75cc242023-01-26 18:33:43 -0800170#define ARM_LAST_AT_PLVL_MASK (ARM_LOCAL_PSTATE_MASK << \
171 (ARM_LOCAL_PSTATE_WIDTH * \
172 (PLAT_MAX_PWR_LVL + 1)))
Wing Lie75cc242023-01-26 18:33:43 -0800173
Soby Mathew2204afd2015-04-16 14:49:09 +0100174/* Macros to construct the composite power state */
175
176/* Make composite power state parameter till power level 0 */
177#if PSCI_EXTENDED_STATE_ID
178
179#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
180 (((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT))
181#else
182#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
183 (((lvl0_state) << PSTATE_ID_SHIFT) | \
184 ((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \
185 ((type) << PSTATE_TYPE_SHIFT))
186#endif /* __PSCI_EXTENDED_STATE_ID__ */
187
188/* Make composite power state parameter till power level 1 */
189#define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \
190 (((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \
191 arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type))
192
Soby Mathew5f3a6032015-05-08 10:18:59 +0100193/* Make composite power state parameter till power level 2 */
194#define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \
195 (((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \
196 arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))
197
Soby Mathew2204afd2015-04-16 14:49:09 +0100198#endif /* __ARM_RECOM_STATE_ID_ENC__ */
199
Jeenu Viswambharanb10d4492017-02-16 14:55:15 +0000200/* ARM State switch error codes */
201#define STATE_SW_E_PARAM (-2)
202#define STATE_SW_E_DENIED (-3)
Dan Handleyb4315302015-03-19 18:58:55 +0000203
Max Shvetsova6ffdde2019-12-06 11:50:12 +0000204/* plat_get_rotpk_info() flags */
laurenw-armb8ae6892023-08-15 14:57:56 -0500205#define ARM_ROTPK_REGS_ID 1
206#define ARM_ROTPK_DEVEL_RSA_ID 2
207#define ARM_ROTPK_DEVEL_ECDSA_ID 3
laurenw-arm5f899282022-10-28 11:26:32 -0500208#define ARM_ROTPK_DEVEL_FULL_DEV_RSA_KEY_ID 4
laurenw-armb8ae6892023-08-15 14:57:56 -0500209#define ARM_ROTPK_DEVEL_FULL_DEV_ECDSA_KEY_ID 5
210
211#define ARM_USE_DEVEL_ROTPK \
212 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_RSA_ID) || \
213 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_ECDSA_ID) || \
214 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_FULL_DEV_RSA_KEY_ID) || \
215 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_FULL_DEV_ECDSA_KEY_ID)
Manish V Badarkhe0e753432020-02-22 08:43:00 +0000216
Dan Handleyb4315302015-03-19 18:58:55 +0000217/* IO storage utility functions */
Louis Mayencourt97399822020-01-29 14:43:06 +0000218int arm_io_setup(void);
Dan Handleyb4315302015-03-19 18:58:55 +0000219
Manish V Badarkheef1daa42021-02-22 17:30:17 +0000220/* Set image specification in IO block policy */
Manish V Badarkhe2f1177b2021-06-25 23:43:33 +0100221int arm_set_image_source(unsigned int image_id, const char *part_name,
222 uintptr_t *dev_handle, uintptr_t *image_spec);
223void arm_set_fip_addr(uint32_t active_fw_bank_idx);
Manish V Badarkheef1daa42021-02-22 17:30:17 +0000224
Dan Handleyb4315302015-03-19 18:58:55 +0000225/* Security utility functions */
Suyash Pathak4ed16762020-02-04 13:55:20 +0530226void arm_tzc400_setup(uintptr_t tzc_base,
227 const arm_tzc_regions_info_t *tzc_regions);
Vikram Kanigiri618f0fe2016-01-29 12:32:58 +0000228struct tzc_dmc500_driver_data;
Summer Qin23411d22018-03-12 11:28:26 +0800229void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data,
230 const arm_tzc_regions_info_t *tzc_regions);
Dan Handleyb4315302015-03-19 18:58:55 +0000231
Antonio Nino Diaz88a05232018-06-19 09:29:36 +0100232/* Console utility functions */
233void arm_console_boot_init(void);
234void arm_console_boot_end(void);
235void arm_console_runtime_init(void);
236void arm_console_runtime_end(void);
237
Soby Mathewc1bb8a02015-10-12 17:32:29 +0100238/* Systimer utility function */
239void arm_configure_sys_timer(void);
240
Dan Handleyb4315302015-03-19 18:58:55 +0000241/* PM utility functions */
Soby Mathew38dce702015-07-01 16:16:20 +0100242int arm_validate_power_state(unsigned int power_state,
243 psci_power_state_t *req_state);
Jeenu Viswambharan71e7a4e2017-09-19 09:27:18 +0100244int arm_validate_psci_entrypoint(uintptr_t entrypoint);
Soby Mathewf9e858b2015-07-15 13:36:24 +0100245int arm_validate_ns_entrypoint(uintptr_t entrypoint);
Soby Mathewe35a3fb2017-10-11 16:08:58 +0100246void arm_system_pwr_domain_save(void);
Soby Mathewc1bb8a02015-10-12 17:32:29 +0100247void arm_system_pwr_domain_resume(void);
Roberto Vargasdc6aad22018-02-12 12:36:17 +0000248int arm_psci_read_mem_protect(int *enabled);
Roberto Vargasf1454032017-08-03 09:16:43 +0100249int arm_nor_psci_write_mem_protect(int val);
Roberto Vargas638b0342018-01-05 16:00:05 +0000250void arm_nor_psci_do_static_mem_protect(void);
251void arm_nor_psci_do_dyn_mem_protect(void);
Roberto Vargasf1454032017-08-03 09:16:43 +0100252int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length);
Soby Mathew38dce702015-07-01 16:16:20 +0100253
254/* Topology utility function */
255int arm_check_mpidr(u_register_t mpidr);
Dan Handleyb4315302015-03-19 18:58:55 +0000256
257/* BL1 utility functions */
258void arm_bl1_early_platform_setup(void);
259void arm_bl1_platform_setup(void);
260void arm_bl1_plat_arch_setup(void);
261
262/* BL2 utility functions */
Jayanth Dodderi Chidanand8187b952025-03-13 10:52:46 +0000263void arm_bl2_early_platform_setup(u_register_t arg0, u_register_t arg1,
264 u_register_t arg2, u_register_t arg3);
Dan Handleyb4315302015-03-19 18:58:55 +0000265void arm_bl2_platform_setup(void);
266void arm_bl2_plat_arch_setup(void);
267uint32_t arm_get_spsr_for_bl32_entry(void);
268uint32_t arm_get_spsr_for_bl33_entry(void);
Ambroise Vincent609e0532019-02-13 15:58:00 +0000269int arm_bl2_plat_handle_post_image_load(unsigned int image_id);
Yatharth Kochar07570d52016-11-14 12:01:04 +0000270int arm_bl2_handle_post_image_load(unsigned int image_id);
Sathees Balya5b8d50e2018-11-15 14:22:30 +0000271struct bl_params *arm_get_next_bl_params(void);
Harrison Mutaia5566f62023-12-01 15:50:00 +0000272void arm_bl2_setup_next_ep_info(bl_mem_params_node_t *next_param_node);
Dan Handleyb4315302015-03-19 18:58:55 +0000273
Roberto Vargas81528db2017-11-17 13:22:18 +0000274/* BL2 at EL3 functions */
275void arm_bl2_el3_early_platform_setup(void);
276void arm_bl2_el3_plat_arch_setup(void);
Divin Raj973e0b72024-04-04 10:16:14 +0100277#if ARM_FW_CONFIG_LOAD_ENABLE
278void arm_bl2_el3_plat_config_load(void);
279#endif /* ARM_FW_CONFIG_LOAD_ENABLE */
Roberto Vargas81528db2017-11-17 13:22:18 +0000280
Yatharth Kochardcda29f2015-10-14 15:28:11 +0100281/* BL2U utility functions */
282void arm_bl2u_early_platform_setup(struct meminfo *mem_layout,
283 void *plat_info);
284void arm_bl2u_platform_setup(void);
285void arm_bl2u_plat_arch_setup(void);
286
Juan Castillod1786372015-12-14 09:35:25 +0000287/* BL31 utility functions */
Harrison Mutaia5566f62023-12-01 15:50:00 +0000288void arm_bl31_early_platform_setup(u_register_t arg0, u_register_t arg1,
289 u_register_t arg2, u_register_t arg3);
Dan Handleyb4315302015-03-19 18:58:55 +0000290void arm_bl31_platform_setup(void);
Soby Mathew080225d2015-12-09 11:38:43 +0000291void arm_bl31_plat_runtime_setup(void);
Dan Handleyb4315302015-03-19 18:58:55 +0000292void arm_bl31_plat_arch_setup(void);
293
Harrison Mutaia5566f62023-12-01 15:50:00 +0000294/* Firmware Handoff utility functions */
Harrison Mutaib5d07402025-05-13 14:01:05 +0000295#if TRANSFER_LIST
Harrison Mutaia5566f62023-12-01 15:50:00 +0000296void arm_transfer_list_dyn_cfg_init(struct transfer_list_header *secure_tl);
297void arm_transfer_list_populate_ep_info(bl_mem_params_node_t *next_param_node,
Harrison Mutaife94a212024-07-12 14:23:02 +0000298 struct transfer_list_header *secure_tl);
Harrison Mutaiada4e592024-05-28 14:35:41 +0000299void arm_transfer_list_copy_hw_config(struct transfer_list_header *secure_tl,
300 struct transfer_list_header *ns_tl);
301struct transfer_list_entry *
302arm_transfer_list_set_heap_info(struct transfer_list_header *tl);
303void arm_transfer_list_get_heap_info(void **heap_addr, size_t *heap_size);
Harrison Mutaib5d07402025-05-13 14:01:05 +0000304#endif
Harrison Mutaia5566f62023-12-01 15:50:00 +0000305
Dan Handleyb4315302015-03-19 18:58:55 +0000306/* TSP utility functions */
Harrison Mutai9018b7b2025-03-21 17:26:41 +0000307void arm_tsp_early_platform_setup(u_register_t arg0, u_register_t arg1,
308 u_register_t arg2, u_register_t arg3);
Dan Handleyb4315302015-03-19 18:58:55 +0000309
Soby Mathew181bbd42016-07-11 14:15:27 +0100310/* SP_MIN utility functions */
Harrison Mutai89213492025-03-13 18:20:14 +0000311void arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1,
312 u_register_t arg2, u_register_t arg3);
Dimitris Papastamos21568302017-06-07 13:45:41 +0100313void arm_sp_min_plat_runtime_setup(void);
Madhukar Pappireddy26d1e0c2020-01-27 13:37:51 -0600314void arm_sp_min_plat_arch_setup(void);
Soby Mathew181bbd42016-07-11 14:15:27 +0100315
Yatharth Kochar436223d2015-10-11 14:14:55 +0100316/* FIP TOC validity check */
Louis Mayencourtd6dcbca2020-01-29 11:42:31 +0000317bool arm_io_is_toc_valid(void);
Dan Handleyb4315302015-03-19 18:58:55 +0000318
Soby Mathewc2289562018-01-15 14:43:42 +0000319/* Utility functions for Dynamic Config */
Chris Kay3b48ca12024-02-06 16:03:24 +0000320
John Tsichritzisba597da2018-07-30 13:41:52 +0100321void arm_bl1_set_mbedtls_heap(void);
322int arm_get_mbedtls_heap(void **heap_addr, size_t *heap_size);
Soby Mathewc2289562018-01-15 14:43:42 +0000323
Chris Kay3b48ca12024-02-06 16:03:24 +0000324#if IMAGE_BL2
325void arm_bl2_dyn_cfg_init(void);
326#endif /* IMAGE_BL2 */
327
Alexei Fedorov0ab49642020-03-20 18:38:55 +0000328#if MEASURED_BOOT
Tamas Ban1f47a712023-06-12 11:26:28 +0200329#if DICE_PROTECTION_ENVIRONMENT
330int arm_set_nt_fw_info(int *ctx_handle);
331int arm_set_tb_fw_info(int *ctx_handle);
332int arm_get_tb_fw_info(int *ctx_handle);
333#else
334/* Specific to event log backend */
Manish V Badarkheefa65212021-09-14 22:41:46 +0100335int arm_set_tos_fw_info(uintptr_t log_addr, size_t log_size);
336int arm_set_nt_fw_info(
Alexei Fedorov7b4e1fb2020-07-13 12:11:05 +0100337/*
338 * Currently OP-TEE does not support reading DTBs from Secure memory
339 * and this option should be removed when feature is supported.
340 */
341#ifdef SPD_opteed
342 uintptr_t log_addr,
Alexei Fedorov0ab49642020-03-20 18:38:55 +0000343#endif
Alexei Fedorov7b4e1fb2020-07-13 12:11:05 +0100344 size_t log_size, uintptr_t *ns_log_addr);
Manish V Badarkhe1cf3e2f2023-03-20 14:58:06 +0000345int arm_set_tb_fw_info(uintptr_t log_addr, size_t log_size,
346 size_t log_max_size);
347int arm_get_tb_fw_info(uint64_t *log_addr, size_t *log_size,
348 size_t *log_max_size);
Tamas Ban1f47a712023-06-12 11:26:28 +0200349#endif /* DICE_PROTECTION_ENVIRONMENT */
Alexei Fedorov7b4e1fb2020-07-13 12:11:05 +0100350#endif /* MEASURED_BOOT */
Alexei Fedorov0ab49642020-03-20 18:38:55 +0000351
Dan Handleyb4315302015-03-19 18:58:55 +0000352/*
Daniel Boulbycb4adb02018-09-18 11:52:49 +0100353 * Free the memory storing initialization code only used during an images boot
354 * time so it can be reclaimed for runtime data
355 */
356void arm_free_init_memory(void);
357
358/*
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000359 * Make the higher level translation tables read-only
360 */
361void arm_xlat_make_tables_readonly(void);
362
363/*
Dan Handleyb4315302015-03-19 18:58:55 +0000364 * Mandatory functions required in ARM standard platforms
365 */
Soby Mathew01080472016-02-01 14:04:34 +0000366unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr);
Boyan Karatotev5d893412025-01-07 11:00:03 +0000367
368/* should not be used, but keep for compatibility */
369#if USE_GIC_DRIVER == 0
Achin Gupta27573c52015-11-03 14:18:34 +0000370void plat_arm_gic_driver_init(void);
Dan Handleyb4315302015-03-19 18:58:55 +0000371void plat_arm_gic_init(void);
Achin Gupta27573c52015-11-03 14:18:34 +0000372void plat_arm_gic_cpuif_enable(void);
373void plat_arm_gic_cpuif_disable(void);
Jeenu Viswambharand17b9532016-12-09 11:12:34 +0000374void plat_arm_gic_redistif_on(void);
375void plat_arm_gic_redistif_off(void);
Achin Gupta27573c52015-11-03 14:18:34 +0000376void plat_arm_gic_pcpu_init(void);
Soby Mathewe35a3fb2017-10-11 16:08:58 +0100377void plat_arm_gic_save(void);
378void plat_arm_gic_resume(void);
Boyan Karatotev5d893412025-01-07 11:00:03 +0000379#endif
Dan Handleyb4315302015-03-19 18:58:55 +0000380void plat_arm_security_setup(void);
381void plat_arm_pwrc_setup(void);
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000382void plat_arm_interconnect_init(void);
383void plat_arm_interconnect_enter_coherency(void);
384void plat_arm_interconnect_exit_coherency(void);
Dimitris Papastamos2a246d2e2018-06-18 13:01:06 +0100385void plat_arm_program_trusted_mailbox(uintptr_t address);
Louis Mayencourtd6dcbca2020-01-29 11:42:31 +0000386bool plat_arm_bl1_fwu_needed(void);
Jagdish Gediya89c58a52024-02-02 06:01:44 +0000387int plat_arm_ni_setup(uintptr_t global_cfg);
Ambroise Vincent37b70032019-07-04 14:58:45 +0100388__dead2 void plat_arm_error_handler(int err);
Manish V Badarkhe586f60c2022-07-12 21:48:04 +0100389__dead2 void plat_arm_system_reset(void);
Dan Handleyb4315302015-03-19 18:58:55 +0000390
Vijayenthiran Subramaniam74c21242019-10-11 14:01:25 +0530391/*
Max Shvetsova6ffdde2019-12-06 11:50:12 +0000392 * Optional functions in ARM standard platforms
Vijayenthiran Subramaniam74c21242019-10-11 14:01:25 +0530393 */
394void plat_arm_override_gicr_frames(const uintptr_t *plat_gicr_frames);
Sandrine Bailleux88005702020-02-06 14:34:44 +0100395int arm_get_rotpk_info(void *cookie, void **key_ptr, unsigned int *key_len,
Max Shvetsova6ffdde2019-12-06 11:50:12 +0000396 unsigned int *flags);
397int arm_get_rotpk_info_regs(void **key_ptr, unsigned int *key_len,
398 unsigned int *flags);
399int arm_get_rotpk_info_cc(void **key_ptr, unsigned int *key_len,
400 unsigned int *flags);
401int arm_get_rotpk_info_dev(void **key_ptr, unsigned int *key_len,
402 unsigned int *flags);
Vijayenthiran Subramaniam74c21242019-10-11 14:01:25 +0530403
Summer Qind8d6cf22017-02-28 16:46:17 +0000404#if ARM_PLAT_MT
405unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr);
406#endif
407
Arvind Ram Prakashe6ae0192024-04-25 18:36:01 -0500408unsigned int plat_cluster_id_by_mpidr(u_register_t mpidr);
409
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100410/*
411 * This function is called after loading SCP_BL2 image and it is used to perform
412 * any platform-specific actions required to handle the SCP firmware.
413 */
414int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info);
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100415
Dan Handleyb4315302015-03-19 18:58:55 +0000416/*
417 * Optional functions required in ARM standard platforms
418 */
419void plat_arm_io_setup(void);
420int plat_arm_get_alt_image_source(
Juan Castillo16948ae2015-04-13 17:36:19 +0100421 unsigned int image_id,
422 uintptr_t *dev_handle,
423 uintptr_t *image_spec);
Soby Mathew38dce702015-07-01 16:16:20 +0100424unsigned int plat_arm_calc_core_pos(u_register_t mpidr);
Vikram Kanigiri65cb1c42015-11-12 18:52:34 +0000425const mmap_region_t *plat_arm_get_mmap(void);
Dan Handleyb4315302015-03-19 18:58:55 +0000426
Rohit Mathew86e48592023-12-20 17:29:18 +0000427const arm_gpt_info_t *plat_arm_get_gpt_info(void);
Rohit Mathew341df6a2024-01-21 22:49:08 +0000428void arm_gpt_setup(void);
Rohit Mathew86e48592023-12-20 17:29:18 +0000429
Soby Mathew5486a962016-10-21 17:51:22 +0100430/* Allow platform to override psci_pm_ops during runtime */
431const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops);
432
Jeenu Viswambharanb10d4492017-02-16 14:55:15 +0000433/* Execution state switch in ARM platforms */
434int arm_execution_state_switch(unsigned int smc_fid,
435 uint32_t pc_hi,
436 uint32_t pc_lo,
437 uint32_t cookie_hi,
438 uint32_t cookie_lo,
439 void *handle);
440
Soby Mathew0ed8c002018-03-01 10:53:33 +0000441/* Optional functions for SP_MIN */
442void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1,
443 u_register_t arg2, u_register_t arg3);
444
Roberto Vargas1af540e2018-02-12 12:36:17 +0000445/* global variables */
446extern plat_psci_ops_t plat_arm_psci_pm_ops;
447extern const mmap_region_t plat_arm_mmap[];
Jeenu Viswambharanecd62422018-07-19 08:03:46 +0100448extern const unsigned int arm_pm_idle_states[];
Harrison Mutaid5705712024-09-23 11:15:12 +0000449extern struct transfer_list_header *secure_tl;
Roberto Vargas1af540e2018-02-12 12:36:17 +0000450
Aditya Angadib0c97da2019-04-16 11:29:14 +0530451/* secure watchdog */
452void plat_arm_secure_wdt_start(void);
453void plat_arm_secure_wdt_stop(void);
Madhukar Pappireddy28b2d862023-03-22 15:40:40 -0500454void plat_arm_secure_wdt_refresh(void);
Aditya Angadib0c97da2019-04-16 11:29:14 +0530455
Manish V Badarkhe0e753432020-02-22 08:43:00 +0000456/* Get SOC-ID of ARM platform */
457uint32_t plat_arm_get_soc_id(void);
458
Antonio Nino Diaz15b94cc2018-10-25 16:53:04 +0100459#endif /* PLAT_ARM_H */