Ghennadi Procopciuc | 3a580e9 | 2024-06-11 18:39:58 +0300 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2024 NXP |
| 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | #include <errno.h> |
Ghennadi Procopciuc | d937351 | 2024-06-12 08:09:19 +0300 | [diff] [blame] | 7 | #include <common/debug.h> |
Ghennadi Procopciuc | 3a580e9 | 2024-06-11 18:39:58 +0300 | [diff] [blame] | 8 | #include <drivers/clk.h> |
Ghennadi Procopciuc | 8ab3435 | 2024-06-12 09:25:17 +0300 | [diff] [blame] | 9 | #include <lib/mmio.h> |
Ghennadi Procopciuc | 514c738 | 2024-11-26 16:39:41 +0200 | [diff] [blame^] | 10 | #include <lib/xlat_tables/xlat_tables_v2.h> |
Ghennadi Procopciuc | b5101c4 | 2024-06-12 14:21:39 +0300 | [diff] [blame] | 11 | #include <s32cc-clk-ids.h> |
Ghennadi Procopciuc | d937351 | 2024-06-12 08:09:19 +0300 | [diff] [blame] | 12 | #include <s32cc-clk-modules.h> |
Ghennadi Procopciuc | 8a4f840 | 2024-09-17 11:22:30 +0300 | [diff] [blame] | 13 | #include <s32cc-clk-regs.h> |
Ghennadi Procopciuc | d937351 | 2024-06-12 08:09:19 +0300 | [diff] [blame] | 14 | #include <s32cc-clk-utils.h> |
Ghennadi Procopciuc | 8a4f840 | 2024-09-17 11:22:30 +0300 | [diff] [blame] | 15 | #include <s32cc-mc-me.h> |
Ghennadi Procopciuc | d937351 | 2024-06-12 08:09:19 +0300 | [diff] [blame] | 16 | |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 17 | #define MAX_STACK_DEPTH (40U) |
Ghennadi Procopciuc | d937351 | 2024-06-12 08:09:19 +0300 | [diff] [blame] | 18 | |
Ghennadi Procopciuc | b5101c4 | 2024-06-12 14:21:39 +0300 | [diff] [blame] | 19 | /* This is used for floating-point precision calculations. */ |
| 20 | #define FP_PRECISION (100000000UL) |
| 21 | |
Ghennadi Procopciuc | 8ab3435 | 2024-06-12 09:25:17 +0300 | [diff] [blame] | 22 | struct s32cc_clk_drv { |
| 23 | uintptr_t fxosc_base; |
Ghennadi Procopciuc | b5101c4 | 2024-06-12 14:21:39 +0300 | [diff] [blame] | 24 | uintptr_t armpll_base; |
Ghennadi Procopciuc | 8653352 | 2024-08-06 11:48:11 +0300 | [diff] [blame] | 25 | uintptr_t periphpll_base; |
Ghennadi Procopciuc | 4cd04c5 | 2024-08-05 16:48:49 +0300 | [diff] [blame] | 26 | uintptr_t armdfs_base; |
Ghennadi Procopciuc | 9dbca85 | 2024-08-05 16:50:52 +0300 | [diff] [blame] | 27 | uintptr_t cgm0_base; |
Ghennadi Procopciuc | 7004f67 | 2024-06-12 14:44:47 +0300 | [diff] [blame] | 28 | uintptr_t cgm1_base; |
Ghennadi Procopciuc | 8a4f840 | 2024-09-17 11:22:30 +0300 | [diff] [blame] | 29 | uintptr_t cgm5_base; |
Ghennadi Procopciuc | 18c2b13 | 2024-09-09 10:24:35 +0300 | [diff] [blame] | 30 | uintptr_t ddrpll_base; |
Ghennadi Procopciuc | 8a4f840 | 2024-09-17 11:22:30 +0300 | [diff] [blame] | 31 | uintptr_t mc_me; |
| 32 | uintptr_t mc_rgm; |
| 33 | uintptr_t rdc; |
Ghennadi Procopciuc | 8ab3435 | 2024-06-12 09:25:17 +0300 | [diff] [blame] | 34 | }; |
| 35 | |
Ghennadi Procopciuc | d937351 | 2024-06-12 08:09:19 +0300 | [diff] [blame] | 36 | static int update_stack_depth(unsigned int *depth) |
| 37 | { |
| 38 | if (*depth == 0U) { |
| 39 | return -ENOMEM; |
| 40 | } |
| 41 | |
| 42 | (*depth)--; |
| 43 | return 0; |
| 44 | } |
Ghennadi Procopciuc | 3a580e9 | 2024-06-11 18:39:58 +0300 | [diff] [blame] | 45 | |
Ghennadi Procopciuc | 8ab3435 | 2024-06-12 09:25:17 +0300 | [diff] [blame] | 46 | static struct s32cc_clk_drv *get_drv(void) |
| 47 | { |
| 48 | static struct s32cc_clk_drv driver = { |
| 49 | .fxosc_base = FXOSC_BASE_ADDR, |
Ghennadi Procopciuc | b5101c4 | 2024-06-12 14:21:39 +0300 | [diff] [blame] | 50 | .armpll_base = ARMPLL_BASE_ADDR, |
Ghennadi Procopciuc | 8653352 | 2024-08-06 11:48:11 +0300 | [diff] [blame] | 51 | .periphpll_base = PERIPHPLL_BASE_ADDR, |
Ghennadi Procopciuc | 4cd04c5 | 2024-08-05 16:48:49 +0300 | [diff] [blame] | 52 | .armdfs_base = ARM_DFS_BASE_ADDR, |
Ghennadi Procopciuc | 9dbca85 | 2024-08-05 16:50:52 +0300 | [diff] [blame] | 53 | .cgm0_base = CGM0_BASE_ADDR, |
Ghennadi Procopciuc | 7004f67 | 2024-06-12 14:44:47 +0300 | [diff] [blame] | 54 | .cgm1_base = CGM1_BASE_ADDR, |
Ghennadi Procopciuc | 8a4f840 | 2024-09-17 11:22:30 +0300 | [diff] [blame] | 55 | .cgm5_base = MC_CGM5_BASE_ADDR, |
Ghennadi Procopciuc | 18c2b13 | 2024-09-09 10:24:35 +0300 | [diff] [blame] | 56 | .ddrpll_base = DDRPLL_BASE_ADDR, |
Ghennadi Procopciuc | 8a4f840 | 2024-09-17 11:22:30 +0300 | [diff] [blame] | 57 | .mc_me = MC_ME_BASE_ADDR, |
| 58 | .mc_rgm = MC_RGM_BASE_ADDR, |
| 59 | .rdc = RDC_BASE_ADDR, |
Ghennadi Procopciuc | 8ab3435 | 2024-06-12 09:25:17 +0300 | [diff] [blame] | 60 | }; |
| 61 | |
| 62 | return &driver; |
| 63 | } |
| 64 | |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 65 | static int enable_module(struct s32cc_clk_obj *module, |
| 66 | const struct s32cc_clk_drv *drv, |
| 67 | unsigned int depth); |
Ghennadi Procopciuc | 8ab3435 | 2024-06-12 09:25:17 +0300 | [diff] [blame] | 68 | |
Ghennadi Procopciuc | 96e069c | 2024-09-11 09:29:50 +0300 | [diff] [blame] | 69 | static struct s32cc_clk_obj *get_clk_parent(const struct s32cc_clk_obj *module) |
| 70 | { |
| 71 | const struct s32cc_clk *clk = s32cc_obj2clk(module); |
| 72 | |
| 73 | if (clk->module != NULL) { |
| 74 | return clk->module; |
| 75 | } |
| 76 | |
| 77 | if (clk->pclock != NULL) { |
| 78 | return &clk->pclock->desc; |
| 79 | } |
| 80 | |
| 81 | return NULL; |
| 82 | } |
| 83 | |
Ghennadi Procopciuc | b5101c4 | 2024-06-12 14:21:39 +0300 | [diff] [blame] | 84 | static int get_base_addr(enum s32cc_clk_source id, const struct s32cc_clk_drv *drv, |
| 85 | uintptr_t *base) |
| 86 | { |
| 87 | int ret = 0; |
| 88 | |
| 89 | switch (id) { |
| 90 | case S32CC_FXOSC: |
| 91 | *base = drv->fxosc_base; |
| 92 | break; |
| 93 | case S32CC_ARM_PLL: |
| 94 | *base = drv->armpll_base; |
| 95 | break; |
Ghennadi Procopciuc | 8653352 | 2024-08-06 11:48:11 +0300 | [diff] [blame] | 96 | case S32CC_PERIPH_PLL: |
| 97 | *base = drv->periphpll_base; |
| 98 | break; |
Ghennadi Procopciuc | 18c2b13 | 2024-09-09 10:24:35 +0300 | [diff] [blame] | 99 | case S32CC_DDR_PLL: |
| 100 | *base = drv->ddrpll_base; |
| 101 | break; |
Ghennadi Procopciuc | 4cd04c5 | 2024-08-05 16:48:49 +0300 | [diff] [blame] | 102 | case S32CC_ARM_DFS: |
| 103 | *base = drv->armdfs_base; |
| 104 | break; |
Ghennadi Procopciuc | 9dbca85 | 2024-08-05 16:50:52 +0300 | [diff] [blame] | 105 | case S32CC_CGM0: |
| 106 | *base = drv->cgm0_base; |
| 107 | break; |
Ghennadi Procopciuc | b5101c4 | 2024-06-12 14:21:39 +0300 | [diff] [blame] | 108 | case S32CC_CGM1: |
Ghennadi Procopciuc | 7004f67 | 2024-06-12 14:44:47 +0300 | [diff] [blame] | 109 | *base = drv->cgm1_base; |
Ghennadi Procopciuc | b5101c4 | 2024-06-12 14:21:39 +0300 | [diff] [blame] | 110 | break; |
Ghennadi Procopciuc | 8a4f840 | 2024-09-17 11:22:30 +0300 | [diff] [blame] | 111 | case S32CC_CGM5: |
| 112 | *base = drv->cgm5_base; |
| 113 | break; |
Ghennadi Procopciuc | b5101c4 | 2024-06-12 14:21:39 +0300 | [diff] [blame] | 114 | case S32CC_FIRC: |
| 115 | break; |
| 116 | case S32CC_SIRC: |
| 117 | break; |
| 118 | default: |
| 119 | ret = -EINVAL; |
| 120 | break; |
| 121 | } |
| 122 | |
| 123 | if (ret != 0) { |
| 124 | ERROR("Unknown clock source id: %u\n", id); |
| 125 | } |
| 126 | |
| 127 | return ret; |
| 128 | } |
| 129 | |
Ghennadi Procopciuc | 8ab3435 | 2024-06-12 09:25:17 +0300 | [diff] [blame] | 130 | static void enable_fxosc(const struct s32cc_clk_drv *drv) |
| 131 | { |
| 132 | uintptr_t fxosc_base = drv->fxosc_base; |
| 133 | uint32_t ctrl; |
| 134 | |
| 135 | ctrl = mmio_read_32(FXOSC_CTRL(fxosc_base)); |
| 136 | if ((ctrl & FXOSC_CTRL_OSCON) != U(0)) { |
| 137 | return; |
| 138 | } |
| 139 | |
| 140 | ctrl = FXOSC_CTRL_COMP_EN; |
| 141 | ctrl &= ~FXOSC_CTRL_OSC_BYP; |
| 142 | ctrl |= FXOSC_CTRL_EOCV(0x1); |
| 143 | ctrl |= FXOSC_CTRL_GM_SEL(0x7); |
| 144 | mmio_write_32(FXOSC_CTRL(fxosc_base), ctrl); |
| 145 | |
| 146 | /* Switch ON the crystal oscillator. */ |
| 147 | mmio_setbits_32(FXOSC_CTRL(fxosc_base), FXOSC_CTRL_OSCON); |
| 148 | |
| 149 | /* Wait until the clock is stable. */ |
| 150 | while ((mmio_read_32(FXOSC_STAT(fxosc_base)) & FXOSC_STAT_OSC_STAT) == U(0)) { |
| 151 | } |
| 152 | } |
| 153 | |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 154 | static int enable_osc(struct s32cc_clk_obj *module, |
Ghennadi Procopciuc | 8ab3435 | 2024-06-12 09:25:17 +0300 | [diff] [blame] | 155 | const struct s32cc_clk_drv *drv, |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 156 | unsigned int depth) |
Ghennadi Procopciuc | 8ab3435 | 2024-06-12 09:25:17 +0300 | [diff] [blame] | 157 | { |
| 158 | const struct s32cc_osc *osc = s32cc_obj2osc(module); |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 159 | unsigned int ldepth = depth; |
Ghennadi Procopciuc | 8ab3435 | 2024-06-12 09:25:17 +0300 | [diff] [blame] | 160 | int ret = 0; |
| 161 | |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 162 | ret = update_stack_depth(&ldepth); |
Ghennadi Procopciuc | 8ab3435 | 2024-06-12 09:25:17 +0300 | [diff] [blame] | 163 | if (ret != 0) { |
| 164 | return ret; |
| 165 | } |
| 166 | |
| 167 | switch (osc->source) { |
| 168 | case S32CC_FXOSC: |
| 169 | enable_fxosc(drv); |
| 170 | break; |
| 171 | /* FIRC and SIRC oscillators are enabled by default */ |
| 172 | case S32CC_FIRC: |
| 173 | break; |
| 174 | case S32CC_SIRC: |
| 175 | break; |
| 176 | default: |
| 177 | ERROR("Invalid oscillator %d\n", osc->source); |
| 178 | ret = -EINVAL; |
| 179 | break; |
| 180 | }; |
| 181 | |
| 182 | return ret; |
| 183 | } |
| 184 | |
Ghennadi Procopciuc | 96e069c | 2024-09-11 09:29:50 +0300 | [diff] [blame] | 185 | static struct s32cc_clk_obj *get_pll_parent(const struct s32cc_clk_obj *module) |
| 186 | { |
| 187 | const struct s32cc_pll *pll = s32cc_obj2pll(module); |
| 188 | |
| 189 | if (pll->source == NULL) { |
| 190 | ERROR("Failed to identify PLL's parent\n"); |
| 191 | } |
| 192 | |
| 193 | return pll->source; |
| 194 | } |
| 195 | |
Ghennadi Procopciuc | b5101c4 | 2024-06-12 14:21:39 +0300 | [diff] [blame] | 196 | static int get_pll_mfi_mfn(unsigned long pll_vco, unsigned long ref_freq, |
| 197 | uint32_t *mfi, uint32_t *mfn) |
| 198 | |
| 199 | { |
| 200 | unsigned long vco; |
| 201 | unsigned long mfn64; |
| 202 | |
| 203 | /* FRAC-N mode */ |
| 204 | *mfi = (uint32_t)(pll_vco / ref_freq); |
| 205 | |
| 206 | /* MFN formula : (double)(pll_vco % ref_freq) / ref_freq * 18432.0 */ |
| 207 | mfn64 = pll_vco % ref_freq; |
| 208 | mfn64 *= FP_PRECISION; |
| 209 | mfn64 /= ref_freq; |
| 210 | mfn64 *= 18432UL; |
| 211 | mfn64 /= FP_PRECISION; |
| 212 | |
| 213 | if (mfn64 > UINT32_MAX) { |
| 214 | return -EINVAL; |
| 215 | } |
| 216 | |
| 217 | *mfn = (uint32_t)mfn64; |
| 218 | |
| 219 | vco = ((unsigned long)*mfn * FP_PRECISION) / 18432UL; |
| 220 | vco += (unsigned long)*mfi * FP_PRECISION; |
| 221 | vco *= ref_freq; |
| 222 | vco /= FP_PRECISION; |
| 223 | |
| 224 | if (vco != pll_vco) { |
| 225 | ERROR("Failed to find MFI and MFN settings for PLL freq %lu. Nearest freq = %lu\n", |
| 226 | pll_vco, vco); |
| 227 | return -EINVAL; |
| 228 | } |
| 229 | |
| 230 | return 0; |
| 231 | } |
| 232 | |
| 233 | static struct s32cc_clkmux *get_pll_mux(const struct s32cc_pll *pll) |
| 234 | { |
| 235 | const struct s32cc_clk_obj *source = pll->source; |
| 236 | const struct s32cc_clk *clk; |
| 237 | |
| 238 | if (source == NULL) { |
| 239 | ERROR("Failed to identify PLL's parent\n"); |
| 240 | return NULL; |
| 241 | } |
| 242 | |
| 243 | if (source->type != s32cc_clk_t) { |
| 244 | ERROR("The parent of the PLL isn't a clock\n"); |
| 245 | return NULL; |
| 246 | } |
| 247 | |
| 248 | clk = s32cc_obj2clk(source); |
| 249 | |
| 250 | if (clk->module == NULL) { |
| 251 | ERROR("The clock isn't connected to a module\n"); |
| 252 | return NULL; |
| 253 | } |
| 254 | |
| 255 | source = clk->module; |
| 256 | |
| 257 | if ((source->type != s32cc_clkmux_t) && |
| 258 | (source->type != s32cc_shared_clkmux_t)) { |
| 259 | ERROR("The parent of the PLL isn't a MUX\n"); |
| 260 | return NULL; |
| 261 | } |
| 262 | |
| 263 | return s32cc_obj2clkmux(source); |
| 264 | } |
| 265 | |
| 266 | static void disable_odiv(uintptr_t pll_addr, uint32_t div_index) |
| 267 | { |
| 268 | mmio_clrbits_32(PLLDIG_PLLODIV(pll_addr, div_index), PLLDIG_PLLODIV_DE); |
| 269 | } |
| 270 | |
Ghennadi Procopciuc | 84e8208 | 2024-06-12 14:30:30 +0300 | [diff] [blame] | 271 | static void enable_odiv(uintptr_t pll_addr, uint32_t div_index) |
| 272 | { |
| 273 | mmio_setbits_32(PLLDIG_PLLODIV(pll_addr, div_index), PLLDIG_PLLODIV_DE); |
| 274 | } |
| 275 | |
Ghennadi Procopciuc | b5101c4 | 2024-06-12 14:21:39 +0300 | [diff] [blame] | 276 | static void disable_odivs(uintptr_t pll_addr, uint32_t ndivs) |
| 277 | { |
| 278 | uint32_t i; |
| 279 | |
| 280 | for (i = 0; i < ndivs; i++) { |
| 281 | disable_odiv(pll_addr, i); |
| 282 | } |
| 283 | } |
| 284 | |
| 285 | static void enable_pll_hw(uintptr_t pll_addr) |
| 286 | { |
| 287 | /* Enable the PLL. */ |
| 288 | mmio_write_32(PLLDIG_PLLCR(pll_addr), 0x0); |
| 289 | |
| 290 | /* Poll until PLL acquires lock. */ |
| 291 | while ((mmio_read_32(PLLDIG_PLLSR(pll_addr)) & PLLDIG_PLLSR_LOCK) == 0U) { |
| 292 | } |
| 293 | } |
| 294 | |
| 295 | static void disable_pll_hw(uintptr_t pll_addr) |
| 296 | { |
| 297 | mmio_write_32(PLLDIG_PLLCR(pll_addr), PLLDIG_PLLCR_PLLPD); |
| 298 | } |
| 299 | |
| 300 | static int program_pll(const struct s32cc_pll *pll, uintptr_t pll_addr, |
| 301 | const struct s32cc_clk_drv *drv, uint32_t sclk_id, |
| 302 | unsigned long sclk_freq) |
| 303 | { |
| 304 | uint32_t rdiv = 1, mfi, mfn; |
| 305 | int ret; |
| 306 | |
| 307 | ret = get_pll_mfi_mfn(pll->vco_freq, sclk_freq, &mfi, &mfn); |
| 308 | if (ret != 0) { |
| 309 | return -EINVAL; |
| 310 | } |
| 311 | |
| 312 | /* Disable ODIVs*/ |
| 313 | disable_odivs(pll_addr, pll->ndividers); |
| 314 | |
| 315 | /* Disable PLL */ |
| 316 | disable_pll_hw(pll_addr); |
| 317 | |
| 318 | /* Program PLLCLKMUX */ |
| 319 | mmio_write_32(PLLDIG_PLLCLKMUX(pll_addr), sclk_id); |
| 320 | |
| 321 | /* Program VCO */ |
| 322 | mmio_clrsetbits_32(PLLDIG_PLLDV(pll_addr), |
| 323 | PLLDIG_PLLDV_RDIV_MASK | PLLDIG_PLLDV_MFI_MASK, |
| 324 | PLLDIG_PLLDV_RDIV_SET(rdiv) | PLLDIG_PLLDV_MFI(mfi)); |
| 325 | |
| 326 | mmio_write_32(PLLDIG_PLLFD(pll_addr), |
| 327 | PLLDIG_PLLFD_MFN_SET(mfn) | PLLDIG_PLLFD_SMDEN); |
| 328 | |
| 329 | enable_pll_hw(pll_addr); |
| 330 | |
| 331 | return ret; |
| 332 | } |
| 333 | |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 334 | static int enable_pll(struct s32cc_clk_obj *module, |
Ghennadi Procopciuc | b5101c4 | 2024-06-12 14:21:39 +0300 | [diff] [blame] | 335 | const struct s32cc_clk_drv *drv, |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 336 | unsigned int depth) |
Ghennadi Procopciuc | b5101c4 | 2024-06-12 14:21:39 +0300 | [diff] [blame] | 337 | { |
| 338 | const struct s32cc_pll *pll = s32cc_obj2pll(module); |
| 339 | const struct s32cc_clkmux *mux; |
| 340 | uintptr_t pll_addr = UL(0x0); |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 341 | unsigned int ldepth = depth; |
Ghennadi Procopciuc | b5101c4 | 2024-06-12 14:21:39 +0300 | [diff] [blame] | 342 | unsigned long sclk_freq; |
| 343 | uint32_t sclk_id; |
| 344 | int ret; |
| 345 | |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 346 | ret = update_stack_depth(&ldepth); |
Ghennadi Procopciuc | b5101c4 | 2024-06-12 14:21:39 +0300 | [diff] [blame] | 347 | if (ret != 0) { |
| 348 | return ret; |
| 349 | } |
| 350 | |
| 351 | mux = get_pll_mux(pll); |
| 352 | if (mux == NULL) { |
| 353 | return -EINVAL; |
| 354 | } |
| 355 | |
| 356 | if (pll->instance != mux->module) { |
| 357 | ERROR("MUX type is not in sync with PLL ID\n"); |
| 358 | return -EINVAL; |
| 359 | } |
| 360 | |
| 361 | ret = get_base_addr(pll->instance, drv, &pll_addr); |
| 362 | if (ret != 0) { |
| 363 | ERROR("Failed to detect PLL instance\n"); |
| 364 | return ret; |
| 365 | } |
| 366 | |
| 367 | switch (mux->source_id) { |
| 368 | case S32CC_CLK_FIRC: |
| 369 | sclk_freq = 48U * MHZ; |
| 370 | sclk_id = 0; |
| 371 | break; |
| 372 | case S32CC_CLK_FXOSC: |
| 373 | sclk_freq = 40U * MHZ; |
| 374 | sclk_id = 1; |
| 375 | break; |
| 376 | default: |
| 377 | ERROR("Invalid source selection for PLL 0x%lx\n", |
| 378 | pll_addr); |
| 379 | return -EINVAL; |
| 380 | }; |
| 381 | |
| 382 | return program_pll(pll, pll_addr, drv, sclk_id, sclk_freq); |
| 383 | } |
| 384 | |
Ghennadi Procopciuc | 84e8208 | 2024-06-12 14:30:30 +0300 | [diff] [blame] | 385 | static inline struct s32cc_pll *get_div_pll(const struct s32cc_pll_out_div *pdiv) |
| 386 | { |
| 387 | const struct s32cc_clk_obj *parent; |
| 388 | |
| 389 | parent = pdiv->parent; |
| 390 | if (parent == NULL) { |
| 391 | ERROR("Failed to identify PLL divider's parent\n"); |
| 392 | return NULL; |
| 393 | } |
| 394 | |
| 395 | if (parent->type != s32cc_pll_t) { |
| 396 | ERROR("The parent of the divider is not a PLL instance\n"); |
| 397 | return NULL; |
| 398 | } |
| 399 | |
| 400 | return s32cc_obj2pll(parent); |
| 401 | } |
| 402 | |
| 403 | static void config_pll_out_div(uintptr_t pll_addr, uint32_t div_index, uint32_t dc) |
| 404 | { |
| 405 | uint32_t pllodiv; |
| 406 | uint32_t pdiv; |
| 407 | |
| 408 | pllodiv = mmio_read_32(PLLDIG_PLLODIV(pll_addr, div_index)); |
| 409 | pdiv = PLLDIG_PLLODIV_DIV(pllodiv); |
| 410 | |
| 411 | if (((pdiv + 1U) == dc) && ((pllodiv & PLLDIG_PLLODIV_DE) != 0U)) { |
| 412 | return; |
| 413 | } |
| 414 | |
| 415 | if ((pllodiv & PLLDIG_PLLODIV_DE) != 0U) { |
| 416 | disable_odiv(pll_addr, div_index); |
| 417 | } |
| 418 | |
| 419 | pllodiv = PLLDIG_PLLODIV_DIV_SET(dc - 1U); |
| 420 | mmio_write_32(PLLDIG_PLLODIV(pll_addr, div_index), pllodiv); |
| 421 | |
| 422 | enable_odiv(pll_addr, div_index); |
| 423 | } |
| 424 | |
Ghennadi Procopciuc | 96e069c | 2024-09-11 09:29:50 +0300 | [diff] [blame] | 425 | static struct s32cc_clk_obj *get_pll_div_parent(const struct s32cc_clk_obj *module) |
| 426 | { |
| 427 | const struct s32cc_pll_out_div *pdiv = s32cc_obj2plldiv(module); |
| 428 | |
| 429 | if (pdiv->parent == NULL) { |
| 430 | ERROR("Failed to identify PLL DIV's parent\n"); |
| 431 | } |
| 432 | |
| 433 | return pdiv->parent; |
| 434 | } |
| 435 | |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 436 | static int enable_pll_div(struct s32cc_clk_obj *module, |
Ghennadi Procopciuc | 84e8208 | 2024-06-12 14:30:30 +0300 | [diff] [blame] | 437 | const struct s32cc_clk_drv *drv, |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 438 | unsigned int depth) |
Ghennadi Procopciuc | 84e8208 | 2024-06-12 14:30:30 +0300 | [diff] [blame] | 439 | { |
| 440 | const struct s32cc_pll_out_div *pdiv = s32cc_obj2plldiv(module); |
| 441 | uintptr_t pll_addr = 0x0ULL; |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 442 | unsigned int ldepth = depth; |
Ghennadi Procopciuc | 84e8208 | 2024-06-12 14:30:30 +0300 | [diff] [blame] | 443 | const struct s32cc_pll *pll; |
| 444 | uint32_t dc; |
| 445 | int ret; |
| 446 | |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 447 | ret = update_stack_depth(&ldepth); |
Ghennadi Procopciuc | 84e8208 | 2024-06-12 14:30:30 +0300 | [diff] [blame] | 448 | if (ret != 0) { |
| 449 | return ret; |
| 450 | } |
| 451 | |
| 452 | pll = get_div_pll(pdiv); |
| 453 | if (pll == NULL) { |
| 454 | ERROR("The parent of the PLL DIV is invalid\n"); |
| 455 | return 0; |
| 456 | } |
| 457 | |
| 458 | ret = get_base_addr(pll->instance, drv, &pll_addr); |
| 459 | if (ret != 0) { |
| 460 | ERROR("Failed to detect PLL instance\n"); |
| 461 | return -EINVAL; |
| 462 | } |
| 463 | |
| 464 | dc = (uint32_t)(pll->vco_freq / pdiv->freq); |
| 465 | |
| 466 | config_pll_out_div(pll_addr, pdiv->index, dc); |
| 467 | |
| 468 | return 0; |
| 469 | } |
| 470 | |
Ghennadi Procopciuc | 7004f67 | 2024-06-12 14:44:47 +0300 | [diff] [blame] | 471 | static int cgm_mux_clk_config(uintptr_t cgm_addr, uint32_t mux, uint32_t source, |
| 472 | bool safe_clk) |
| 473 | { |
| 474 | uint32_t css, csc; |
| 475 | |
| 476 | css = mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)); |
| 477 | |
| 478 | /* Already configured */ |
| 479 | if ((MC_CGM_MUXn_CSS_SELSTAT(css) == source) && |
| 480 | (MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SUCCESS) && |
| 481 | ((css & MC_CGM_MUXn_CSS_SWIP) == 0U) && !safe_clk) { |
| 482 | return 0; |
| 483 | } |
| 484 | |
| 485 | /* Ongoing clock switch? */ |
| 486 | while ((mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)) & |
| 487 | MC_CGM_MUXn_CSS_SWIP) != 0U) { |
| 488 | } |
| 489 | |
| 490 | csc = mmio_read_32(CGM_MUXn_CSC(cgm_addr, mux)); |
| 491 | |
| 492 | /* Clear previous source. */ |
| 493 | csc &= ~(MC_CGM_MUXn_CSC_SELCTL_MASK); |
| 494 | |
| 495 | if (!safe_clk) { |
| 496 | /* Select the clock source and trigger the clock switch. */ |
| 497 | csc |= MC_CGM_MUXn_CSC_SELCTL(source) | MC_CGM_MUXn_CSC_CLK_SW; |
| 498 | } else { |
| 499 | /* Switch to safe clock */ |
| 500 | csc |= MC_CGM_MUXn_CSC_SAFE_SW; |
| 501 | } |
| 502 | |
| 503 | mmio_write_32(CGM_MUXn_CSC(cgm_addr, mux), csc); |
| 504 | |
| 505 | /* Wait for configuration bit to auto-clear. */ |
| 506 | while ((mmio_read_32(CGM_MUXn_CSC(cgm_addr, mux)) & |
| 507 | MC_CGM_MUXn_CSC_CLK_SW) != 0U) { |
| 508 | } |
| 509 | |
| 510 | /* Is the clock switch completed? */ |
| 511 | while ((mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)) & |
| 512 | MC_CGM_MUXn_CSS_SWIP) != 0U) { |
| 513 | } |
| 514 | |
| 515 | /* |
| 516 | * Check if the switch succeeded. |
| 517 | * Check switch trigger cause and the source. |
| 518 | */ |
| 519 | css = mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)); |
| 520 | if (!safe_clk) { |
| 521 | if ((MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SUCCESS) && |
| 522 | (MC_CGM_MUXn_CSS_SELSTAT(css) == source)) { |
| 523 | return 0; |
| 524 | } |
| 525 | |
| 526 | ERROR("Failed to change the source of mux %" PRIu32 " to %" PRIu32 " (CGM=%lu)\n", |
| 527 | mux, source, cgm_addr); |
| 528 | } else { |
| 529 | if (((MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SAFE_CLK) || |
| 530 | (MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SAFE_CLK_INACTIVE)) && |
| 531 | ((MC_CGM_MUXn_CSS_SAFE_SW & css) != 0U)) { |
| 532 | return 0; |
| 533 | } |
| 534 | |
| 535 | ERROR("The switch of mux %" PRIu32 " (CGM=%lu) to safe clock failed\n", |
| 536 | mux, cgm_addr); |
| 537 | } |
| 538 | |
| 539 | return -EINVAL; |
| 540 | } |
| 541 | |
| 542 | static int enable_cgm_mux(const struct s32cc_clkmux *mux, |
| 543 | const struct s32cc_clk_drv *drv) |
| 544 | { |
| 545 | uintptr_t cgm_addr = UL(0x0); |
| 546 | uint32_t mux_hw_clk; |
| 547 | int ret; |
| 548 | |
| 549 | ret = get_base_addr(mux->module, drv, &cgm_addr); |
| 550 | if (ret != 0) { |
| 551 | return ret; |
| 552 | } |
| 553 | |
| 554 | mux_hw_clk = (uint32_t)S32CC_CLK_ID(mux->source_id); |
| 555 | |
| 556 | return cgm_mux_clk_config(cgm_addr, mux->index, |
| 557 | mux_hw_clk, false); |
| 558 | } |
| 559 | |
Ghennadi Procopciuc | 96e069c | 2024-09-11 09:29:50 +0300 | [diff] [blame] | 560 | static struct s32cc_clk_obj *get_mux_parent(const struct s32cc_clk_obj *module) |
| 561 | { |
| 562 | const struct s32cc_clkmux *mux = s32cc_obj2clkmux(module); |
| 563 | struct s32cc_clk *clk; |
| 564 | |
| 565 | if (mux == NULL) { |
| 566 | return NULL; |
| 567 | } |
| 568 | |
| 569 | clk = s32cc_get_arch_clk(mux->source_id); |
| 570 | if (clk == NULL) { |
| 571 | ERROR("Invalid parent (%lu) for mux %" PRIu8 "\n", |
| 572 | mux->source_id, mux->index); |
| 573 | return NULL; |
| 574 | } |
| 575 | |
| 576 | return &clk->desc; |
| 577 | } |
| 578 | |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 579 | static int enable_mux(struct s32cc_clk_obj *module, |
Ghennadi Procopciuc | 7004f67 | 2024-06-12 14:44:47 +0300 | [diff] [blame] | 580 | const struct s32cc_clk_drv *drv, |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 581 | unsigned int depth) |
Ghennadi Procopciuc | 7004f67 | 2024-06-12 14:44:47 +0300 | [diff] [blame] | 582 | { |
| 583 | const struct s32cc_clkmux *mux = s32cc_obj2clkmux(module); |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 584 | unsigned int ldepth = depth; |
Ghennadi Procopciuc | 7004f67 | 2024-06-12 14:44:47 +0300 | [diff] [blame] | 585 | const struct s32cc_clk *clk; |
| 586 | int ret = 0; |
| 587 | |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 588 | ret = update_stack_depth(&ldepth); |
Ghennadi Procopciuc | 7004f67 | 2024-06-12 14:44:47 +0300 | [diff] [blame] | 589 | if (ret != 0) { |
| 590 | return ret; |
| 591 | } |
| 592 | |
| 593 | if (mux == NULL) { |
| 594 | return -EINVAL; |
| 595 | } |
| 596 | |
| 597 | clk = s32cc_get_arch_clk(mux->source_id); |
| 598 | if (clk == NULL) { |
| 599 | ERROR("Invalid parent (%lu) for mux %" PRIu8 "\n", |
| 600 | mux->source_id, mux->index); |
| 601 | return -EINVAL; |
| 602 | } |
| 603 | |
| 604 | switch (mux->module) { |
| 605 | /* PLL mux will be enabled by PLL setup */ |
| 606 | case S32CC_ARM_PLL: |
Ghennadi Procopciuc | f8490b8 | 2024-09-11 14:54:57 +0300 | [diff] [blame] | 607 | case S32CC_PERIPH_PLL: |
Ghennadi Procopciuc | 18c2b13 | 2024-09-09 10:24:35 +0300 | [diff] [blame] | 608 | case S32CC_DDR_PLL: |
Ghennadi Procopciuc | 7004f67 | 2024-06-12 14:44:47 +0300 | [diff] [blame] | 609 | break; |
| 610 | case S32CC_CGM1: |
| 611 | ret = enable_cgm_mux(mux, drv); |
| 612 | break; |
Ghennadi Procopciuc | 9dbca85 | 2024-08-05 16:50:52 +0300 | [diff] [blame] | 613 | case S32CC_CGM0: |
| 614 | ret = enable_cgm_mux(mux, drv); |
| 615 | break; |
Ghennadi Procopciuc | 8a4f840 | 2024-09-17 11:22:30 +0300 | [diff] [blame] | 616 | case S32CC_CGM5: |
| 617 | ret = enable_cgm_mux(mux, drv); |
| 618 | break; |
Ghennadi Procopciuc | 7004f67 | 2024-06-12 14:44:47 +0300 | [diff] [blame] | 619 | default: |
| 620 | ERROR("Unknown mux parent type: %d\n", mux->module); |
| 621 | ret = -EINVAL; |
| 622 | break; |
| 623 | }; |
| 624 | |
| 625 | return ret; |
| 626 | } |
| 627 | |
Ghennadi Procopciuc | 96e069c | 2024-09-11 09:29:50 +0300 | [diff] [blame] | 628 | static struct s32cc_clk_obj *get_dfs_parent(const struct s32cc_clk_obj *module) |
| 629 | { |
| 630 | const struct s32cc_dfs *dfs = s32cc_obj2dfs(module); |
| 631 | |
| 632 | if (dfs->parent == NULL) { |
| 633 | ERROR("Failed to identify DFS's parent\n"); |
| 634 | } |
| 635 | |
| 636 | return dfs->parent; |
| 637 | } |
| 638 | |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 639 | static int enable_dfs(struct s32cc_clk_obj *module, |
Ghennadi Procopciuc | 4cd04c5 | 2024-08-05 16:48:49 +0300 | [diff] [blame] | 640 | const struct s32cc_clk_drv *drv, |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 641 | unsigned int depth) |
Ghennadi Procopciuc | 4cd04c5 | 2024-08-05 16:48:49 +0300 | [diff] [blame] | 642 | { |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 643 | unsigned int ldepth = depth; |
Ghennadi Procopciuc | 4cd04c5 | 2024-08-05 16:48:49 +0300 | [diff] [blame] | 644 | int ret = 0; |
| 645 | |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 646 | ret = update_stack_depth(&ldepth); |
Ghennadi Procopciuc | 4cd04c5 | 2024-08-05 16:48:49 +0300 | [diff] [blame] | 647 | if (ret != 0) { |
| 648 | return ret; |
| 649 | } |
| 650 | |
| 651 | return 0; |
| 652 | } |
| 653 | |
| 654 | static struct s32cc_dfs *get_div_dfs(const struct s32cc_dfs_div *dfs_div) |
| 655 | { |
| 656 | const struct s32cc_clk_obj *parent = dfs_div->parent; |
| 657 | |
| 658 | if (parent->type != s32cc_dfs_t) { |
| 659 | ERROR("DFS DIV doesn't have a DFS as parent\n"); |
| 660 | return NULL; |
| 661 | } |
| 662 | |
| 663 | return s32cc_obj2dfs(parent); |
| 664 | } |
| 665 | |
| 666 | static struct s32cc_pll *dfsdiv2pll(const struct s32cc_dfs_div *dfs_div) |
| 667 | { |
| 668 | const struct s32cc_clk_obj *parent; |
| 669 | const struct s32cc_dfs *dfs; |
| 670 | |
| 671 | dfs = get_div_dfs(dfs_div); |
| 672 | if (dfs == NULL) { |
| 673 | return NULL; |
| 674 | } |
| 675 | |
| 676 | parent = dfs->parent; |
| 677 | if (parent->type != s32cc_pll_t) { |
| 678 | return NULL; |
| 679 | } |
| 680 | |
| 681 | return s32cc_obj2pll(parent); |
| 682 | } |
| 683 | |
| 684 | static int get_dfs_mfi_mfn(unsigned long dfs_freq, const struct s32cc_dfs_div *dfs_div, |
| 685 | uint32_t *mfi, uint32_t *mfn) |
| 686 | { |
| 687 | uint64_t factor64, tmp64, ofreq; |
| 688 | uint32_t factor32; |
| 689 | |
| 690 | unsigned long in = dfs_freq; |
| 691 | unsigned long out = dfs_div->freq; |
| 692 | |
| 693 | /** |
| 694 | * factor = (IN / OUT) / 2 |
| 695 | * MFI = integer(factor) |
| 696 | * MFN = (factor - MFI) * 36 |
| 697 | */ |
| 698 | factor64 = ((((uint64_t)in) * FP_PRECISION) / ((uint64_t)out)) / 2ULL; |
| 699 | tmp64 = factor64 / FP_PRECISION; |
| 700 | if (tmp64 > UINT32_MAX) { |
| 701 | return -EINVAL; |
| 702 | } |
| 703 | |
| 704 | factor32 = (uint32_t)tmp64; |
| 705 | *mfi = factor32; |
| 706 | |
| 707 | tmp64 = ((factor64 - ((uint64_t)*mfi * FP_PRECISION)) * 36UL) / FP_PRECISION; |
| 708 | if (tmp64 > UINT32_MAX) { |
| 709 | return -EINVAL; |
| 710 | } |
| 711 | |
| 712 | *mfn = (uint32_t)tmp64; |
| 713 | |
| 714 | /* div_freq = in / (2 * (*mfi + *mfn / 36.0)) */ |
| 715 | factor64 = (((uint64_t)*mfn) * FP_PRECISION) / 36ULL; |
| 716 | factor64 += ((uint64_t)*mfi) * FP_PRECISION; |
| 717 | factor64 *= 2ULL; |
| 718 | ofreq = (((uint64_t)in) * FP_PRECISION) / factor64; |
| 719 | |
| 720 | if (ofreq != dfs_div->freq) { |
| 721 | ERROR("Failed to find MFI and MFN settings for DFS DIV freq %lu\n", |
| 722 | dfs_div->freq); |
| 723 | ERROR("Nearest freq = %" PRIx64 "\n", ofreq); |
| 724 | return -EINVAL; |
| 725 | } |
| 726 | |
| 727 | return 0; |
| 728 | } |
| 729 | |
| 730 | static int init_dfs_port(uintptr_t dfs_addr, uint32_t port, |
| 731 | uint32_t mfi, uint32_t mfn) |
| 732 | { |
| 733 | uint32_t portsr, portolsr; |
| 734 | uint32_t mask, old_mfi, old_mfn; |
| 735 | uint32_t dvport; |
| 736 | bool init_dfs; |
| 737 | |
| 738 | dvport = mmio_read_32(DFS_DVPORTn(dfs_addr, port)); |
| 739 | |
| 740 | old_mfi = DFS_DVPORTn_MFI(dvport); |
| 741 | old_mfn = DFS_DVPORTn_MFN(dvport); |
| 742 | |
| 743 | portsr = mmio_read_32(DFS_PORTSR(dfs_addr)); |
| 744 | portolsr = mmio_read_32(DFS_PORTOLSR(dfs_addr)); |
| 745 | |
| 746 | /* Skip configuration if it's not needed */ |
| 747 | if (((portsr & BIT_32(port)) != 0U) && |
| 748 | ((portolsr & BIT_32(port)) == 0U) && |
| 749 | (mfi == old_mfi) && (mfn == old_mfn)) { |
| 750 | return 0; |
| 751 | } |
| 752 | |
| 753 | init_dfs = (portsr == 0U); |
| 754 | |
| 755 | if (init_dfs) { |
| 756 | mask = DFS_PORTRESET_MASK; |
| 757 | } else { |
| 758 | mask = DFS_PORTRESET_SET(BIT_32(port)); |
| 759 | } |
| 760 | |
| 761 | mmio_write_32(DFS_PORTOLSR(dfs_addr), mask); |
| 762 | mmio_write_32(DFS_PORTRESET(dfs_addr), mask); |
| 763 | |
| 764 | while ((mmio_read_32(DFS_PORTSR(dfs_addr)) & mask) != 0U) { |
| 765 | } |
| 766 | |
| 767 | if (init_dfs) { |
| 768 | mmio_write_32(DFS_CTL(dfs_addr), DFS_CTL_RESET); |
| 769 | } |
| 770 | |
| 771 | mmio_write_32(DFS_DVPORTn(dfs_addr, port), |
| 772 | DFS_DVPORTn_MFI_SET(mfi) | DFS_DVPORTn_MFN_SET(mfn)); |
| 773 | |
| 774 | if (init_dfs) { |
| 775 | /* DFS clk enable programming */ |
| 776 | mmio_clrbits_32(DFS_CTL(dfs_addr), DFS_CTL_RESET); |
| 777 | } |
| 778 | |
| 779 | mmio_clrbits_32(DFS_PORTRESET(dfs_addr), BIT_32(port)); |
| 780 | |
| 781 | while ((mmio_read_32(DFS_PORTSR(dfs_addr)) & BIT_32(port)) != BIT_32(port)) { |
| 782 | } |
| 783 | |
| 784 | portolsr = mmio_read_32(DFS_PORTOLSR(dfs_addr)); |
| 785 | if ((portolsr & DFS_PORTOLSR_LOL(port)) != 0U) { |
| 786 | ERROR("Failed to lock DFS divider\n"); |
| 787 | return -EINVAL; |
| 788 | } |
| 789 | |
| 790 | return 0; |
| 791 | } |
| 792 | |
Ghennadi Procopciuc | 96e069c | 2024-09-11 09:29:50 +0300 | [diff] [blame] | 793 | static struct s32cc_clk_obj * |
| 794 | get_dfs_div_parent(const struct s32cc_clk_obj *module) |
| 795 | { |
| 796 | const struct s32cc_dfs_div *dfs_div = s32cc_obj2dfsdiv(module); |
| 797 | |
| 798 | if (dfs_div->parent == NULL) { |
| 799 | ERROR("Failed to identify DFS divider's parent\n"); |
| 800 | } |
| 801 | |
| 802 | return dfs_div->parent; |
| 803 | } |
| 804 | |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 805 | static int enable_dfs_div(struct s32cc_clk_obj *module, |
Ghennadi Procopciuc | 4cd04c5 | 2024-08-05 16:48:49 +0300 | [diff] [blame] | 806 | const struct s32cc_clk_drv *drv, |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 807 | unsigned int depth) |
Ghennadi Procopciuc | 4cd04c5 | 2024-08-05 16:48:49 +0300 | [diff] [blame] | 808 | { |
| 809 | const struct s32cc_dfs_div *dfs_div = s32cc_obj2dfsdiv(module); |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 810 | unsigned int ldepth = depth; |
Ghennadi Procopciuc | 4cd04c5 | 2024-08-05 16:48:49 +0300 | [diff] [blame] | 811 | const struct s32cc_pll *pll; |
| 812 | const struct s32cc_dfs *dfs; |
| 813 | uintptr_t dfs_addr = 0UL; |
| 814 | uint32_t mfi, mfn; |
| 815 | int ret = 0; |
| 816 | |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 817 | ret = update_stack_depth(&ldepth); |
Ghennadi Procopciuc | 4cd04c5 | 2024-08-05 16:48:49 +0300 | [diff] [blame] | 818 | if (ret != 0) { |
| 819 | return ret; |
| 820 | } |
| 821 | |
| 822 | dfs = get_div_dfs(dfs_div); |
| 823 | if (dfs == NULL) { |
| 824 | return -EINVAL; |
| 825 | } |
| 826 | |
| 827 | pll = dfsdiv2pll(dfs_div); |
| 828 | if (pll == NULL) { |
| 829 | ERROR("Failed to identify DFS divider's parent\n"); |
| 830 | return -EINVAL; |
| 831 | } |
| 832 | |
| 833 | ret = get_base_addr(dfs->instance, drv, &dfs_addr); |
| 834 | if ((ret != 0) || (dfs_addr == 0UL)) { |
| 835 | return -EINVAL; |
| 836 | } |
| 837 | |
| 838 | ret = get_dfs_mfi_mfn(pll->vco_freq, dfs_div, &mfi, &mfn); |
| 839 | if (ret != 0) { |
| 840 | return -EINVAL; |
| 841 | } |
| 842 | |
| 843 | return init_dfs_port(dfs_addr, dfs_div->index, mfi, mfn); |
| 844 | } |
| 845 | |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 846 | typedef int (*enable_clk_t)(struct s32cc_clk_obj *module, |
| 847 | const struct s32cc_clk_drv *drv, |
| 848 | unsigned int depth); |
| 849 | |
Ghennadi Procopciuc | 8a4f840 | 2024-09-17 11:22:30 +0300 | [diff] [blame] | 850 | static int enable_part(struct s32cc_clk_obj *module, |
| 851 | const struct s32cc_clk_drv *drv, |
| 852 | unsigned int depth) |
| 853 | { |
| 854 | const struct s32cc_part *part = s32cc_obj2part(module); |
| 855 | uint32_t part_no = part->partition_id; |
| 856 | |
| 857 | if ((drv->mc_me == 0UL) || (drv->mc_rgm == 0UL) || (drv->rdc == 0UL)) { |
| 858 | return -EINVAL; |
| 859 | } |
| 860 | |
| 861 | return mc_me_enable_partition(drv->mc_me, drv->mc_rgm, drv->rdc, part_no); |
| 862 | } |
| 863 | |
| 864 | static int enable_part_block(struct s32cc_clk_obj *module, |
| 865 | const struct s32cc_clk_drv *drv, |
| 866 | unsigned int depth) |
| 867 | { |
| 868 | const struct s32cc_part_block *block = s32cc_obj2partblock(module); |
| 869 | const struct s32cc_part *part = block->part; |
| 870 | uint32_t part_no = part->partition_id; |
| 871 | unsigned int ldepth = depth; |
| 872 | uint32_t cofb; |
| 873 | int ret; |
| 874 | |
| 875 | ret = update_stack_depth(&ldepth); |
| 876 | if (ret != 0) { |
| 877 | return ret; |
| 878 | } |
| 879 | |
| 880 | if ((block->block >= s32cc_part_block0) && |
| 881 | (block->block <= s32cc_part_block15)) { |
| 882 | cofb = (uint32_t)block->block - (uint32_t)s32cc_part_block0; |
| 883 | mc_me_enable_part_cofb(drv->mc_me, part_no, cofb, block->status); |
| 884 | } else { |
| 885 | ERROR("Unknown partition block type: %d\n", block->block); |
| 886 | return -EINVAL; |
| 887 | } |
| 888 | |
| 889 | return 0; |
| 890 | } |
| 891 | |
| 892 | static struct s32cc_clk_obj * |
| 893 | get_part_block_parent(const struct s32cc_clk_obj *module) |
| 894 | { |
| 895 | const struct s32cc_part_block *block = s32cc_obj2partblock(module); |
| 896 | |
| 897 | return &block->part->desc; |
| 898 | } |
| 899 | |
| 900 | static int enable_module_with_refcount(struct s32cc_clk_obj *module, |
| 901 | const struct s32cc_clk_drv *drv, |
| 902 | unsigned int depth); |
| 903 | |
| 904 | static int enable_part_block_link(struct s32cc_clk_obj *module, |
| 905 | const struct s32cc_clk_drv *drv, |
| 906 | unsigned int depth) |
| 907 | { |
| 908 | const struct s32cc_part_block_link *link = s32cc_obj2partblocklink(module); |
| 909 | struct s32cc_part_block *block = link->block; |
| 910 | unsigned int ldepth = depth; |
| 911 | int ret; |
| 912 | |
| 913 | ret = update_stack_depth(&ldepth); |
| 914 | if (ret != 0) { |
| 915 | return ret; |
| 916 | } |
| 917 | |
| 918 | /* Move the enablement algorithm to partition tree */ |
| 919 | return enable_module_with_refcount(&block->desc, drv, ldepth); |
| 920 | } |
| 921 | |
| 922 | static struct s32cc_clk_obj * |
| 923 | get_part_block_link_parent(const struct s32cc_clk_obj *module) |
| 924 | { |
| 925 | const struct s32cc_part_block_link *link = s32cc_obj2partblocklink(module); |
| 926 | |
| 927 | return link->parent; |
| 928 | } |
| 929 | |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 930 | static int no_enable(struct s32cc_clk_obj *module, |
| 931 | const struct s32cc_clk_drv *drv, |
| 932 | unsigned int depth) |
Ghennadi Procopciuc | 8ab3435 | 2024-06-12 09:25:17 +0300 | [diff] [blame] | 933 | { |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 934 | return 0; |
| 935 | } |
| 936 | |
| 937 | static int exec_cb_with_refcount(enable_clk_t en_cb, struct s32cc_clk_obj *mod, |
| 938 | const struct s32cc_clk_drv *drv, bool leaf_node, |
| 939 | unsigned int depth) |
| 940 | { |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 941 | unsigned int ldepth = depth; |
Ghennadi Procopciuc | 8ab3435 | 2024-06-12 09:25:17 +0300 | [diff] [blame] | 942 | int ret = 0; |
| 943 | |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 944 | if (mod == NULL) { |
| 945 | return 0; |
| 946 | } |
| 947 | |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 948 | ret = update_stack_depth(&ldepth); |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 949 | if (ret != 0) { |
| 950 | return ret; |
| 951 | } |
| 952 | |
| 953 | /* Refcount will be updated as part of the recursivity */ |
| 954 | if (leaf_node) { |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 955 | return en_cb(mod, drv, ldepth); |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 956 | } |
| 957 | |
| 958 | if (mod->refcount == 0U) { |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 959 | ret = en_cb(mod, drv, ldepth); |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 960 | } |
| 961 | |
| 962 | if (ret == 0) { |
| 963 | mod->refcount++; |
| 964 | } |
| 965 | |
| 966 | return ret; |
| 967 | } |
| 968 | |
| 969 | static struct s32cc_clk_obj *get_module_parent(const struct s32cc_clk_obj *module); |
| 970 | |
| 971 | static int enable_module(struct s32cc_clk_obj *module, |
| 972 | const struct s32cc_clk_drv *drv, |
| 973 | unsigned int depth) |
| 974 | { |
| 975 | struct s32cc_clk_obj *parent = get_module_parent(module); |
Ghennadi Procopciuc | 8a4f840 | 2024-09-17 11:22:30 +0300 | [diff] [blame] | 976 | static const enable_clk_t enable_clbs[12] = { |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 977 | [s32cc_clk_t] = no_enable, |
| 978 | [s32cc_osc_t] = enable_osc, |
| 979 | [s32cc_pll_t] = enable_pll, |
| 980 | [s32cc_pll_out_div_t] = enable_pll_div, |
| 981 | [s32cc_clkmux_t] = enable_mux, |
| 982 | [s32cc_shared_clkmux_t] = enable_mux, |
| 983 | [s32cc_dfs_t] = enable_dfs, |
| 984 | [s32cc_dfs_div_t] = enable_dfs_div, |
Ghennadi Procopciuc | 8a4f840 | 2024-09-17 11:22:30 +0300 | [diff] [blame] | 985 | [s32cc_part_t] = enable_part, |
| 986 | [s32cc_part_block_t] = enable_part_block, |
| 987 | [s32cc_part_block_link_t] = enable_part_block_link, |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 988 | }; |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 989 | unsigned int ldepth = depth; |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 990 | uint32_t index; |
| 991 | int ret = 0; |
| 992 | |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 993 | ret = update_stack_depth(&ldepth); |
Ghennadi Procopciuc | 8ab3435 | 2024-06-12 09:25:17 +0300 | [diff] [blame] | 994 | if (ret != 0) { |
| 995 | return ret; |
| 996 | } |
| 997 | |
| 998 | if (drv == NULL) { |
| 999 | return -EINVAL; |
| 1000 | } |
| 1001 | |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 1002 | index = (uint32_t)module->type; |
| 1003 | |
| 1004 | if (index >= ARRAY_SIZE(enable_clbs)) { |
| 1005 | ERROR("Undefined module type: %d\n", module->type); |
| 1006 | return -EINVAL; |
| 1007 | } |
| 1008 | |
| 1009 | if (enable_clbs[index] == NULL) { |
| 1010 | ERROR("Undefined callback for the clock type: %d\n", |
| 1011 | module->type); |
| 1012 | return -EINVAL; |
| 1013 | } |
| 1014 | |
| 1015 | parent = get_module_parent(module); |
| 1016 | |
| 1017 | ret = exec_cb_with_refcount(enable_module, parent, drv, |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 1018 | false, ldepth); |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 1019 | if (ret != 0) { |
| 1020 | return ret; |
| 1021 | } |
| 1022 | |
| 1023 | ret = exec_cb_with_refcount(enable_clbs[index], module, drv, |
Ghennadi Procopciuc | 8ee0fc3 | 2024-09-30 09:39:15 +0300 | [diff] [blame] | 1024 | true, ldepth); |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 1025 | if (ret != 0) { |
| 1026 | return ret; |
Ghennadi Procopciuc | 8ab3435 | 2024-06-12 09:25:17 +0300 | [diff] [blame] | 1027 | } |
| 1028 | |
| 1029 | return ret; |
| 1030 | } |
| 1031 | |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 1032 | static int enable_module_with_refcount(struct s32cc_clk_obj *module, |
| 1033 | const struct s32cc_clk_drv *drv, |
| 1034 | unsigned int depth) |
| 1035 | { |
| 1036 | return exec_cb_with_refcount(enable_module, module, drv, false, depth); |
| 1037 | } |
| 1038 | |
Ghennadi Procopciuc | 3a580e9 | 2024-06-11 18:39:58 +0300 | [diff] [blame] | 1039 | static int s32cc_clk_enable(unsigned long id) |
| 1040 | { |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 1041 | const struct s32cc_clk_drv *drv = get_drv(); |
Ghennadi Procopciuc | 8ab3435 | 2024-06-12 09:25:17 +0300 | [diff] [blame] | 1042 | unsigned int depth = MAX_STACK_DEPTH; |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 1043 | struct s32cc_clk *clk; |
Ghennadi Procopciuc | 8ab3435 | 2024-06-12 09:25:17 +0300 | [diff] [blame] | 1044 | |
| 1045 | clk = s32cc_get_arch_clk(id); |
| 1046 | if (clk == NULL) { |
| 1047 | return -EINVAL; |
| 1048 | } |
| 1049 | |
Ghennadi Procopciuc | 5300040 | 2024-09-09 13:00:26 +0300 | [diff] [blame] | 1050 | return enable_module_with_refcount(&clk->desc, drv, depth); |
Ghennadi Procopciuc | 3a580e9 | 2024-06-11 18:39:58 +0300 | [diff] [blame] | 1051 | } |
| 1052 | |
| 1053 | static void s32cc_clk_disable(unsigned long id) |
| 1054 | { |
| 1055 | } |
| 1056 | |
| 1057 | static bool s32cc_clk_is_enabled(unsigned long id) |
| 1058 | { |
| 1059 | return false; |
| 1060 | } |
| 1061 | |
| 1062 | static unsigned long s32cc_clk_get_rate(unsigned long id) |
| 1063 | { |
| 1064 | return 0; |
| 1065 | } |
| 1066 | |
Ghennadi Procopciuc | d937351 | 2024-06-12 08:09:19 +0300 | [diff] [blame] | 1067 | static int set_module_rate(const struct s32cc_clk_obj *module, |
| 1068 | unsigned long rate, unsigned long *orate, |
| 1069 | unsigned int *depth); |
| 1070 | |
| 1071 | static int set_osc_freq(const struct s32cc_clk_obj *module, unsigned long rate, |
| 1072 | unsigned long *orate, unsigned int *depth) |
| 1073 | { |
| 1074 | struct s32cc_osc *osc = s32cc_obj2osc(module); |
| 1075 | int ret; |
| 1076 | |
| 1077 | ret = update_stack_depth(depth); |
| 1078 | if (ret != 0) { |
| 1079 | return ret; |
| 1080 | } |
| 1081 | |
| 1082 | if ((osc->freq != 0UL) && (rate != osc->freq)) { |
| 1083 | ERROR("Already initialized oscillator. freq = %lu\n", |
| 1084 | osc->freq); |
| 1085 | return -EINVAL; |
| 1086 | } |
| 1087 | |
| 1088 | osc->freq = rate; |
| 1089 | *orate = osc->freq; |
| 1090 | |
| 1091 | return 0; |
| 1092 | } |
| 1093 | |
| 1094 | static int set_clk_freq(const struct s32cc_clk_obj *module, unsigned long rate, |
| 1095 | unsigned long *orate, unsigned int *depth) |
| 1096 | { |
| 1097 | const struct s32cc_clk *clk = s32cc_obj2clk(module); |
| 1098 | int ret; |
| 1099 | |
| 1100 | ret = update_stack_depth(depth); |
| 1101 | if (ret != 0) { |
| 1102 | return ret; |
| 1103 | } |
| 1104 | |
| 1105 | if ((clk->min_freq != 0UL) && (clk->max_freq != 0UL) && |
| 1106 | ((rate < clk->min_freq) || (rate > clk->max_freq))) { |
| 1107 | ERROR("%lu frequency is out of the allowed range: [%lu:%lu]\n", |
| 1108 | rate, clk->min_freq, clk->max_freq); |
| 1109 | return -EINVAL; |
| 1110 | } |
| 1111 | |
| 1112 | if (clk->module != NULL) { |
| 1113 | return set_module_rate(clk->module, rate, orate, depth); |
| 1114 | } |
| 1115 | |
| 1116 | if (clk->pclock != NULL) { |
| 1117 | return set_clk_freq(&clk->pclock->desc, rate, orate, depth); |
| 1118 | } |
| 1119 | |
| 1120 | return -EINVAL; |
| 1121 | } |
| 1122 | |
Ghennadi Procopciuc | 7ad4e23 | 2024-06-12 11:55:32 +0300 | [diff] [blame] | 1123 | static int set_pll_freq(const struct s32cc_clk_obj *module, unsigned long rate, |
| 1124 | unsigned long *orate, unsigned int *depth) |
| 1125 | { |
| 1126 | struct s32cc_pll *pll = s32cc_obj2pll(module); |
| 1127 | int ret; |
| 1128 | |
| 1129 | ret = update_stack_depth(depth); |
| 1130 | if (ret != 0) { |
| 1131 | return ret; |
| 1132 | } |
| 1133 | |
| 1134 | if ((pll->vco_freq != 0UL) && (pll->vco_freq != rate)) { |
| 1135 | ERROR("PLL frequency was already set\n"); |
| 1136 | return -EINVAL; |
| 1137 | } |
| 1138 | |
| 1139 | pll->vco_freq = rate; |
| 1140 | *orate = pll->vco_freq; |
| 1141 | |
| 1142 | return 0; |
| 1143 | } |
| 1144 | |
Ghennadi Procopciuc | de950ef | 2024-06-12 12:00:15 +0300 | [diff] [blame] | 1145 | static int set_pll_div_freq(const struct s32cc_clk_obj *module, unsigned long rate, |
| 1146 | unsigned long *orate, unsigned int *depth) |
| 1147 | { |
| 1148 | struct s32cc_pll_out_div *pdiv = s32cc_obj2plldiv(module); |
| 1149 | const struct s32cc_pll *pll; |
| 1150 | unsigned long prate, dc; |
| 1151 | int ret; |
| 1152 | |
| 1153 | ret = update_stack_depth(depth); |
| 1154 | if (ret != 0) { |
| 1155 | return ret; |
| 1156 | } |
| 1157 | |
| 1158 | if (pdiv->parent == NULL) { |
| 1159 | ERROR("Failed to identify PLL divider's parent\n"); |
| 1160 | return -EINVAL; |
| 1161 | } |
| 1162 | |
| 1163 | pll = s32cc_obj2pll(pdiv->parent); |
| 1164 | if (pll == NULL) { |
| 1165 | ERROR("The parent of the PLL DIV is invalid\n"); |
| 1166 | return -EINVAL; |
| 1167 | } |
| 1168 | |
| 1169 | prate = pll->vco_freq; |
| 1170 | |
| 1171 | /** |
| 1172 | * The PLL is not initialized yet, so let's take a risk |
| 1173 | * and accept the proposed rate. |
| 1174 | */ |
| 1175 | if (prate == 0UL) { |
| 1176 | pdiv->freq = rate; |
| 1177 | *orate = rate; |
| 1178 | return 0; |
| 1179 | } |
| 1180 | |
| 1181 | /* Decline in case the rate cannot fit PLL's requirements. */ |
| 1182 | dc = prate / rate; |
| 1183 | if ((prate / dc) != rate) { |
| 1184 | return -EINVAL; |
| 1185 | } |
| 1186 | |
| 1187 | pdiv->freq = rate; |
| 1188 | *orate = pdiv->freq; |
| 1189 | |
| 1190 | return 0; |
| 1191 | } |
| 1192 | |
Ghennadi Procopciuc | 65739db | 2024-06-12 12:29:54 +0300 | [diff] [blame] | 1193 | static int set_fixed_div_freq(const struct s32cc_clk_obj *module, unsigned long rate, |
| 1194 | unsigned long *orate, unsigned int *depth) |
| 1195 | { |
| 1196 | const struct s32cc_fixed_div *fdiv = s32cc_obj2fixeddiv(module); |
| 1197 | int ret; |
| 1198 | |
| 1199 | ret = update_stack_depth(depth); |
| 1200 | if (ret != 0) { |
| 1201 | return ret; |
| 1202 | } |
| 1203 | |
| 1204 | if (fdiv->parent == NULL) { |
| 1205 | ERROR("The divider doesn't have a valid parent\b"); |
| 1206 | return -EINVAL; |
| 1207 | } |
| 1208 | |
| 1209 | ret = set_module_rate(fdiv->parent, rate * fdiv->rate_div, orate, depth); |
| 1210 | |
| 1211 | /* Update the output rate based on the parent's rate */ |
| 1212 | *orate /= fdiv->rate_div; |
| 1213 | |
| 1214 | return ret; |
| 1215 | } |
| 1216 | |
Ghennadi Procopciuc | 64e0c22 | 2024-06-12 13:05:05 +0300 | [diff] [blame] | 1217 | static int set_mux_freq(const struct s32cc_clk_obj *module, unsigned long rate, |
| 1218 | unsigned long *orate, unsigned int *depth) |
| 1219 | { |
| 1220 | const struct s32cc_clkmux *mux = s32cc_obj2clkmux(module); |
| 1221 | const struct s32cc_clk *clk = s32cc_get_arch_clk(mux->source_id); |
| 1222 | int ret; |
| 1223 | |
| 1224 | ret = update_stack_depth(depth); |
| 1225 | if (ret != 0) { |
| 1226 | return ret; |
| 1227 | } |
| 1228 | |
| 1229 | if (clk == NULL) { |
| 1230 | ERROR("Mux (id:%" PRIu8 ") without a valid source (%lu)\n", |
| 1231 | mux->index, mux->source_id); |
| 1232 | return -EINVAL; |
| 1233 | } |
| 1234 | |
| 1235 | return set_module_rate(&clk->desc, rate, orate, depth); |
| 1236 | } |
| 1237 | |
Ghennadi Procopciuc | 4cd04c5 | 2024-08-05 16:48:49 +0300 | [diff] [blame] | 1238 | static int set_dfs_div_freq(const struct s32cc_clk_obj *module, unsigned long rate, |
| 1239 | unsigned long *orate, unsigned int *depth) |
| 1240 | { |
| 1241 | struct s32cc_dfs_div *dfs_div = s32cc_obj2dfsdiv(module); |
| 1242 | const struct s32cc_dfs *dfs; |
| 1243 | int ret; |
| 1244 | |
| 1245 | ret = update_stack_depth(depth); |
| 1246 | if (ret != 0) { |
| 1247 | return ret; |
| 1248 | } |
| 1249 | |
| 1250 | if (dfs_div->parent == NULL) { |
| 1251 | ERROR("Failed to identify DFS divider's parent\n"); |
| 1252 | return -EINVAL; |
| 1253 | } |
| 1254 | |
| 1255 | /* Sanity check */ |
| 1256 | dfs = s32cc_obj2dfs(dfs_div->parent); |
| 1257 | if (dfs->parent == NULL) { |
| 1258 | ERROR("Failed to identify DFS's parent\n"); |
| 1259 | return -EINVAL; |
| 1260 | } |
| 1261 | |
| 1262 | if ((dfs_div->freq != 0U) && (dfs_div->freq != rate)) { |
| 1263 | ERROR("DFS DIV frequency was already set to %lu\n", |
| 1264 | dfs_div->freq); |
| 1265 | return -EINVAL; |
| 1266 | } |
| 1267 | |
| 1268 | dfs_div->freq = rate; |
| 1269 | *orate = rate; |
| 1270 | |
| 1271 | return ret; |
| 1272 | } |
| 1273 | |
Ghennadi Procopciuc | d937351 | 2024-06-12 08:09:19 +0300 | [diff] [blame] | 1274 | static int set_module_rate(const struct s32cc_clk_obj *module, |
| 1275 | unsigned long rate, unsigned long *orate, |
| 1276 | unsigned int *depth) |
| 1277 | { |
| 1278 | int ret = 0; |
| 1279 | |
| 1280 | ret = update_stack_depth(depth); |
| 1281 | if (ret != 0) { |
| 1282 | return ret; |
| 1283 | } |
| 1284 | |
Ghennadi Procopciuc | 4cd04c5 | 2024-08-05 16:48:49 +0300 | [diff] [blame] | 1285 | ret = -EINVAL; |
| 1286 | |
Ghennadi Procopciuc | d937351 | 2024-06-12 08:09:19 +0300 | [diff] [blame] | 1287 | switch (module->type) { |
| 1288 | case s32cc_clk_t: |
| 1289 | ret = set_clk_freq(module, rate, orate, depth); |
| 1290 | break; |
| 1291 | case s32cc_osc_t: |
| 1292 | ret = set_osc_freq(module, rate, orate, depth); |
| 1293 | break; |
Ghennadi Procopciuc | 7ad4e23 | 2024-06-12 11:55:32 +0300 | [diff] [blame] | 1294 | case s32cc_pll_t: |
| 1295 | ret = set_pll_freq(module, rate, orate, depth); |
| 1296 | break; |
Ghennadi Procopciuc | de950ef | 2024-06-12 12:00:15 +0300 | [diff] [blame] | 1297 | case s32cc_pll_out_div_t: |
| 1298 | ret = set_pll_div_freq(module, rate, orate, depth); |
| 1299 | break; |
Ghennadi Procopciuc | 65739db | 2024-06-12 12:29:54 +0300 | [diff] [blame] | 1300 | case s32cc_fixed_div_t: |
| 1301 | ret = set_fixed_div_freq(module, rate, orate, depth); |
| 1302 | break; |
Ghennadi Procopciuc | a8be748 | 2024-06-12 09:53:18 +0300 | [diff] [blame] | 1303 | case s32cc_clkmux_t: |
Ghennadi Procopciuc | 64e0c22 | 2024-06-12 13:05:05 +0300 | [diff] [blame] | 1304 | ret = set_mux_freq(module, rate, orate, depth); |
| 1305 | break; |
Ghennadi Procopciuc | 3fa91a9 | 2024-06-12 10:53:06 +0300 | [diff] [blame] | 1306 | case s32cc_shared_clkmux_t: |
Ghennadi Procopciuc | 64e0c22 | 2024-06-12 13:05:05 +0300 | [diff] [blame] | 1307 | ret = set_mux_freq(module, rate, orate, depth); |
Ghennadi Procopciuc | a8be748 | 2024-06-12 09:53:18 +0300 | [diff] [blame] | 1308 | break; |
Ghennadi Procopciuc | 4cd04c5 | 2024-08-05 16:48:49 +0300 | [diff] [blame] | 1309 | case s32cc_dfs_t: |
| 1310 | ERROR("Setting the frequency of a DFS is not allowed!"); |
| 1311 | break; |
| 1312 | case s32cc_dfs_div_t: |
| 1313 | ret = set_dfs_div_freq(module, rate, orate, depth); |
| 1314 | break; |
Ghennadi Procopciuc | d937351 | 2024-06-12 08:09:19 +0300 | [diff] [blame] | 1315 | default: |
Ghennadi Procopciuc | d937351 | 2024-06-12 08:09:19 +0300 | [diff] [blame] | 1316 | break; |
| 1317 | } |
| 1318 | |
| 1319 | return ret; |
| 1320 | } |
| 1321 | |
Ghennadi Procopciuc | 3a580e9 | 2024-06-11 18:39:58 +0300 | [diff] [blame] | 1322 | static int s32cc_clk_set_rate(unsigned long id, unsigned long rate, |
| 1323 | unsigned long *orate) |
| 1324 | { |
Ghennadi Procopciuc | d937351 | 2024-06-12 08:09:19 +0300 | [diff] [blame] | 1325 | unsigned int depth = MAX_STACK_DEPTH; |
| 1326 | const struct s32cc_clk *clk; |
| 1327 | int ret; |
| 1328 | |
| 1329 | clk = s32cc_get_arch_clk(id); |
| 1330 | if (clk == NULL) { |
| 1331 | return -EINVAL; |
| 1332 | } |
| 1333 | |
| 1334 | ret = set_module_rate(&clk->desc, rate, orate, &depth); |
| 1335 | if (ret != 0) { |
| 1336 | ERROR("Failed to set frequency (%lu MHz) for clock %lu\n", |
| 1337 | rate, id); |
| 1338 | } |
| 1339 | |
| 1340 | return ret; |
Ghennadi Procopciuc | 3a580e9 | 2024-06-11 18:39:58 +0300 | [diff] [blame] | 1341 | } |
| 1342 | |
Ghennadi Procopciuc | 96e069c | 2024-09-11 09:29:50 +0300 | [diff] [blame] | 1343 | static struct s32cc_clk_obj *get_no_parent(const struct s32cc_clk_obj *module) |
| 1344 | { |
| 1345 | return NULL; |
| 1346 | } |
| 1347 | |
| 1348 | typedef struct s32cc_clk_obj *(*get_parent_clb_t)(const struct s32cc_clk_obj *clk_obj); |
| 1349 | |
| 1350 | static struct s32cc_clk_obj *get_module_parent(const struct s32cc_clk_obj *module) |
| 1351 | { |
Ghennadi Procopciuc | 8a4f840 | 2024-09-17 11:22:30 +0300 | [diff] [blame] | 1352 | static const get_parent_clb_t parents_clbs[12] = { |
Ghennadi Procopciuc | 96e069c | 2024-09-11 09:29:50 +0300 | [diff] [blame] | 1353 | [s32cc_clk_t] = get_clk_parent, |
| 1354 | [s32cc_osc_t] = get_no_parent, |
| 1355 | [s32cc_pll_t] = get_pll_parent, |
| 1356 | [s32cc_pll_out_div_t] = get_pll_div_parent, |
| 1357 | [s32cc_clkmux_t] = get_mux_parent, |
| 1358 | [s32cc_shared_clkmux_t] = get_mux_parent, |
| 1359 | [s32cc_dfs_t] = get_dfs_parent, |
| 1360 | [s32cc_dfs_div_t] = get_dfs_div_parent, |
Ghennadi Procopciuc | 8a4f840 | 2024-09-17 11:22:30 +0300 | [diff] [blame] | 1361 | [s32cc_part_t] = get_no_parent, |
| 1362 | [s32cc_part_block_t] = get_part_block_parent, |
| 1363 | [s32cc_part_block_link_t] = get_part_block_link_parent, |
Ghennadi Procopciuc | 96e069c | 2024-09-11 09:29:50 +0300 | [diff] [blame] | 1364 | }; |
| 1365 | uint32_t index; |
| 1366 | |
| 1367 | if (module == NULL) { |
| 1368 | return NULL; |
| 1369 | } |
| 1370 | |
| 1371 | index = (uint32_t)module->type; |
| 1372 | |
| 1373 | if (index >= ARRAY_SIZE(parents_clbs)) { |
| 1374 | ERROR("Undefined module type: %d\n", module->type); |
| 1375 | return NULL; |
| 1376 | } |
| 1377 | |
| 1378 | if (parents_clbs[index] == NULL) { |
| 1379 | ERROR("Undefined parent getter for type: %d\n", module->type); |
| 1380 | return NULL; |
| 1381 | } |
| 1382 | |
| 1383 | return parents_clbs[index](module); |
| 1384 | } |
| 1385 | |
Ghennadi Procopciuc | 3a580e9 | 2024-06-11 18:39:58 +0300 | [diff] [blame] | 1386 | static int s32cc_clk_get_parent(unsigned long id) |
| 1387 | { |
Ghennadi Procopciuc | 96e069c | 2024-09-11 09:29:50 +0300 | [diff] [blame] | 1388 | struct s32cc_clk *parent_clk; |
| 1389 | const struct s32cc_clk_obj *parent; |
| 1390 | const struct s32cc_clk *clk; |
| 1391 | unsigned long parent_id; |
| 1392 | int ret; |
| 1393 | |
| 1394 | clk = s32cc_get_arch_clk(id); |
| 1395 | if (clk == NULL) { |
| 1396 | return -EINVAL; |
| 1397 | } |
| 1398 | |
| 1399 | parent = get_module_parent(clk->module); |
| 1400 | if (parent == NULL) { |
| 1401 | return -EINVAL; |
| 1402 | } |
| 1403 | |
| 1404 | parent_clk = s32cc_obj2clk(parent); |
| 1405 | if (parent_clk == NULL) { |
| 1406 | return -EINVAL; |
| 1407 | } |
| 1408 | |
| 1409 | ret = s32cc_get_clk_id(parent_clk, &parent_id); |
| 1410 | if (ret != 0) { |
| 1411 | return ret; |
| 1412 | } |
| 1413 | |
| 1414 | if (parent_id > (unsigned long)INT_MAX) { |
| 1415 | return -E2BIG; |
| 1416 | } |
| 1417 | |
| 1418 | return (int)parent_id; |
Ghennadi Procopciuc | 3a580e9 | 2024-06-11 18:39:58 +0300 | [diff] [blame] | 1419 | } |
| 1420 | |
| 1421 | static int s32cc_clk_set_parent(unsigned long id, unsigned long parent_id) |
| 1422 | { |
Ghennadi Procopciuc | 12e7a2c | 2024-06-12 10:02:07 +0300 | [diff] [blame] | 1423 | const struct s32cc_clk *parent; |
| 1424 | const struct s32cc_clk *clk; |
| 1425 | bool valid_source = false; |
| 1426 | struct s32cc_clkmux *mux; |
| 1427 | uint8_t i; |
| 1428 | |
| 1429 | clk = s32cc_get_arch_clk(id); |
| 1430 | if (clk == NULL) { |
| 1431 | return -EINVAL; |
| 1432 | } |
| 1433 | |
| 1434 | parent = s32cc_get_arch_clk(parent_id); |
| 1435 | if (parent == NULL) { |
| 1436 | return -EINVAL; |
| 1437 | } |
| 1438 | |
| 1439 | if (!is_s32cc_clk_mux(clk)) { |
| 1440 | ERROR("Clock %lu is not a mux\n", id); |
| 1441 | return -EINVAL; |
| 1442 | } |
| 1443 | |
| 1444 | mux = s32cc_clk2mux(clk); |
| 1445 | if (mux == NULL) { |
| 1446 | ERROR("Failed to cast clock %lu to clock mux\n", id); |
| 1447 | return -EINVAL; |
| 1448 | } |
| 1449 | |
| 1450 | for (i = 0; i < mux->nclks; i++) { |
| 1451 | if (mux->clkids[i] == parent_id) { |
| 1452 | valid_source = true; |
| 1453 | break; |
| 1454 | } |
| 1455 | } |
| 1456 | |
| 1457 | if (!valid_source) { |
| 1458 | ERROR("Clock %lu is not a valid clock for mux %lu\n", |
| 1459 | parent_id, id); |
| 1460 | return -EINVAL; |
| 1461 | } |
| 1462 | |
| 1463 | mux->source_id = parent_id; |
| 1464 | |
| 1465 | return 0; |
Ghennadi Procopciuc | 3a580e9 | 2024-06-11 18:39:58 +0300 | [diff] [blame] | 1466 | } |
| 1467 | |
Ghennadi Procopciuc | 514c738 | 2024-11-26 16:39:41 +0200 | [diff] [blame^] | 1468 | static int s32cc_clk_mmap_regs(const struct s32cc_clk_drv *drv) |
| 1469 | { |
| 1470 | const uintptr_t base_addrs[11] = { |
| 1471 | drv->fxosc_base, |
| 1472 | drv->armpll_base, |
| 1473 | drv->periphpll_base, |
| 1474 | drv->armdfs_base, |
| 1475 | drv->cgm0_base, |
| 1476 | drv->cgm1_base, |
| 1477 | drv->cgm5_base, |
| 1478 | drv->ddrpll_base, |
| 1479 | drv->mc_me, |
| 1480 | drv->mc_rgm, |
| 1481 | drv->rdc, |
| 1482 | }; |
| 1483 | size_t i; |
| 1484 | int ret; |
| 1485 | |
| 1486 | for (i = 0U; i < ARRAY_SIZE(base_addrs); i++) { |
| 1487 | ret = mmap_add_dynamic_region(base_addrs[i], base_addrs[i], |
| 1488 | PAGE_SIZE, |
| 1489 | MT_DEVICE | MT_RW | MT_SECURE); |
| 1490 | if (ret != 0) { |
| 1491 | ERROR("Failed to map clock module 0x%" PRIuPTR "\n", |
| 1492 | base_addrs[i]); |
| 1493 | return ret; |
| 1494 | } |
| 1495 | } |
| 1496 | |
| 1497 | return 0; |
| 1498 | } |
| 1499 | |
| 1500 | int s32cc_clk_register_drv(void) |
Ghennadi Procopciuc | 3a580e9 | 2024-06-11 18:39:58 +0300 | [diff] [blame] | 1501 | { |
| 1502 | static const struct clk_ops s32cc_clk_ops = { |
| 1503 | .enable = s32cc_clk_enable, |
| 1504 | .disable = s32cc_clk_disable, |
| 1505 | .is_enabled = s32cc_clk_is_enabled, |
| 1506 | .get_rate = s32cc_clk_get_rate, |
| 1507 | .set_rate = s32cc_clk_set_rate, |
| 1508 | .get_parent = s32cc_clk_get_parent, |
| 1509 | .set_parent = s32cc_clk_set_parent, |
| 1510 | }; |
Ghennadi Procopciuc | 514c738 | 2024-11-26 16:39:41 +0200 | [diff] [blame^] | 1511 | const struct s32cc_clk_drv *drv; |
Ghennadi Procopciuc | 3a580e9 | 2024-06-11 18:39:58 +0300 | [diff] [blame] | 1512 | |
| 1513 | clk_register(&s32cc_clk_ops); |
Ghennadi Procopciuc | 514c738 | 2024-11-26 16:39:41 +0200 | [diff] [blame^] | 1514 | |
| 1515 | drv = get_drv(); |
| 1516 | if (drv == NULL) { |
| 1517 | return -EINVAL; |
| 1518 | } |
| 1519 | |
| 1520 | return s32cc_clk_mmap_regs(drv); |
Ghennadi Procopciuc | 3a580e9 | 2024-06-11 18:39:58 +0300 | [diff] [blame] | 1521 | } |
| 1522 | |