Soby Mathew | 5541bb3 | 2014-09-22 14:13:34 +0100 | [diff] [blame] | 1 | ARM CPU Specific Build Macros |
| 2 | ============================= |
| 3 | |
| 4 | Contents |
| 5 | -------- |
| 6 | |
| 7 | 1. Introduction |
| 8 | 2. CPU Errata Workarounds |
| 9 | 3. CPU Specific optimizations |
| 10 | |
| 11 | 1. Introduction |
| 12 | ---------------- |
| 13 | |
| 14 | This document describes the various build options present in the CPU specific |
| 15 | operations framework to enable errata workarounds and to enable optimizations |
| 16 | for a specific CPU on a platform. |
| 17 | |
| 18 | 2. CPU Errata Workarounds |
| 19 | -------------------------- |
Soby Mathew | 3fd5ddf | 2014-08-18 16:57:56 +0100 | [diff] [blame] | 20 | |
Sandrine Bailleux | 4480425 | 2014-08-06 11:27:23 +0100 | [diff] [blame] | 21 | ARM Trusted Firmware exports a series of build flags which control the |
Soby Mathew | 3fd5ddf | 2014-08-18 16:57:56 +0100 | [diff] [blame] | 22 | errata workarounds that are applied to each CPU by the reset handler. The |
| 23 | errata details can be found in the CPU specifc errata documents published |
| 24 | by ARM. The errata workarounds are implemented for a particular revision |
Soby Mathew | 7395a72 | 2014-09-22 12:11:36 +0100 | [diff] [blame] | 25 | or a set of processor revisions. This is checked by reset handler at runtime. |
Soby Mathew | 3fd5ddf | 2014-08-18 16:57:56 +0100 | [diff] [blame] | 26 | Each errata workaround is identified by its `ID` as specified in the processor's |
| 27 | errata notice document. The format of the define used to enable/disable the |
| 28 | errata is `ERRATA_<Processor name>_<ID>` where the `Processor name` |
| 29 | is either `A57` for the `Cortex_A57` CPU or `A53` for `Cortex_A53` CPU. |
| 30 | |
| 31 | All workarounds are disabled by default. The platform is reponsible for |
| 32 | enabling these workarounds according to its requirement by defining the |
Soby Mathew | 7395a72 | 2014-09-22 12:11:36 +0100 | [diff] [blame] | 33 | errata workaround build flags in the platform specific makefile. In case |
| 34 | these workarounds are enabled for the wrong CPU revision then the errata |
| 35 | workaround is not applied. In the DEBUG build, this is indicated by |
| 36 | printing a warning to the crash console. |
Soby Mathew | 3fd5ddf | 2014-08-18 16:57:56 +0100 | [diff] [blame] | 37 | |
| 38 | In the current implementation, a platform which has more than 1 variant |
| 39 | with different revisions of a processor has no runtime mechanism available |
| 40 | for it to specify which errata workarounds should be enabled or not. |
| 41 | |
Sandrine Bailleux | 4480425 | 2014-08-06 11:27:23 +0100 | [diff] [blame] | 42 | The value of the build flags are 0 by default, that is, disabled. Any other |
Soby Mathew | 3fd5ddf | 2014-08-18 16:57:56 +0100 | [diff] [blame] | 43 | value will enable it. |
| 44 | |
Soby Mathew | 7395a72 | 2014-09-22 12:11:36 +0100 | [diff] [blame] | 45 | For Cortex-A57, following errata build flags are defined : |
Soby Mathew | 3fd5ddf | 2014-08-18 16:57:56 +0100 | [diff] [blame] | 46 | |
Soby Mathew | 7395a72 | 2014-09-22 12:11:36 +0100 | [diff] [blame] | 47 | * `ERRATA_A57_806969`: This applies errata 806969 workaround to Cortex-A57 |
Soby Mathew | 3fd5ddf | 2014-08-18 16:57:56 +0100 | [diff] [blame] | 48 | CPU. This needs to be enabled only for revision r0p0 of the CPU. |
| 49 | |
Soby Mathew | 7395a72 | 2014-09-22 12:11:36 +0100 | [diff] [blame] | 50 | * `ERRATA_A57_813420`: This applies errata 813420 workaround to Cortex-A57 |
Soby Mathew | 3fd5ddf | 2014-08-18 16:57:56 +0100 | [diff] [blame] | 51 | CPU. This needs to be enabled only for revision r0p0 of the CPU. |
| 52 | |
Soby Mathew | 5541bb3 | 2014-09-22 14:13:34 +0100 | [diff] [blame] | 53 | 3. CPU Specific optimizations |
| 54 | ------------------------------ |
| 55 | |
| 56 | This section describes some of the optimizations allowed by the CPU micro |
| 57 | architecture that can be enabled by the platform as desired. |
| 58 | |
| 59 | * `SKIP_A57_L1_FLUSH_PWR_DWN`: This flag enables an optimization in the |
| 60 | Cortex-A57 cluster power down sequence by not flushing the Level 1 data |
| 61 | cache. The L1 data cache and the L2 unified cache are inclusive. A flush |
| 62 | of the L2 by set/way flushes any dirty lines from the L1 as well. This |
| 63 | is a known safe deviation from the Cortex-A57 TRM defined power down |
| 64 | sequence. Each Cortex-A57 based platform must make its own decision on |
| 65 | whether to use the optimization. |
| 66 | |
Soby Mathew | 3fd5ddf | 2014-08-18 16:57:56 +0100 | [diff] [blame] | 67 | - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - |
| 68 | |
| 69 | _Copyright (c) 2014, ARM Limited and Contributors. All rights reserved._ |