blob: 3c30c9dd0791d226e8c006605cea360b7c0d66e4 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Arvind Ram Prakash13887ac2024-01-04 15:22:52 -06002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
Sona Mathew07384212022-11-28 13:19:11 -060019#define MIDR_VAR_MASK U(0xf0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020020#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
AlexeiFedorov2f30f102023-03-13 19:37:46 +000088#define ICC_IGRPEN1_EL3 S3_6_C12_C12_7
89#define ICC_IGRPEN0_EL1 S3_0_C12_C12_6
90#define ICC_HPPIR0_EL1 S3_0_C12_C8_2
91#define ICC_HPPIR1_EL1 S3_0_C12_C12_2
92#define ICC_IAR0_EL1 S3_0_C12_C8_0
93#define ICC_IAR1_EL1 S3_0_C12_C12_0
94#define ICC_EOIR0_EL1 S3_0_C12_C8_1
95#define ICC_EOIR1_EL1 S3_0_C12_C12_1
96#define ICC_SGI0R_EL1 S3_0_C12_C11_7
97
98#define ICV_CTRL_EL1 S3_0_C12_C12_4
99#define ICV_IAR1_EL1 S3_0_C12_C12_0
100#define ICV_IGRPEN1_EL1 S3_0_C12_C12_7
101#define ICV_EOIR1_EL1 S3_0_C12_C12_1
102#define ICV_PMR_EL1 S3_0_C4_C6_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200103
104/*******************************************************************************
105 * Generic timer memory mapped registers & offsets
106 ******************************************************************************/
107#define CNTCR_OFF U(0x000)
108#define CNTFID_OFF U(0x020)
109
110#define CNTCR_EN (U(1) << 0)
111#define CNTCR_HDBG (U(1) << 1)
112#define CNTCR_FCREQ(x) ((x) << 8)
113
114/*******************************************************************************
115 * System register bit definitions
116 ******************************************************************************/
117/* CLIDR definitions */
118#define LOUIS_SHIFT U(21)
119#define LOC_SHIFT U(24)
120#define CLIDR_FIELD_WIDTH U(3)
121
122/* CSSELR definitions */
123#define LEVEL_SHIFT U(1)
124
125/* Data cache set/way op type defines */
126#define DCISW U(0x0)
127#define DCCISW U(0x1)
128#define DCCSW U(0x2)
129
130/* ID_AA64PFR0_EL1 definitions */
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500131#define ID_AA64PFR0_EL0_SHIFT U(0)
132#define ID_AA64PFR0_EL1_SHIFT U(4)
133#define ID_AA64PFR0_EL2_SHIFT U(8)
134#define ID_AA64PFR0_EL3_SHIFT U(12)
135#define ID_AA64PFR0_AMU_SHIFT U(44)
136#define ID_AA64PFR0_AMU_LENGTH U(4)
137#define ID_AA64PFR0_AMU_MASK ULL(0xf)
138#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
139#define ID_AA64PFR0_AMU_V1 U(0x1)
140#define ID_AA64PFR0_AMU_V1P1 U(0x2)
141#define ID_AA64PFR0_ELX_MASK ULL(0xf)
142#define ID_AA64PFR0_SVE_SHIFT U(32)
143#define ID_AA64PFR0_SVE_WIDTH U(4)
144#define ID_AA64PFR0_SVE_MASK ULL(0xf)
145#define ID_AA64PFR0_SVE_LENGTH U(4)
146#define ID_AA64PFR0_MPAM_SHIFT U(40)
147#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
148#define ID_AA64PFR0_DIT_SHIFT U(48)
149#define ID_AA64PFR0_DIT_MASK ULL(0xf)
150#define ID_AA64PFR0_DIT_LENGTH U(4)
151#define ID_AA64PFR0_DIT_SUPPORTED U(1)
152#define ID_AA64PFR0_CSV2_SHIFT U(56)
153#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
154#define ID_AA64PFR0_CSV2_WIDTH U(4)
155#define ID_AA64PFR0_CSV2_NOT_SUPPORTED ULL(0x0)
156#define ID_AA64PFR0_CSV2_SUPPORTED ULL(0x1)
157#define ID_AA64PFR0_CSV2_2_SUPPORTED ULL(0x2)
Mark Dykes16b71692021-09-15 14:13:55 -0500158#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
159#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
160#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
161#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
162#define ID_AA64PFR0_FEAT_RME_V1 U(1)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500163#define ID_AA64PFR0_RAS_MASK ULL(0xf)
164#define ID_AA64PFR0_RAS_SHIFT U(28)
165#define ID_AA64PFR0_RAS_WIDTH U(4)
166#define ID_AA64PFR0_RAS_NOT_SUPPORTED ULL(0x0)
167#define ID_AA64PFR0_RAS_SUPPORTED ULL(0x1)
168#define ID_AA64PFR0_RASV1P1_SUPPORTED ULL(0x2)
169#define ID_AA64PFR0_GIC_SHIFT U(24)
170#define ID_AA64PFR0_GIC_WIDTH U(4)
171#define ID_AA64PFR0_GIC_MASK ULL(0xf)
172#define ID_AA64PFR0_GIC_NOT_SUPPORTED ULL(0x0)
173#define ID_AA64PFR0_GICV3_GICV4_SUPPORTED ULL(0x1)
174#define ID_AA64PFR0_GICV4_1_SUPPORTED ULL(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200175
176/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
Manish V Badarkhe41bce212022-11-17 12:34:40 +0000177#define ID_AA64DFR0_PMS_SHIFT U(32)
178#define ID_AA64DFR0_PMS_LENGTH U(4)
179#define ID_AA64DFR0_PMS_MASK ULL(0xf)
180#define ID_AA64DFR0_SPE_NOT_SUPPORTED U(0)
181#define ID_AA64DFR0_SPE U(1)
182#define ID_AA64DFR0_SPE_V1P1 U(2)
183#define ID_AA64DFR0_SPE_V1P2 U(3)
184#define ID_AA64DFR0_SPE_V1P3 U(4)
185#define ID_AA64DFR0_SPE_V1P4 U(5)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200186
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100187/* ID_AA64DFR0_EL1.DEBUG definitions */
188#define ID_AA64DFR0_DEBUG_SHIFT U(0)
189#define ID_AA64DFR0_DEBUG_LENGTH U(4)
190#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100191#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
192 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100193#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
194#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
195#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
196#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
Arvind Ram Prakash2f2c9592024-06-06 16:34:28 -0500197#define ID_AA64DFR0_V8_9_DEBUG_ARCH_SUPPORTED U(0xb)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100198
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100199/* ID_AA64DFR0_EL1.HPMN0 definitions */
200#define ID_AA64DFR0_HPMN0_SHIFT U(60)
201#define ID_AA64DFR0_HPMN0_MASK ULL(0xf)
202#define ID_AA64DFR0_HPMN0_SUPPORTED ULL(1)
203
johpow018c3da8b2022-01-31 18:14:41 -0600204/* ID_AA64DFR0_EL1.BRBE definitions */
205#define ID_AA64DFR0_BRBE_SHIFT U(52)
206#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
207#define ID_AA64DFR0_BRBE_SUPPORTED ULL(1)
208
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100209/* ID_AA64DFR0_EL1.TraceBuffer definitions */
210#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
211#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
212#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
213
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100214/* ID_DFR0_EL1.Tracefilt definitions */
215#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
216#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
217#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
218
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100219/* ID_AA64DFR0_EL1.PMUVer definitions */
220#define ID_AA64DFR0_PMUVER_SHIFT U(8)
221#define ID_AA64DFR0_PMUVER_MASK ULL(0xf)
222#define ID_AA64DFR0_PMUVER_NOT_SUPPORTED ULL(0)
223
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100224/* ID_AA64DFR0_EL1.TraceVer definitions */
225#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
226#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
227#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
228
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200229#define EL_IMPL_NONE ULL(0)
230#define EL_IMPL_A64ONLY ULL(1)
231#define EL_IMPL_A64_A32 ULL(2)
232
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500233/* ID_AA64ISAR0_EL1 definitions */
234#define ID_AA64ISAR0_EL1 S3_0_C0_C6_0
235#define ID_AA64ISAR0_TLB_MASK ULL(0xf)
236#define ID_AA64ISAR0_TLB_SHIFT U(56)
237#define ID_AA64ISAR0_TLB_WIDTH U(4)
238#define ID_AA64ISAR0_TLBIRANGE_SUPPORTED ULL(0x2)
239#define ID_AA64ISAR0_TLB_NOT_SUPPORTED ULL(0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200240
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100241/* ID_AA64ISAR1_EL1 definitions */
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500242#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
243#define ID_AA64ISAR1_GPI_SHIFT U(28)
244#define ID_AA64ISAR1_GPI_WIDTH U(4)
245#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
246#define ID_AA64ISAR1_GPA_SHIFT U(24)
247#define ID_AA64ISAR1_GPA_WIDTH U(4)
248#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
249#define ID_AA64ISAR1_API_SHIFT U(8)
250#define ID_AA64ISAR1_API_WIDTH U(4)
251#define ID_AA64ISAR1_API_MASK ULL(0xf)
252#define ID_AA64ISAR1_APA_SHIFT U(4)
253#define ID_AA64ISAR1_APA_WIDTH U(4)
254#define ID_AA64ISAR1_APA_MASK ULL(0xf)
255#define ID_AA64ISAR1_SPECRES_MASK ULL(0xf)
256#define ID_AA64ISAR1_SPECRES_SHIFT U(40)
257#define ID_AA64ISAR1_SPECRES_WIDTH U(4)
258#define ID_AA64ISAR1_SPECRES_NOT_SUPPORTED ULL(0x0)
259#define ID_AA64ISAR1_SPECRES_SUPPORTED ULL(0x1)
260#define ID_AA64ISAR1_DPB_MASK ULL(0xf)
261#define ID_AA64ISAR1_DPB_SHIFT U(0)
262#define ID_AA64ISAR1_DPB_WIDTH U(4)
263#define ID_AA64ISAR1_DPB_NOT_SUPPORTED ULL(0x0)
264#define ID_AA64ISAR1_DPB_SUPPORTED ULL(0x1)
265#define ID_AA64ISAR1_DPB2_SUPPORTED ULL(0x2)
266#define ID_AA64ISAR1_LS64_MASK ULL(0xf)
267#define ID_AA64ISAR1_LS64_SHIFT U(60)
268#define ID_AA64ISAR1_LS64_WIDTH U(4)
269#define ID_AA64ISAR1_LS64_NOT_SUPPORTED ULL(0x0)
270#define ID_AA64ISAR1_LS64_SUPPORTED ULL(0x1)
271#define ID_AA64ISAR1_LS64_V_SUPPORTED ULL(0x2)
272#define ID_AA64ISAR1_LS64_ACCDATA_SUPPORTED ULL(0x3)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100273
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000274/* ID_AA64ISAR2_EL1 definitions */
275#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
276#define ID_AA64ISAR2_WFXT_MASK ULL(0xf)
277#define ID_AA64ISAR2_WFXT_SHIFT U(0x0)
278#define ID_AA64ISAR2_WFXT_SUPPORTED ULL(0x2)
Juan Pablo Condeebd1b692022-06-30 17:47:35 -0400279#define ID_AA64ISAR2_GPA3_SHIFT U(8)
280#define ID_AA64ISAR2_GPA3_MASK ULL(0xf)
281#define ID_AA64ISAR2_APA3_SHIFT U(12)
282#define ID_AA64ISAR2_APA3_MASK ULL(0xf)
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000283
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000284/* ID_AA64MMFR0_EL1 definitions */
285#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
286#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
287
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200288#define PARANGE_0000 U(32)
289#define PARANGE_0001 U(36)
290#define PARANGE_0010 U(40)
291#define PARANGE_0011 U(42)
292#define PARANGE_0100 U(44)
293#define PARANGE_0101 U(48)
294#define PARANGE_0110 U(52)
295
Jimmy Brisson945095a2020-04-16 10:54:59 -0500296#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
297#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
298#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
299#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
300#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
301
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500302#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
303#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
304#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
305#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
Arvind Ram Prakash94963d42024-06-13 17:19:56 -0500306#define ID_AA64MMFR0_EL1_FGT2_SUPPORTED ULL(0x2)
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500307
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200308#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100309#define ID_AA64MMFR0_EL1_TGRAN4_WIDTH U(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200310#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
311#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100312#define ID_AA64MMFR0_EL1_TGRAN4_52B_SUPPORTED ULL(0x1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200313#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
314
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100315#define ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT U(40)
316#define ID_AA64MMFR0_EL1_TGRAN4_2_WIDTH U(4)
317#define ID_AA64MMFR0_EL1_TGRAN4_2_MASK ULL(0xf)
318#define ID_AA64MMFR0_EL1_TGRAN4_2_AS_1 ULL(0x0)
319#define ID_AA64MMFR0_EL1_TGRAN4_2_NOT_SUPPORTED ULL(0x1)
320#define ID_AA64MMFR0_EL1_TGRAN4_2_SUPPORTED ULL(0x2)
321#define ID_AA64MMFR0_EL1_TGRAN4_2_52B_SUPPORTED ULL(0x3)
322
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200323#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100324#define ID_AA64MMFR0_EL1_TGRAN64_WIDTH U(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200325#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
326#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
327#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
328
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100329#define ID_AA64MMFR0_EL1_TGRAN64_2_SHIFT U(36)
330#define ID_AA64MMFR0_EL1_TGRAN64_2_WIDTH U(4)
331#define ID_AA64MMFR0_EL1_TGRAN64_2_MASK ULL(0xf)
332#define ID_AA64MMFR0_EL1_TGRAN64_2_AS_1 ULL(0x0)
333#define ID_AA64MMFR0_EL1_TGRAN64_2_NOT_SUPPORTED ULL(0x1)
334#define ID_AA64MMFR0_EL1_TGRAN64_2_SUPPORTED ULL(0x2)
335
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200336#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100337#define ID_AA64MMFR0_EL1_TGRAN16_WIDTH U(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200338#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
339#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
340#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100341#define ID_AA64MMFR0_EL1_TGRAN16_52B_SUPPORTED ULL(0x2)
342
343#define ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT U(32)
344#define ID_AA64MMFR0_EL1_TGRAN16_2_WIDTH U(4)
345#define ID_AA64MMFR0_EL1_TGRAN16_2_MASK ULL(0xf)
346#define ID_AA64MMFR0_EL1_TGRAN16_2_AS_1 ULL(0x0)
347#define ID_AA64MMFR0_EL1_TGRAN16_2_NOT_SUPPORTED ULL(0x1)
348#define ID_AA64MMFR0_EL1_TGRAN16_2_SUPPORTED ULL(0x2)
349#define ID_AA64MMFR0_EL1_TGRAN16_2_52B_SUPPORTED ULL(0x3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200350
Daniel Boulby39e4df22021-02-02 19:27:41 +0000351/* ID_AA64MMFR1_EL1 definitions */
352#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
353#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500354#define ID_AA64MMFR1_EL1_PAN_WIDTH U(4)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000355#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
356#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
357#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
johpow01d0bbe6e2021-11-11 16:13:32 -0600358#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
359#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
360#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
361#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000362#define ID_AA64MMFR1_EL1_AFP_SHIFT U(44)
363#define ID_AA64MMFR1_EL1_AFP_MASK ULL(0xf)
364#define ID_AA64MMFR1_EL1_AFP_SUPPORTED ULL(0x1)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500365#define ID_AA64MMFR1_EL1_LO_SHIFT U(16)
366#define ID_AA64MMFR1_EL1_LO_MASK ULL(0xf)
367#define ID_AA64MMFR1_EL1_LO_WIDTH U(4)
368#define ID_AA64MMFR1_EL1_LOR_NOT_SUPPORTED ULL(0x0)
369#define ID_AA64MMFR1_EL1_LOR_SUPPORTED ULL(0x1)
370
Daniel Boulby39e4df22021-02-02 19:27:41 +0000371
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000372/* ID_AA64MMFR2_EL1 definitions */
373#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000374
375#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
376#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
377
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000378#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
379#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
380
381/* ID_AA64PFR1_EL1 definitions */
382#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
383#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
384
385#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
386
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100387#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
388#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
389
390#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
391
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200392#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
393#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
394
Juan Pablo Conde9303f4d2022-07-25 16:38:01 -0400395#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
396#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK ULL(0xf)
397
398#define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED ULL(0x1)
399#define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED ULL(0x0)
400
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500401#define ID_AA64PFR1_CSV2_FRAC_MASK ULL(0xf)
402#define ID_AA64PFR1_CSV2_FRAC_SHIFT U(32)
403#define ID_AA64PFR1_CSV2_FRAC_WIDTH U(4)
404#define ID_AA64PFR1_CSV2_1P1_SUPPORTED ULL(0x1)
405#define ID_AA64PFR1_CSV2_1P2_SUPPORTED ULL(0x2)
406
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200407#define MTE_UNIMPLEMENTED ULL(0)
408#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
409#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
410
Jayanth Dodderi Chidanandb3ffd3c2023-02-13 12:15:11 +0000411#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
412#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
Arunachalam Ganapathy1768e592023-05-23 13:28:38 +0100413#define ID_AA64PFR1_EL1_SME_WIDTH ULL(0x4)
Jayanth Dodderi Chidanandb3ffd3c2023-02-13 12:15:11 +0000414#define ID_AA64PFR1_EL1_SME_NOT_SUPPORTED ULL(0x0)
415#define ID_AA64PFR1_EL1_SME_SUPPORTED ULL(0x1)
Jayanth Dodderi Chidanand95d5d272023-01-16 17:58:47 +0000416#define ID_AA64PFR1_EL1_SME2_SUPPORTED ULL(0x2)
johpow0150ccb552020-11-10 19:22:13 -0600417
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500418#define ID_AA64PFR1_RAS_FRAC_MASK ULL(0xf)
419#define ID_AA64PFR1_RAS_FRAC_SHIFT U(12)
420#define ID_AA64PFR1_RAS_FRAC_WIDTH U(4)
421#define ID_AA64PFR1_RASV1P1_SUPPORTED ULL(0x1)
422
Arvind Ram Prakash13887ac2024-01-04 15:22:52 -0600423#define ID_AA64PFR1_MPAM_FRAC_SHIFT U(16)
424#define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf)
425
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000426/* ID_PFR1_EL1 definitions */
427#define ID_PFR1_VIRTEXT_SHIFT U(12)
428#define ID_PFR1_VIRTEXT_MASK U(0xf)
429#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
430 & ID_PFR1_VIRTEXT_MASK)
431
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200432/* SCTLR definitions */
433#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
434 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
435 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
436
437#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
438 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000439#define SCTLR_AARCH32_EL1_RES1 \
440 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
441 (U(1) << 4) | (U(1) << 3))
442
443#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
444 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
445 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200446
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000447#define SCTLR_M_BIT (ULL(1) << 0)
448#define SCTLR_A_BIT (ULL(1) << 1)
449#define SCTLR_C_BIT (ULL(1) << 2)
450#define SCTLR_SA_BIT (ULL(1) << 3)
451#define SCTLR_SA0_BIT (ULL(1) << 4)
452#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
453#define SCTLR_ITD_BIT (ULL(1) << 7)
454#define SCTLR_SED_BIT (ULL(1) << 8)
455#define SCTLR_UMA_BIT (ULL(1) << 9)
456#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100457#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000458#define SCTLR_DZE_BIT (ULL(1) << 14)
459#define SCTLR_UCT_BIT (ULL(1) << 15)
460#define SCTLR_NTWI_BIT (ULL(1) << 16)
461#define SCTLR_NTWE_BIT (ULL(1) << 18)
462#define SCTLR_WXN_BIT (ULL(1) << 19)
463#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100464#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000465#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000466#define SCTLR_E0E_BIT (ULL(1) << 24)
467#define SCTLR_EE_BIT (ULL(1) << 25)
468#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100469#define SCTLR_EnDA_BIT (ULL(1) << 27)
470#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000471#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000472#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200473#define SCTLR_RESET_VAL SCTLR_EL3_RES1
474
475/* CPACR_El1 definitions */
476#define CPACR_EL1_FPEN(x) ((x) << 20)
477#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
478#define CPACR_EL1_FP_TRAP_ALL U(0x2)
479#define CPACR_EL1_FP_TRAP_NONE U(0x3)
480
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +0100481#define CPACR_EL1_ZEN(x) ((x) << 16)
482#define CPACR_EL1_ZEN_TRAP_EL0 U(0x1)
483#define CPACR_EL1_ZEN_TRAP_ALL U(0x2)
484#define CPACR_EL1_ZEN_TRAP_NONE U(0x3)
485
Arunachalam Ganapathy1768e592023-05-23 13:28:38 +0100486#define CPACR_EL1_SMEN(x) ((x) << 24)
487#define CPACR_EL1_SMEN_TRAP_EL0 U(0x1)
488#define CPACR_EL1_SMEN_TRAP_ALL U(0x2)
489#define CPACR_EL1_SMEN_TRAP_NONE U(0x3)
490
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200491/* SCR definitions */
492#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500493#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200494#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200495#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000496#define SCR_API_BIT (U(1) << 17)
497#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200498#define SCR_TWE_BIT (U(1) << 13)
499#define SCR_TWI_BIT (U(1) << 12)
500#define SCR_ST_BIT (U(1) << 11)
501#define SCR_RW_BIT (U(1) << 10)
502#define SCR_SIF_BIT (U(1) << 9)
503#define SCR_HCE_BIT (U(1) << 8)
504#define SCR_SMD_BIT (U(1) << 7)
505#define SCR_EA_BIT (U(1) << 3)
506#define SCR_FIQ_BIT (U(1) << 2)
507#define SCR_IRQ_BIT (U(1) << 1)
508#define SCR_NS_BIT (U(1) << 0)
509#define SCR_VALID_BIT_MASK U(0x2f8f)
510#define SCR_RESET_VAL SCR_RES1_BITS
511
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000512/* MDCR_EL3 definitions */
513#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100514#define MDCR_SPD32_LEGACY ULL(0x0)
515#define MDCR_SPD32_DISABLE ULL(0x2)
516#define MDCR_SPD32_ENABLE ULL(0x3)
517#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000518#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100519#define MDCR_NSPB_EL1 ULL(0x3)
520#define MDCR_TDOSA_BIT (ULL(1) << 10)
521#define MDCR_TDA_BIT (ULL(1) << 9)
522#define MDCR_TPM_BIT (ULL(1) << 6)
523#define MDCR_SCCD_BIT (ULL(1) << 23)
524#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000525
526/* MDCR_EL2 definitions */
527#define MDCR_EL2_TPMS (U(1) << 14)
528#define MDCR_EL2_E2PB(x) ((x) << 12)
529#define MDCR_EL2_E2PB_EL1 U(0x3)
530#define MDCR_EL2_TDRA_BIT (U(1) << 11)
531#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
532#define MDCR_EL2_TDA_BIT (U(1) << 9)
533#define MDCR_EL2_TDE_BIT (U(1) << 8)
534#define MDCR_EL2_HPME_BIT (U(1) << 7)
535#define MDCR_EL2_TPM_BIT (U(1) << 6)
536#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100537#define MDCR_EL2_HPMN_SHIFT U(0)
538#define MDCR_EL2_HPMN_MASK ULL(0x1f)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000539#define MDCR_EL2_RESET_VAL U(0x0)
540
541/* HSTR_EL2 definitions */
542#define HSTR_EL2_RESET_VAL U(0x0)
543#define HSTR_EL2_T_MASK U(0xff)
544
545/* CNTHP_CTL_EL2 definitions */
546#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
547#define CNTHP_CTL_RESET_VAL U(0x0)
548
549/* VTTBR_EL2 definitions */
550#define VTTBR_RESET_VAL ULL(0x0)
551#define VTTBR_VMID_MASK ULL(0xff)
552#define VTTBR_VMID_SHIFT U(48)
553#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
554#define VTTBR_BADDR_SHIFT U(0)
555
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200556/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500557#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000558#define HCR_API_BIT (ULL(1) << 41)
559#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000560#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000561#define HCR_TGE_BIT (ULL(1) << 27)
562#define HCR_RW_SHIFT U(31)
563#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
564#define HCR_AMO_BIT (ULL(1) << 5)
565#define HCR_IMO_BIT (ULL(1) << 4)
566#define HCR_FMO_BIT (ULL(1) << 3)
567
568/* ISR definitions */
569#define ISR_A_SHIFT U(8)
570#define ISR_I_SHIFT U(7)
571#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200572
573/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000574#define CNTHCTL_RESET_VAL U(0x0)
575#define EVNTEN_BIT (U(1) << 2)
576#define EL1PCEN_BIT (U(1) << 1)
577#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200578
579/* CNTKCTL_EL1 definitions */
580#define EL0PTEN_BIT (U(1) << 9)
581#define EL0VTEN_BIT (U(1) << 8)
582#define EL0PCTEN_BIT (U(1) << 0)
583#define EL0VCTEN_BIT (U(1) << 1)
584#define EVNTEN_BIT (U(1) << 2)
585#define EVNTDIR_BIT (U(1) << 3)
586#define EVNTI_SHIFT U(4)
587#define EVNTI_MASK U(0xf)
588
589/* CPTR_EL2 definitions */
Arunachalam Ganapathy92f18682023-09-02 01:41:28 +0100590#define CPTR_EL2_RES1 ((ULL(1) << 13) | (ULL(1) << 9) | (ULL(0xff)))
Ambroise Vincentfae77722019-03-07 10:17:15 +0000591#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
592#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
593#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600594#define CPTR_EL2_TSM_BIT (ULL(1) << 12)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000595#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
596#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000597#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200598
599/* CPSR/SPSR definitions */
600#define DAIF_FIQ_BIT (U(1) << 0)
601#define DAIF_IRQ_BIT (U(1) << 1)
602#define DAIF_ABT_BIT (U(1) << 2)
603#define DAIF_DBG_BIT (U(1) << 3)
604#define SPSR_DAIF_SHIFT U(6)
605#define SPSR_DAIF_MASK U(0xf)
606
607#define SPSR_AIF_SHIFT U(6)
608#define SPSR_AIF_MASK U(0x7)
609
610#define SPSR_E_SHIFT U(9)
611#define SPSR_E_MASK U(0x1)
612#define SPSR_E_LITTLE U(0x0)
613#define SPSR_E_BIG U(0x1)
614
615#define SPSR_T_SHIFT U(5)
616#define SPSR_T_MASK U(0x1)
617#define SPSR_T_ARM U(0x0)
618#define SPSR_T_THUMB U(0x1)
619
620#define SPSR_M_SHIFT U(4)
621#define SPSR_M_MASK U(0x1)
622#define SPSR_M_AARCH64 U(0x0)
623#define SPSR_M_AARCH32 U(0x1)
624
625#define DISABLE_ALL_EXCEPTIONS \
626 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
627
628#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
629
630/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000631 * RMR_EL3 definitions
632 */
633#define RMR_EL3_RR_BIT (U(1) << 1)
634#define RMR_EL3_AA64_BIT (U(1) << 0)
635
636/*
637 * HI-VECTOR address for AArch32 state
638 */
639#define HI_VECTOR_BASE U(0xFFFF0000)
640
641/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200642 * TCR defintions
643 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000644#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200645#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200646#define TCR_EL1_IPS_SHIFT U(32)
647#define TCR_EL2_PS_SHIFT U(16)
648#define TCR_EL3_PS_SHIFT U(16)
649
650#define TCR_TxSZ_MIN ULL(16)
651#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000652#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200653
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100654#define TCR_T0SZ_SHIFT U(0)
655#define TCR_T1SZ_SHIFT U(16)
656
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200657/* (internal) physical address size bits in EL3/EL1 */
658#define TCR_PS_BITS_4GB ULL(0x0)
659#define TCR_PS_BITS_64GB ULL(0x1)
660#define TCR_PS_BITS_1TB ULL(0x2)
661#define TCR_PS_BITS_4TB ULL(0x3)
662#define TCR_PS_BITS_16TB ULL(0x4)
663#define TCR_PS_BITS_256TB ULL(0x5)
664
665#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
666#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
667#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
668#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
669#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
670#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
671
672#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
673#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
674#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
675#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
676
677#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
678#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
679#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
680#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
681
682#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
683#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
684#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
685
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100686#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
687#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
688#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
689#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
690
691#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
692#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
693#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
694#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
695
696#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
697#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
698#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
699
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200700#define TCR_TG0_SHIFT U(14)
701#define TCR_TG0_MASK ULL(3)
702#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
703#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
704#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
705
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100706#define TCR_TG1_SHIFT U(30)
707#define TCR_TG1_MASK ULL(3)
708#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
709#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
710#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
711
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200712#define TCR_EPD0_BIT (ULL(1) << 7)
713#define TCR_EPD1_BIT (ULL(1) << 23)
714
715#define MODE_SP_SHIFT U(0x0)
716#define MODE_SP_MASK U(0x1)
717#define MODE_SP_EL0 U(0x0)
718#define MODE_SP_ELX U(0x1)
719
720#define MODE_RW_SHIFT U(0x4)
721#define MODE_RW_MASK U(0x1)
722#define MODE_RW_64 U(0x0)
723#define MODE_RW_32 U(0x1)
724
725#define MODE_EL_SHIFT U(0x2)
726#define MODE_EL_MASK U(0x3)
727#define MODE_EL3 U(0x3)
728#define MODE_EL2 U(0x2)
729#define MODE_EL1 U(0x1)
730#define MODE_EL0 U(0x0)
731
732#define MODE32_SHIFT U(0)
733#define MODE32_MASK U(0xf)
734#define MODE32_usr U(0x0)
735#define MODE32_fiq U(0x1)
736#define MODE32_irq U(0x2)
737#define MODE32_svc U(0x3)
738#define MODE32_mon U(0x6)
739#define MODE32_abt U(0x7)
740#define MODE32_hyp U(0xa)
741#define MODE32_und U(0xb)
742#define MODE32_sys U(0xf)
743
744#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
745#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
746#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
747#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
748
749#define SPSR_64(el, sp, daif) \
750 ((MODE_RW_64 << MODE_RW_SHIFT) | \
751 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
752 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
753 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
754
755#define SPSR_MODE32(mode, isa, endian, aif) \
756 ((MODE_RW_32 << MODE_RW_SHIFT) | \
757 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
758 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
759 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
760 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
761
762/*
763 * TTBR Definitions
764 */
765#define TTBR_CNP_BIT ULL(0x1)
766
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000767/*
768 * CTR_EL0 definitions
769 */
770#define CTR_CWG_SHIFT U(24)
771#define CTR_CWG_MASK U(0xf)
772#define CTR_ERG_SHIFT U(20)
773#define CTR_ERG_MASK U(0xf)
774#define CTR_DMINLINE_SHIFT U(16)
775#define CTR_DMINLINE_MASK U(0xf)
776#define CTR_L1IP_SHIFT U(14)
777#define CTR_L1IP_MASK U(0x3)
778#define CTR_IMINLINE_SHIFT U(0)
779#define CTR_IMINLINE_MASK U(0xf)
780
781#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
782
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000783/*
784 * FPCR definitions
785 */
786#define FPCR_FIZ_BIT (ULL(1) << 0)
787#define FPCR_AH_BIT (ULL(1) << 1)
788#define FPCR_NEP_BIT (ULL(1) << 2)
789
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200790/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000791#define CNTP_CTL_ENABLE_SHIFT U(0)
792#define CNTP_CTL_IMASK_SHIFT U(1)
793#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200794
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000795#define CNTP_CTL_ENABLE_MASK U(1)
796#define CNTP_CTL_IMASK_MASK U(1)
797#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200798
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200799/* Exception Syndrome register bits and bobs */
800#define ESR_EC_SHIFT U(26)
801#define ESR_EC_MASK U(0x3f)
802#define ESR_EC_LENGTH U(6)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100803#define ESR_ISS_SHIFT U(0x0)
804#define ESR_ISS_MASK U(0x1ffffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200805#define EC_UNKNOWN U(0x0)
806#define EC_WFE_WFI U(0x1)
807#define EC_AARCH32_CP15_MRC_MCR U(0x3)
808#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
809#define EC_AARCH32_CP14_MRC_MCR U(0x5)
810#define EC_AARCH32_CP14_LDC_STC U(0x6)
811#define EC_FP_SIMD U(0x7)
812#define EC_AARCH32_CP10_MRC U(0x8)
813#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
814#define EC_ILLEGAL U(0xe)
815#define EC_AARCH32_SVC U(0x11)
816#define EC_AARCH32_HVC U(0x12)
817#define EC_AARCH32_SMC U(0x13)
818#define EC_AARCH64_SVC U(0x15)
819#define EC_AARCH64_HVC U(0x16)
820#define EC_AARCH64_SMC U(0x17)
821#define EC_AARCH64_SYS U(0x18)
822#define EC_IABORT_LOWER_EL U(0x20)
823#define EC_IABORT_CUR_EL U(0x21)
824#define EC_PC_ALIGN U(0x22)
825#define EC_DABORT_LOWER_EL U(0x24)
826#define EC_DABORT_CUR_EL U(0x25)
827#define EC_SP_ALIGN U(0x26)
828#define EC_AARCH32_FP U(0x28)
829#define EC_AARCH64_FP U(0x2c)
830#define EC_SERROR U(0x2f)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100831/* Data Fault Status code, not all error codes listed */
832#define ISS_DFSC_MASK U(0x3f)
Shruti Guptab027f572024-01-02 22:00:29 +0000833#define DFSC_L0_ADR_SIZE_FAULT U(0)
Shruti Guptae68494e2023-11-06 11:04:57 +0000834#define DFSC_L0_TRANS_FAULT U(4)
835#define DFSC_L1_TRANS_FAULT U(5)
836#define DFSC_L2_TRANS_FAULT U(6)
837#define DFSC_L3_TRANS_FAULT U(7)
Shruti Guptab027f572024-01-02 22:00:29 +0000838#define DFSC_NO_WALK_SEA U(0x10)
Shruti Guptae68494e2023-11-06 11:04:57 +0000839#define DFSC_L0_SEA U(0x14)
840#define DFSC_L1_SEA U(0x15)
841#define DFSC_L2_SEA U(0x16)
842#define DFSC_L3_SEA U(0x17)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100843#define DFSC_EXT_DABORT U(0x10)
844#define DFSC_GPF_DABORT U(0x28)
Shruti Guptae68494e2023-11-06 11:04:57 +0000845
846/* Instr Fault Status code, not all error codes listed */
847#define ISS_IFSC_MASK U(0x3f)
Shruti Guptab027f572024-01-02 22:00:29 +0000848#define IFSC_L0_ADR_SIZE_FAULT U(0)
Shruti Guptae68494e2023-11-06 11:04:57 +0000849#define IFSC_L0_TRANS_FAULT U(4)
850#define IFSC_L1_TRANS_FAULT U(5)
851#define IFSC_L2_TRANS_FAULT U(6)
852#define IFSC_L3_TRANS_FAULT U(7)
Shruti Guptab027f572024-01-02 22:00:29 +0000853#define IFSC_NO_WALK_SEA U(0x10)
Shruti Guptae68494e2023-11-06 11:04:57 +0000854#define IFSC_L0_SEA U(0x24)
855#define IFSC_L1_SEA U(0x25)
856#define IFSC_L2_SEA U(0x26)
857#define IFSC_L3_SEA U(0x27)
858
nabkah01002e5692022-10-10 12:36:46 +0100859/* ISS encoding an exception from HVC or SVC instruction execution */
860#define ISS_HVC_SMC_IMM16_MASK U(0xffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200861
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000862/*
863 * External Abort bit in Instruction and Data Aborts synchronous exception
864 * syndromes.
865 */
866#define ESR_ISS_EABORT_EA_BIT U(9)
867
868#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100869#define ISS_BITS(x) (((x) >> ESR_ISS_SHIFT) & ESR_ISS_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000870
871/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
872#define RMR_RESET_REQUEST_SHIFT U(0x1)
873#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200874
875/*******************************************************************************
876 * Definitions of register offsets, fields and macros for CPU system
877 * instructions.
878 ******************************************************************************/
879
880#define TLBI_ADDR_SHIFT U(12)
881#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
882#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
883
884/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000885 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
886 * system level implementation of the Generic Timer.
887 ******************************************************************************/
888#define CNTCTLBASE_CNTFRQ U(0x0)
889#define CNTNSAR U(0x4)
890#define CNTNSAR_NS_SHIFT(x) (x)
891
892#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
893#define CNTACR_RPCT_SHIFT U(0x0)
894#define CNTACR_RVCT_SHIFT U(0x1)
895#define CNTACR_RFRQ_SHIFT U(0x2)
896#define CNTACR_RVOFF_SHIFT U(0x3)
897#define CNTACR_RWVT_SHIFT U(0x4)
898#define CNTACR_RWPT_SHIFT U(0x5)
899
900/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200901 * Definitions of register offsets and fields in the CNTBaseN Frame of the
902 * system level implementation of the Generic Timer.
903 ******************************************************************************/
904/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000905#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200906/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000907#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200908/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000909#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200910/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000911#define CNTP_CTL U(0x2c)
912
913/* PMCR_EL0 definitions */
914#define PMCR_EL0_RESET_VAL U(0x0)
915#define PMCR_EL0_N_SHIFT U(11)
916#define PMCR_EL0_N_MASK U(0x1f)
917#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
918#define PMCR_EL0_LC_BIT (U(1) << 6)
919#define PMCR_EL0_DP_BIT (U(1) << 5)
920#define PMCR_EL0_X_BIT (U(1) << 4)
921#define PMCR_EL0_D_BIT (U(1) << 3)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100922#define PMCR_EL0_C_BIT (U(1) << 2)
923#define PMCR_EL0_P_BIT (U(1) << 1)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100924#define PMCR_EL0_E_BIT (U(1) << 0)
925
926/* PMCNTENSET_EL0 definitions */
927#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
928#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
929
930/* PMEVTYPER<n>_EL0 definitions */
931#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000932#define PMEVTYPER_EL0_U_BIT (U(1) << 30)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100933#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000934#define PMEVTYPER_EL0_NSU_BIT (U(1) << 28)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100935#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
936#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
937#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
938#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000939#define PMEVTYPER_EL0_T_BIT (U(1) << 23)
940#define PMEVTYPER_EL0_RLK_BIT (U(1) << 22)
941#define PMEVTYPER_EL0_RLU_BIT (U(1) << 21)
942#define PMEVTYPER_EL0_RLH_BIT (U(1) << 20)
Boyan Karatotevba3f3f32022-10-10 16:33:10 +0100943#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x0000FFFF)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100944
945/* PMCCFILTR_EL0 definitions */
946#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000947#define PMCCFILTR_EL0_U_BIT (U(1) << 30)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100948#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
949#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
950#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100951#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000952#define PMCCFILTR_EL0_T_BIT (U(1) << 23)
953#define PMCCFILTR_EL0_RLK_BIT (U(1) << 22)
954#define PMCCFILTR_EL0_RLU_BIT (U(1) << 21)
955#define PMCCFILTR_EL0_RLH_BIT (U(1) << 20)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100956
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100957/* PMSELR_EL0 definitions */
958#define PMSELR_EL0_SEL_SHIFT U(0)
959#define PMSELR_EL0_SEL_MASK U(0x1f)
960
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100961/* PMU event counter ID definitions */
962#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000963
964/*******************************************************************************
965 * Definitions for system register interface to SVE
966 ******************************************************************************/
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +0100967#define ID_AA64ZFR0_EL1 S3_0_C0_C4_4
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000968
969/* ZCR_EL2 definitions */
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +0100970#define ZCR_EL2 S3_4_C1_C2_0
971#define ZCR_EL2_SVE_VL_SHIFT UL(0)
972#define ZCR_EL2_SVE_VL_WIDTH UL(4)
973
974/* ZCR_EL1 definitions */
975#define ZCR_EL1 S3_0_C1_C2_0
976#define ZCR_EL1_SVE_VL_SHIFT UL(0)
977#define ZCR_EL1_SVE_VL_WIDTH UL(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200978
979/*******************************************************************************
johpow0150ccb552020-11-10 19:22:13 -0600980 * Definitions for system register interface to SME
981 ******************************************************************************/
982#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
983#define SVCR S3_3_C4_C2_2
984#define TPIDR2_EL0 S3_3_C13_C0_5
985#define SMCR_EL2 S3_4_C1_C2_6
986
987/* ID_AA64SMFR0_EL1 definitions */
988#define ID_AA64SMFR0_EL1_FA64_BIT (UL(1) << 63)
989
990/* SVCR definitions */
991#define SVCR_ZA_BIT (U(1) << 1)
992#define SVCR_SM_BIT (U(1) << 0)
993
994/* SMPRI_EL1 definitions */
995#define SMPRI_EL1_PRIORITY_SHIFT U(0)
996#define SMPRI_EL1_PRIORITY_MASK U(0xf)
997
998/* SMPRIMAP_EL2 definitions */
999/* Register is composed of 16 priority map fields of 4 bits numbered 0-15. */
1000#define SMPRIMAP_EL2_MAP_SHIFT(pri) U((pri) * 4)
1001#define SMPRIMAP_EL2_MAP_MASK U(0xf)
1002
1003/* SMCR_ELx definitions */
1004#define SMCR_ELX_LEN_SHIFT U(0)
Arunachalam Ganapathy5b68e202023-06-06 16:31:19 +01001005#define SMCR_ELX_LEN_WIDTH U(4)
1006/*
1007 * SMCR_ELX_RAZ_LEN is defined to find the architecturally permitted SVL. This
1008 * is a combination of RAZ and LEN bit fields.
1009 */
1010#define SMCR_ELX_RAZ_LEN_SHIFT UL(0)
1011#define SMCR_ELX_RAZ_LEN_WIDTH UL(9)
Jayanth Dodderi Chidanand95d5d272023-01-16 17:58:47 +00001012#define SMCR_ELX_EZT0_BIT (U(1) << 30)
johpow0150ccb552020-11-10 19:22:13 -06001013#define SMCR_ELX_FA64_BIT (U(1) << 31)
Arunachalam Ganapathy92f18682023-09-02 01:41:28 +01001014#define SMCR_EL2_RESET_VAL (SMCR_ELX_EZT0_BIT | SMCR_ELX_FA64_BIT)
johpow0150ccb552020-11-10 19:22:13 -06001015
1016/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001017 * Definitions of MAIR encodings for device and normal memory
1018 ******************************************************************************/
1019/*
1020 * MAIR encodings for device memory attributes.
1021 */
1022#define MAIR_DEV_nGnRnE ULL(0x0)
1023#define MAIR_DEV_nGnRE ULL(0x4)
1024#define MAIR_DEV_nGRE ULL(0x8)
1025#define MAIR_DEV_GRE ULL(0xc)
1026
1027/*
1028 * MAIR encodings for normal memory attributes.
1029 *
1030 * Cache Policy
1031 * WT: Write Through
1032 * WB: Write Back
1033 * NC: Non-Cacheable
1034 *
1035 * Transient Hint
1036 * NTR: Non-Transient
1037 * TR: Transient
1038 *
1039 * Allocation Policy
1040 * RA: Read Allocate
1041 * WA: Write Allocate
1042 * RWA: Read and Write Allocate
1043 * NA: No Allocation
1044 */
1045#define MAIR_NORM_WT_TR_WA ULL(0x1)
1046#define MAIR_NORM_WT_TR_RA ULL(0x2)
1047#define MAIR_NORM_WT_TR_RWA ULL(0x3)
1048#define MAIR_NORM_NC ULL(0x4)
1049#define MAIR_NORM_WB_TR_WA ULL(0x5)
1050#define MAIR_NORM_WB_TR_RA ULL(0x6)
1051#define MAIR_NORM_WB_TR_RWA ULL(0x7)
1052#define MAIR_NORM_WT_NTR_NA ULL(0x8)
1053#define MAIR_NORM_WT_NTR_WA ULL(0x9)
1054#define MAIR_NORM_WT_NTR_RA ULL(0xa)
1055#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
1056#define MAIR_NORM_WB_NTR_NA ULL(0xc)
1057#define MAIR_NORM_WB_NTR_WA ULL(0xd)
1058#define MAIR_NORM_WB_NTR_RA ULL(0xe)
1059#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
1060
1061#define MAIR_NORM_OUTER_SHIFT U(4)
1062
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001063#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
1064 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001065
1066/* PAR_EL1 fields */
1067#define PAR_F_SHIFT U(0)
1068#define PAR_F_MASK ULL(0x1)
1069#define PAR_ADDR_SHIFT U(12)
1070#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
1071
1072/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001073 * Definitions for system register interface to SPE
1074 ******************************************************************************/
Manish V Badarkhe589a1122021-12-31 15:20:08 +00001075#define PMSCR_EL1 S3_0_C9_C9_0
1076#define PMSNEVFR_EL1 S3_0_C9_C9_1
1077#define PMSICR_EL1 S3_0_C9_C9_2
1078#define PMSIRR_EL1 S3_0_C9_C9_3
1079#define PMSFCR_EL1 S3_0_C9_C9_4
1080#define PMSEVFR_EL1 S3_0_C9_C9_5
1081#define PMSLATFR_EL1 S3_0_C9_C9_6
1082#define PMSIDR_EL1 S3_0_C9_C9_7
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001083#define PMBLIMITR_EL1 S3_0_C9_C10_0
Manish V Badarkhe589a1122021-12-31 15:20:08 +00001084#define PMBPTR_EL1 S3_0_C9_C10_1
1085#define PMBSR_EL1 S3_0_C9_C10_3
1086#define PMSCR_EL2 S3_4_C9_C9_0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001087
1088/*******************************************************************************
1089 * Definitions for system register interface to MPAM
1090 ******************************************************************************/
1091#define MPAMIDR_EL1 S3_0_C10_C4_4
1092#define MPAM2_EL2 S3_4_C10_C5_0
1093#define MPAMHCR_EL2 S3_4_C10_C4_0
1094#define MPAM3_EL3 S3_6_C10_C5_0
1095
1096/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001097 * Definitions for system register interface to AMU for ARMv8.4 onwards
1098 ******************************************************************************/
1099#define AMCR_EL0 S3_3_C13_C2_0
1100#define AMCFGR_EL0 S3_3_C13_C2_1
1101#define AMCGCR_EL0 S3_3_C13_C2_2
1102#define AMUSERENR_EL0 S3_3_C13_C2_3
1103#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
1104#define AMCNTENSET0_EL0 S3_3_C13_C2_5
1105#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
1106#define AMCNTENSET1_EL0 S3_3_C13_C3_1
1107
1108/* Activity Monitor Group 0 Event Counter Registers */
1109#define AMEVCNTR00_EL0 S3_3_C13_C4_0
1110#define AMEVCNTR01_EL0 S3_3_C13_C4_1
1111#define AMEVCNTR02_EL0 S3_3_C13_C4_2
1112#define AMEVCNTR03_EL0 S3_3_C13_C4_3
1113
1114/* Activity Monitor Group 0 Event Type Registers */
1115#define AMEVTYPER00_EL0 S3_3_C13_C6_0
1116#define AMEVTYPER01_EL0 S3_3_C13_C6_1
1117#define AMEVTYPER02_EL0 S3_3_C13_C6_2
1118#define AMEVTYPER03_EL0 S3_3_C13_C6_3
1119
1120/* Activity Monitor Group 1 Event Counter Registers */
1121#define AMEVCNTR10_EL0 S3_3_C13_C12_0
1122#define AMEVCNTR11_EL0 S3_3_C13_C12_1
1123#define AMEVCNTR12_EL0 S3_3_C13_C12_2
1124#define AMEVCNTR13_EL0 S3_3_C13_C12_3
1125#define AMEVCNTR14_EL0 S3_3_C13_C12_4
1126#define AMEVCNTR15_EL0 S3_3_C13_C12_5
1127#define AMEVCNTR16_EL0 S3_3_C13_C12_6
1128#define AMEVCNTR17_EL0 S3_3_C13_C12_7
1129#define AMEVCNTR18_EL0 S3_3_C13_C13_0
1130#define AMEVCNTR19_EL0 S3_3_C13_C13_1
1131#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
1132#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
1133#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
1134#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
1135#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
1136#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
1137
1138/* Activity Monitor Group 1 Event Type Registers */
1139#define AMEVTYPER10_EL0 S3_3_C13_C14_0
1140#define AMEVTYPER11_EL0 S3_3_C13_C14_1
1141#define AMEVTYPER12_EL0 S3_3_C13_C14_2
1142#define AMEVTYPER13_EL0 S3_3_C13_C14_3
1143#define AMEVTYPER14_EL0 S3_3_C13_C14_4
1144#define AMEVTYPER15_EL0 S3_3_C13_C14_5
1145#define AMEVTYPER16_EL0 S3_3_C13_C14_6
1146#define AMEVTYPER17_EL0 S3_3_C13_C14_7
1147#define AMEVTYPER18_EL0 S3_3_C13_C15_0
1148#define AMEVTYPER19_EL0 S3_3_C13_C15_1
1149#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
1150#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
1151#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
1152#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
1153#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
1154#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
1155
johpow01b7d752a2020-10-08 17:29:11 -05001156/* AMCFGR_EL0 definitions */
1157#define AMCFGR_EL0_NCG_SHIFT U(28)
1158#define AMCFGR_EL0_NCG_MASK U(0xf)
1159
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001160/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -05001161#define AMCGCR_EL0_CG1NC_SHIFT U(8)
1162#define AMCGCR_EL0_CG1NC_LENGTH U(8)
1163#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001164
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001165/* MPAM register definitions */
1166#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001167#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
1168
1169#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1170#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001171
1172#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1173
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001174/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -05001175 * Definitions for system register interface to AMU for ARMv8.6 enhancements
1176 ******************************************************************************/
1177
1178/* Definition for register defining which virtual offsets are implemented. */
1179#define AMCG1IDR_EL0 S3_3_C13_C2_6
1180#define AMCG1IDR_CTR_MASK ULL(0xffff)
1181#define AMCG1IDR_CTR_SHIFT U(0)
1182#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1183#define AMCG1IDR_VOFF_SHIFT U(16)
1184
1185/* New bit added to AMCR_EL0 */
1186#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
1187
1188/* Definitions for virtual offset registers for architected event counters. */
1189/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
1190#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1191#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1192#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1193
1194/* Definitions for virtual offset registers for auxiliary event counters. */
1195#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1196#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1197#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1198#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1199#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1200#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1201#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1202#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1203#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1204#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1205#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1206#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1207#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1208#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1209#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1210#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1211
1212/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001213 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001214 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001215#define DISR_EL1 S3_0_C12_C1_1
1216#define DISR_A_BIT U(31)
1217
1218#define ERRIDR_EL1 S3_0_C5_C3_0
1219#define ERRIDR_MASK U(0xffff)
1220
1221#define ERRSELR_EL1 S3_0_C5_C3_1
1222
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001223/* System register access to Standard Error Record registers */
1224#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001225#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001226#define ERXSTATUS_EL1 S3_0_C5_C4_2
1227#define ERXADDR_EL1 S3_0_C5_C4_3
1228#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001229#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1230#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001231#define ERXMISC0_EL1 S3_0_C5_C5_0
1232#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001233
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001234#define ERXCTLR_ED_BIT (U(1) << 0)
1235#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001236
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001237#define ERXPFGCTL_UC_BIT (U(1) << 1)
1238#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1239#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001240
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001241/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +00001242 * Armv8.1 Registers - Privileged Access Never Registers
1243 ******************************************************************************/
1244#define PAN S3_0_C4_C2_3
1245#define PAN_BIT BIT(22)
1246
1247/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001248 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001249 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001250#define APIAKeyLo_EL1 S3_0_C2_C1_0
1251#define APIAKeyHi_EL1 S3_0_C2_C1_1
1252#define APIBKeyLo_EL1 S3_0_C2_C1_2
1253#define APIBKeyHi_EL1 S3_0_C2_C1_3
1254#define APDAKeyLo_EL1 S3_0_C2_C2_0
1255#define APDAKeyHi_EL1 S3_0_C2_C2_1
1256#define APDBKeyLo_EL1 S3_0_C2_C2_2
1257#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001258#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001259#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001260
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001261/*******************************************************************************
1262 * Armv8.4 Data Independent Timing Registers
1263 ******************************************************************************/
1264#define DIT S3_3_C4_C2_5
1265#define DIT_BIT BIT(24)
1266
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001267/*******************************************************************************
1268 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1269 ******************************************************************************/
1270#define SSBS S3_3_C4_C2_6
1271
Sandrine Bailleux277fb762019-10-08 12:10:45 +02001272/*******************************************************************************
1273 * Armv8.5 - Memory Tagging Extension Registers
1274 ******************************************************************************/
1275#define TFSRE0_EL1 S3_0_C5_C6_1
1276#define TFSR_EL1 S3_0_C5_C6_0
1277#define RGSR_EL1 S3_0_C1_C0_5
1278#define GCR_EL1 S3_0_C1_C0_6
1279
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001280/*******************************************************************************
1281 * Armv8.6 - Fine Grained Virtualization Traps Registers
1282 ******************************************************************************/
1283#define HFGRTR_EL2 S3_4_C1_C1_4
1284#define HFGWTR_EL2 S3_4_C1_C1_5
1285#define HFGITR_EL2 S3_4_C1_C1_6
1286#define HDFGRTR_EL2 S3_4_C3_C1_4
1287#define HDFGWTR_EL2 S3_4_C3_C1_5
1288
Jimmy Brisson945095a2020-04-16 10:54:59 -05001289/*******************************************************************************
Arvind Ram Prakash94963d42024-06-13 17:19:56 -05001290 * Armv8.9 - Fine Grained Virtualization Traps 2 Registers
1291 ******************************************************************************/
1292#define HFGRTR2_EL2 S3_4_C3_C1_2
1293#define HFGWTR2_EL2 S3_4_C3_C1_3
1294#define HFGITR2_EL2 S3_4_C3_C1_7
1295#define HDFGRTR2_EL2 S3_4_C3_C1_0
1296#define HDFGWTR2_EL2 S3_4_C3_C1_1
1297
1298/*******************************************************************************
Jimmy Brisson945095a2020-04-16 10:54:59 -05001299 * Armv8.6 - Enhanced Counter Virtualization Registers
1300 ******************************************************************************/
1301#define CNTPOFF_EL2 S3_4_C14_C0_6
1302
Arvind Ram Prakash2f2c9592024-06-06 16:34:28 -05001303/******************************************************************************
1304 * Armv8.9 - Breakpoint and Watchpoint Selection Register
1305 ******************************************************************************/
1306#define MDSELR_EL1 S2_0_C0_C4_2
1307
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001308/*******************************************************************************
1309 * Armv9.0 - Trace Buffer Extension System Registers
1310 ******************************************************************************/
1311#define TRBLIMITR_EL1 S3_0_C9_C11_0
1312#define TRBPTR_EL1 S3_0_C9_C11_1
1313#define TRBBASER_EL1 S3_0_C9_C11_2
1314#define TRBSR_EL1 S3_0_C9_C11_3
1315#define TRBMAR_EL1 S3_0_C9_C11_4
1316#define TRBTRG_EL1 S3_0_C9_C11_6
1317#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001318
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001319/*******************************************************************************
johpow018c3da8b2022-01-31 18:14:41 -06001320 * FEAT_BRBE - Branch Record Buffer Extension System Registers
1321 ******************************************************************************/
1322
1323#define BRBCR_EL1 S2_1_C9_C0_0
1324#define BRBCR_EL2 S2_4_C9_C0_0
1325#define BRBFCR_EL1 S2_1_C9_C0_1
1326#define BRBTS_EL1 S2_1_C9_C0_2
1327#define BRBINFINJ_EL1 S2_1_C9_C1_0
1328#define BRBSRCINJ_EL1 S2_1_C9_C1_1
1329#define BRBTGTINJ_EL1 S2_1_C9_C1_2
1330#define BRBIDR0_EL1 S2_1_C9_C2_0
1331
1332/*******************************************************************************
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001333 * Armv8.4 - Trace Filter System Registers
1334 ******************************************************************************/
1335#define TRFCR_EL1 S3_0_C1_C2_1
1336#define TRFCR_EL2 S3_4_C1_C2_1
1337
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001338/*******************************************************************************
1339 * Trace System Registers
1340 ******************************************************************************/
1341#define TRCAUXCTLR S2_1_C0_C6_0
1342#define TRCRSR S2_1_C0_C10_0
1343#define TRCCCCTLR S2_1_C0_C14_0
1344#define TRCBBCTLR S2_1_C0_C15_0
1345#define TRCEXTINSELR0 S2_1_C0_C8_4
1346#define TRCEXTINSELR1 S2_1_C0_C9_4
1347#define TRCEXTINSELR2 S2_1_C0_C10_4
1348#define TRCEXTINSELR3 S2_1_C0_C11_4
1349#define TRCCLAIMSET S2_1_c7_c8_6
1350#define TRCCLAIMCLR S2_1_c7_c9_6
1351#define TRCDEVARCH S2_1_c7_c15_6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001352
johpow01d0bbe6e2021-11-11 16:13:32 -06001353/*******************************************************************************
1354 * FEAT_HCX - Extended Hypervisor Configuration Register
1355 ******************************************************************************/
1356#define HCRX_EL2 S3_4_C1_C2_2
Juan Pablo Condebe3bb7e2023-02-22 10:18:14 -06001357#define HCRX_EL2_MSCEn_BIT (UL(1) << 11)
1358#define HCRX_EL2_MCE2_BIT (UL(1) << 10)
1359#define HCRX_EL2_CMOW_BIT (UL(1) << 9)
1360#define HCRX_EL2_VFNMI_BIT (UL(1) << 8)
1361#define HCRX_EL2_VINMI_BIT (UL(1) << 7)
1362#define HCRX_EL2_TALLINT_BIT (UL(1) << 6)
1363#define HCRX_EL2_SMPME_BIT (UL(1) << 5)
johpow01d0bbe6e2021-11-11 16:13:32 -06001364#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1365#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1366#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1367#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1368#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
Juan Pablo Condebe3bb7e2023-02-22 10:18:14 -06001369#define HCRX_EL2_INIT_VAL ULL(0x0)
johpow01d0bbe6e2021-11-11 16:13:32 -06001370
Juan Pablo Condec94fb402023-07-21 17:19:42 -05001371/*******************************************************************************
1372 * PFR0_EL1 - Definitions for AArch32 Processor Feature Register 0
1373 ******************************************************************************/
1374#define ID_PFR0_EL1 S3_0_C0_C1_0
1375#define ID_PFR0_EL1_RAS_MASK ULL(0xf)
1376#define ID_PFR0_EL1_RAS_SHIFT U(28)
1377#define ID_PFR0_EL1_RAS_WIDTH U(4)
1378#define ID_PFR0_EL1_RAS_SUPPORTED ULL(0x1)
1379#define ID_PFR0_EL1_RASV1P1_SUPPORTED ULL(0x2)
1380
1381/*******************************************************************************
1382 * PFR2_EL1 - Definitions for AArch32 Processor Feature Register 2
1383 ******************************************************************************/
1384#define ID_PFR2_EL1 S3_0_C0_C3_4
1385#define ID_PFR2_EL1_RAS_FRAC_MASK ULL(0xf)
1386#define ID_PFR2_EL1_RAS_FRAC_SHIFT U(8)
1387#define ID_PFR2_EL1_RAS_FRAC_WIDTH U(4)
1388#define ID_PFR2_EL1_RASV1P1_SUPPORTED ULL(0x1)
1389
Juan Pablo Conde507ed932023-07-10 16:09:31 -05001390/*******************************************************************************
1391 * FEAT_FGT - Definitions for Fine-Grained Trap registers
1392 ******************************************************************************/
1393#define HFGITR_EL2_INIT_VAL ULL(0x180000000000000)
1394#define HFGITR_EL2_FEAT_BRBE_MASK ULL(0x180000000000000)
1395#define HFGITR_EL2_FEAT_SPECRES_MASK ULL(0x7000000000000)
1396#define HFGITR_EL2_FEAT_TLBIRANGE_MASK ULL(0x3fc00000000)
1397#define HFGITR_EL2_FEAT_TLBIRANGE_TLBIOS_MASK ULL(0xf000000)
1398#define HFGITR_EL2_FEAT_TLBIOS_MASK ULL(0xfc0000)
1399#define HFGITR_EL2_FEAT_PAN2_MASK ULL(0x30000)
1400#define HFGITR_EL2_FEAT_DPB2_MASK ULL(0x200)
1401#define HFGITR_EL2_NON_FEAT_DEPENDENT_MASK ULL(0x78fc03f000fdff)
1402
1403#define HFGRTR_EL2_INIT_VAL ULL(0xc4000000000000)
1404#define HFGRTR_EL2_FEAT_SME_MASK ULL(0xc0000000000000)
1405#define HFGRTR_EL2_FEAT_LS64_ACCDATA_MASK ULL(0x4000000000000)
1406#define HFGRTR_EL2_FEAT_RAS_MASK ULL(0x27f0000000000)
1407#define HFGRTR_EL2_FEAT_RASV1P1_MASK ULL(0x1800000000000)
1408#define HFGRTR_EL2_FEAT_GICV3_MASK ULL(0x800000000)
1409#define HFGRTR_EL2_FEAT_CSV2_2_CSV2_1P2_MASK ULL(0xc0000000)
1410#define HFGRTR_EL2_FEAT_LOR_MASK ULL(0xf80000)
1411#define HFGRTR_EL2_FEAT_PAUTH_MASK ULL(0x1f0)
1412#define HFGRTR_EL2_NON_FEAT_DEPENDENT_MASK ULL(0x7f3f07fe0f)
1413
1414#define HFGWTR_EL2_INIT_VAL ULL(0xc4000000000000)
1415#define HFGWTR_EL2_FEAT_SME_MASK ULL(0xc0000000000000)
1416#define HFGWTR_EL2_FEAT_LS64_ACCDATA_MASK ULL(0x4000000000000)
1417#define HFGWTR_EL2_FEAT_RAS_MASK ULL(0x23a0000000000)
1418#define HFGWTR_EL2_FEAT_RASV1P1_MASK ULL(0x1800000000000)
1419#define HFGWTR_EL2_FEAT_GICV3_MASK ULL(0x8000000000)
1420#define HFGWTR_EL2_FEAT_CSV2_2_CSV2_1P2_MASK ULL(0xc0000000)
1421#define HFGWTR_EL2_FEAT_LOR_MASK ULL(0xf80000)
1422#define HFGWTR_EL2_FEAT_PAUTH_MASK ULL(0x1f0)
1423#define HFGWTR_EL2_NON_FEAT_DEPENDENT_MASK ULL(0x7f2903380b)
1424
1425
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001426#endif /* ARCH_H */