blob: 9b4660183567bd581056eefd375b68142a879838 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00002 * Copyright (c) 2016-2019, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(24)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_REV_SHIFT U(0)
20#define MIDR_REV_BITS U(4)
21#define MIDR_PN_MASK U(0xfff)
22#define MIDR_PN_SHIFT U(4)
23
24/*******************************************************************************
25 * MPIDR macros
26 ******************************************************************************/
27#define MPIDR_MT_MASK (U(1) << 24)
28#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
29#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
30#define MPIDR_AFFINITY_BITS U(8)
31#define MPIDR_AFFLVL_MASK U(0xff)
32#define MPIDR_AFFLVL_SHIFT U(3)
33#define MPIDR_AFF0_SHIFT U(0)
34#define MPIDR_AFF1_SHIFT U(8)
35#define MPIDR_AFF2_SHIFT U(16)
36#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
37#define MPIDR_AFFINITY_MASK U(0x00ffffff)
38#define MPIDR_AFFLVL0 U(0)
39#define MPIDR_AFFLVL1 U(1)
40#define MPIDR_AFFLVL2 U(2)
41#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
42
43#define MPIDR_AFFLVL0_VAL(mpidr) \
44 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
45#define MPIDR_AFFLVL1_VAL(mpidr) \
46 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
47#define MPIDR_AFFLVL2_VAL(mpidr) \
48 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000049#define MPIDR_AFFLVL3_VAL(mpidr) U(0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020050
51#define MPIDR_AFF_ID(mpid, n) \
52 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
53
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020054#define MPID_MASK (MPIDR_MT_MASK |\
55 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT)|\
56 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT)|\
57 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
58
59/*
60 * An invalid MPID. This value can be used by functions that return an MPID to
61 * indicate an error.
62 */
63#define INVALID_MPID U(0xFFFFFFFF)
64
65/*
66 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
67 * add one while using this macro to define array sizes.
68 */
69#define MPIDR_MAX_AFFLVL U(2)
70
71/* Data Cache set/way op type defines */
72#define DC_OP_ISW U(0x0)
73#define DC_OP_CISW U(0x1)
74#define DC_OP_CSW U(0x2)
75
76/*******************************************************************************
77 * Generic timer memory mapped registers & offsets
78 ******************************************************************************/
79#define CNTCR_OFF U(0x000)
80#define CNTFID_OFF U(0x020)
81
82#define CNTCR_EN (U(1) << 0)
83#define CNTCR_HDBG (U(1) << 1)
84#define CNTCR_FCREQ(x) ((x) << 8)
85
86/*******************************************************************************
87 * System register bit definitions
88 ******************************************************************************/
89/* CLIDR definitions */
90#define LOUIS_SHIFT U(21)
91#define LOC_SHIFT U(24)
92#define CLIDR_FIELD_WIDTH U(3)
93
94/* CSSELR definitions */
95#define LEVEL_SHIFT U(1)
96
Antonio Nino Diaz69068db2019-01-11 13:01:45 +000097/* ID_MMFR4 definitions */
98#define ID_MMFR4_CNP_SHIFT U(12)
99#define ID_MMFR4_CNP_LENGTH U(4)
100#define ID_MMFR4_CNP_MASK U(0xf)
101
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200102/* ID_PFR0 definitions */
103#define ID_PFR0_AMU_SHIFT U(20)
104#define ID_PFR0_AMU_LENGTH U(4)
105#define ID_PFR0_AMU_MASK U(0xf)
106
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000107#define ID_PFR0_DIT_SHIFT U(24)
108#define ID_PFR0_DIT_LENGTH U(4)
109#define ID_PFR0_DIT_MASK U(0xf)
110#define ID_PFR0_DIT_SUPPORTED (U(1) << ID_PFR0_DIT_SHIFT)
111
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200112/* ID_PFR1 definitions */
113#define ID_PFR1_VIRTEXT_SHIFT U(12)
114#define ID_PFR1_VIRTEXT_MASK U(0xf)
115#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
116 & ID_PFR1_VIRTEXT_MASK)
117#define ID_PFR1_GIC_SHIFT U(28)
118#define ID_PFR1_GIC_MASK U(0xf)
119
120/* SCTLR definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000121#define SCTLR_RES1_DEF ((U(1) << 23) | (U(1) << 22) | (U(1) << 4) | \
122 (U(1) << 3))
123#if ARM_ARCH_MAJOR == 7
124#define SCTLR_RES1 SCTLR_RES1_DEF
125#else
126#define SCTLR_RES1 (SCTLR_RES1_DEF | (U(1) << 11))
127#endif
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200128#define SCTLR_M_BIT (U(1) << 0)
129#define SCTLR_A_BIT (U(1) << 1)
130#define SCTLR_C_BIT (U(1) << 2)
131#define SCTLR_CP15BEN_BIT (U(1) << 5)
132#define SCTLR_ITD_BIT (U(1) << 7)
133#define SCTLR_Z_BIT (U(1) << 11)
134#define SCTLR_I_BIT (U(1) << 12)
135#define SCTLR_V_BIT (U(1) << 13)
136#define SCTLR_RR_BIT (U(1) << 14)
137#define SCTLR_NTWI_BIT (U(1) << 16)
138#define SCTLR_NTWE_BIT (U(1) << 18)
139#define SCTLR_WXN_BIT (U(1) << 19)
140#define SCTLR_UWXN_BIT (U(1) << 20)
141#define SCTLR_EE_BIT (U(1) << 25)
142#define SCTLR_TRE_BIT (U(1) << 28)
143#define SCTLR_AFE_BIT (U(1) << 29)
144#define SCTLR_TE_BIT (U(1) << 30)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000145#define SCTLR_DSSBS_BIT (U(1) << 31)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000146#define SCTLR_RESET_VAL (SCTLR_RES1 | SCTLR_NTWE_BIT | \
147 SCTLR_NTWI_BIT | SCTLR_CP15BEN_BIT)
148
149/* SDCR definitions */
150#define SDCR_SPD(x) ((x) << 14)
151#define SDCR_SPD_LEGACY U(0x0)
152#define SDCR_SPD_DISABLE U(0x2)
153#define SDCR_SPD_ENABLE U(0x3)
154#define SDCR_RESET_VAL U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200155
156/* HSCTLR definitions */
157#define HSCTLR_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
158 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000159 (U(1) << 11) | (U(1) << 4) | (U(1) << 3))
160
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200161#define HSCTLR_M_BIT (U(1) << 0)
162#define HSCTLR_A_BIT (U(1) << 1)
163#define HSCTLR_C_BIT (U(1) << 2)
164#define HSCTLR_CP15BEN_BIT (U(1) << 5)
165#define HSCTLR_ITD_BIT (U(1) << 7)
166#define HSCTLR_SED_BIT (U(1) << 8)
167#define HSCTLR_I_BIT (U(1) << 12)
168#define HSCTLR_WXN_BIT (U(1) << 19)
169#define HSCTLR_EE_BIT (U(1) << 25)
170#define HSCTLR_TE_BIT (U(1) << 30)
171
172/* CPACR definitions */
173#define CPACR_FPEN(x) ((x) << 20)
174#define CPACR_FP_TRAP_PL0 U(0x1)
175#define CPACR_FP_TRAP_ALL U(0x2)
176#define CPACR_FP_TRAP_NONE U(0x3)
177
178/* SCR definitions */
179#define SCR_TWE_BIT (U(1) << 13)
180#define SCR_TWI_BIT (U(1) << 12)
181#define SCR_SIF_BIT (U(1) << 9)
182#define SCR_HCE_BIT (U(1) << 8)
183#define SCR_SCD_BIT (U(1) << 7)
184#define SCR_NET_BIT (U(1) << 6)
185#define SCR_AW_BIT (U(1) << 5)
186#define SCR_FW_BIT (U(1) << 4)
187#define SCR_EA_BIT (U(1) << 3)
188#define SCR_FIQ_BIT (U(1) << 2)
189#define SCR_IRQ_BIT (U(1) << 1)
190#define SCR_NS_BIT (U(1) << 0)
191#define SCR_VALID_BIT_MASK U(0x33ff)
192#define SCR_RESET_VAL U(0x0)
193
194#define GET_NS_BIT(scr) ((scr) & SCR_NS_BIT)
195
196/* HCR definitions */
197#define HCR_TGE_BIT (U(1) << 27)
198#define HCR_AMO_BIT (U(1) << 5)
199#define HCR_IMO_BIT (U(1) << 4)
200#define HCR_FMO_BIT (U(1) << 3)
201#define HCR_RESET_VAL U(0x0)
202
203/* CNTHCTL definitions */
204#define CNTHCTL_RESET_VAL U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200205#define PL1PCEN_BIT (U(1) << 1)
206#define PL1PCTEN_BIT (U(1) << 0)
207
208/* CNTKCTL definitions */
209#define PL0PTEN_BIT (U(1) << 9)
210#define PL0VTEN_BIT (U(1) << 8)
211#define PL0PCTEN_BIT (U(1) << 0)
212#define PL0VCTEN_BIT (U(1) << 1)
213#define EVNTEN_BIT (U(1) << 2)
214#define EVNTDIR_BIT (U(1) << 3)
215#define EVNTI_SHIFT U(4)
216#define EVNTI_MASK U(0xf)
217
218/* HCPTR definitions */
219#define HCPTR_RES1 ((U(1) << 13) | (U(1) << 12) | U(0x3ff))
220#define TCPAC_BIT (U(1) << 31)
221#define TAM_BIT (U(1) << 30)
222#define TTA_BIT (U(1) << 20)
223#define TCP11_BIT (U(1) << 11)
224#define TCP10_BIT (U(1) << 10)
225#define HCPTR_RESET_VAL HCPTR_RES1
226
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000227/* VTTBR defintions */
228#define VTTBR_RESET_VAL ULL(0x0)
229#define VTTBR_VMID_MASK ULL(0xff)
230#define VTTBR_VMID_SHIFT U(48)
231#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
232#define VTTBR_BADDR_SHIFT U(0)
233
234/* HDCR definitions */
235#define HDCR_RESET_VAL U(0x0)
236
237/* HSTR definitions */
238#define HSTR_RESET_VAL U(0x0)
239
240/* CNTHP_CTL definitions */
241#define CNTHP_CTL_RESET_VAL U(0x0)
242
243/* NSACR definitions */
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200244#define NSASEDIS_BIT (U(1) << 15)
245#define NSTRCDIS_BIT (U(1) << 20)
246#define NSACR_CP11_BIT (U(1) << 11)
247#define NSACR_CP10_BIT (U(1) << 10)
248#define NSACR_IMP_DEF_MASK (U(0x7) << 16)
249#define NSACR_ENABLE_FP_ACCESS (NSACR_CP11_BIT | NSACR_CP10_BIT)
250#define NSACR_RESET_VAL U(0x0)
251
252/* CPACR definitions */
253#define ASEDIS_BIT (U(1) << 31)
254#define TRCDIS_BIT (U(1) << 28)
255#define CPACR_CP11_SHIFT U(22)
256#define CPACR_CP10_SHIFT U(20)
257#define CPACR_ENABLE_FP_ACCESS ((U(0x3) << CPACR_CP11_SHIFT) |\
258 (U(0x3) << CPACR_CP10_SHIFT))
259#define CPACR_RESET_VAL U(0x0)
260
261/* FPEXC definitions */
262#define FPEXC_RES1 ((U(1) << 10) | (U(1) << 9) | (U(1) << 8))
263#define FPEXC_EN_BIT (U(1) << 30)
264#define FPEXC_RESET_VAL FPEXC_RES1
265
266/* SPSR/CPSR definitions */
267#define SPSR_FIQ_BIT (U(1) << 0)
268#define SPSR_IRQ_BIT (U(1) << 1)
269#define SPSR_ABT_BIT (U(1) << 2)
270#define SPSR_AIF_SHIFT U(6)
271#define SPSR_AIF_MASK U(0x7)
272
273#define SPSR_E_SHIFT U(9)
274#define SPSR_E_MASK U(0x1)
275#define SPSR_E_LITTLE U(0)
276#define SPSR_E_BIG U(1)
277
278#define SPSR_T_SHIFT U(5)
279#define SPSR_T_MASK U(0x1)
280#define SPSR_T_ARM U(0)
281#define SPSR_T_THUMB U(1)
282
283#define SPSR_MODE_SHIFT U(0)
284#define SPSR_MODE_MASK U(0x7)
285
286#define DISABLE_ALL_EXCEPTIONS \
287 (SPSR_FIQ_BIT | SPSR_IRQ_BIT | SPSR_ABT_BIT)
288
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000289#define CPSR_DIT_BIT (U(1) << 21)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200290/*
291 * TTBCR definitions
292 */
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200293#define TTBCR_EAE_BIT (U(1) << 31)
294
295#define TTBCR_SH1_NON_SHAREABLE (U(0x0) << 28)
296#define TTBCR_SH1_OUTER_SHAREABLE (U(0x2) << 28)
297#define TTBCR_SH1_INNER_SHAREABLE (U(0x3) << 28)
298
299#define TTBCR_RGN1_OUTER_NC (U(0x0) << 26)
300#define TTBCR_RGN1_OUTER_WBA (U(0x1) << 26)
301#define TTBCR_RGN1_OUTER_WT (U(0x2) << 26)
302#define TTBCR_RGN1_OUTER_WBNA (U(0x3) << 26)
303
304#define TTBCR_RGN1_INNER_NC (U(0x0) << 24)
305#define TTBCR_RGN1_INNER_WBA (U(0x1) << 24)
306#define TTBCR_RGN1_INNER_WT (U(0x2) << 24)
307#define TTBCR_RGN1_INNER_WBNA (U(0x3) << 24)
308
309#define TTBCR_EPD1_BIT (U(1) << 23)
310#define TTBCR_A1_BIT (U(1) << 22)
311
312#define TTBCR_T1SZ_SHIFT U(16)
313#define TTBCR_T1SZ_MASK U(0x7)
314#define TTBCR_TxSZ_MIN U(0)
315#define TTBCR_TxSZ_MAX U(7)
316
317#define TTBCR_SH0_NON_SHAREABLE (U(0x0) << 12)
318#define TTBCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
319#define TTBCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
320
321#define TTBCR_RGN0_OUTER_NC (U(0x0) << 10)
322#define TTBCR_RGN0_OUTER_WBA (U(0x1) << 10)
323#define TTBCR_RGN0_OUTER_WT (U(0x2) << 10)
324#define TTBCR_RGN0_OUTER_WBNA (U(0x3) << 10)
325
326#define TTBCR_RGN0_INNER_NC (U(0x0) << 8)
327#define TTBCR_RGN0_INNER_WBA (U(0x1) << 8)
328#define TTBCR_RGN0_INNER_WT (U(0x2) << 8)
329#define TTBCR_RGN0_INNER_WBNA (U(0x3) << 8)
330
331#define TTBCR_EPD0_BIT (U(1) << 7)
332#define TTBCR_T0SZ_SHIFT U(0)
333#define TTBCR_T0SZ_MASK U(0x7)
334
335/*
336 * HTCR definitions
337 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000338#define HTCR_RES1 ((U(1) << 31) | (U(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200339
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000340#define HTCR_SH0_NON_SHAREABLE (U(0x0) << 12)
341#define HTCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
342#define HTCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200343
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000344#define HTCR_RGN0_OUTER_NC (U(0x0) << 10)
345#define HTCR_RGN0_OUTER_WBA (U(0x1) << 10)
346#define HTCR_RGN0_OUTER_WT (U(0x2) << 10)
347#define HTCR_RGN0_OUTER_WBNA (U(0x3) << 10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200348
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000349#define HTCR_RGN0_INNER_NC (U(0x0) << 8)
350#define HTCR_RGN0_INNER_WBA (U(0x1) << 8)
351#define HTCR_RGN0_INNER_WT (U(0x2) << 8)
352#define HTCR_RGN0_INNER_WBNA (U(0x3) << 8)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200353
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000354#define HTCR_T0SZ_SHIFT U(0)
355#define HTCR_T0SZ_MASK U(0x7)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200356
357#define MODE_RW_SHIFT U(0x4)
358#define MODE_RW_MASK U(0x1)
359#define MODE_RW_32 U(0x1)
360
361#define MODE32_SHIFT U(0)
362#define MODE32_MASK U(0x1f)
363#define MODE32_usr U(0x10)
364#define MODE32_fiq U(0x11)
365#define MODE32_irq U(0x12)
366#define MODE32_svc U(0x13)
367#define MODE32_mon U(0x16)
368#define MODE32_abt U(0x17)
369#define MODE32_hyp U(0x1a)
370#define MODE32_und U(0x1b)
371#define MODE32_sys U(0x1f)
372
373#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
374
375#define SPSR_MODE32(mode, isa, endian, aif) \
376 (MODE_RW_32 << MODE_RW_SHIFT | \
377 ((mode) & MODE32_MASK) << MODE32_SHIFT | \
378 ((isa) & SPSR_T_MASK) << SPSR_T_SHIFT | \
379 ((endian) & SPSR_E_MASK) << SPSR_E_SHIFT | \
380 ((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)
381
382/*
383 * TTBR definitions
384 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000385#define TTBR_CNP_BIT ULL(0x1)
386
387/*
388 * CTR definitions
389 */
390#define CTR_CWG_SHIFT U(24)
391#define CTR_CWG_MASK U(0xf)
392#define CTR_ERG_SHIFT U(20)
393#define CTR_ERG_MASK U(0xf)
394#define CTR_DMINLINE_SHIFT U(16)
395#define CTR_DMINLINE_WIDTH U(4)
396#define CTR_DMINLINE_MASK ((U(1) << 4) - U(1))
397#define CTR_L1IP_SHIFT U(14)
398#define CTR_L1IP_MASK U(0x3)
399#define CTR_IMINLINE_SHIFT U(0)
400#define CTR_IMINLINE_MASK U(0xf)
401
402#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
403
404/* PMCR definitions */
405#define PMCR_N_SHIFT U(11)
406#define PMCR_N_MASK U(0x1f)
407#define PMCR_N_BITS (PMCR_N_MASK << PMCR_N_SHIFT)
408#define PMCR_LC_BIT (U(1) << 6)
409#define PMCR_DP_BIT (U(1) << 5)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200410
411/*******************************************************************************
412 * Definitions of register offsets, fields and macros for CPU system
413 * instructions.
414 ******************************************************************************/
415
416#define TLBI_ADDR_SHIFT U(0)
417#define TLBI_ADDR_MASK U(0xFFFFF000)
418#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
419
420/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000421 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
422 * system level implementation of the Generic Timer.
423 ******************************************************************************/
424#define CNTCTLBASE_CNTFRQ U(0x0)
425#define CNTNSAR U(0x4)
426#define CNTNSAR_NS_SHIFT(x) (x)
427
428#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
429#define CNTACR_RPCT_SHIFT U(0x0)
430#define CNTACR_RVCT_SHIFT U(0x1)
431#define CNTACR_RFRQ_SHIFT U(0x2)
432#define CNTACR_RVOFF_SHIFT U(0x3)
433#define CNTACR_RWVT_SHIFT U(0x4)
434#define CNTACR_RWPT_SHIFT U(0x5)
435
436/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200437 * Definitions of register offsets and fields in the CNTBaseN Frame of the
438 * system level implementation of the Generic Timer.
439 ******************************************************************************/
440/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000441#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200442/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000443#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200444/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000445#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200446/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000447#define CNTP_CTL U(0x2c)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200448
449/* Physical timer control register bit fields shifts and masks */
450#define CNTP_CTL_ENABLE_SHIFT 0
451#define CNTP_CTL_IMASK_SHIFT 1
452#define CNTP_CTL_ISTATUS_SHIFT 2
453
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000454#define CNTP_CTL_ENABLE_MASK U(1)
455#define CNTP_CTL_IMASK_MASK U(1)
456#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200457
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200458/* MAIR macros */
459#define MAIR0_ATTR_SET(attr, index) ((attr) << ((index) << U(3)))
460#define MAIR1_ATTR_SET(attr, index) ((attr) << (((index) - U(3)) << U(3)))
461
462/* System register defines The format is: coproc, opt1, CRn, CRm, opt2 */
463#define SCR p15, 0, c1, c1, 0
464#define SCTLR p15, 0, c1, c0, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000465#define ACTLR p15, 0, c1, c0, 1
466#define SDCR p15, 0, c1, c3, 1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200467#define MPIDR p15, 0, c0, c0, 5
468#define MIDR p15, 0, c0, c0, 0
469#define HVBAR p15, 4, c12, c0, 0
470#define VBAR p15, 0, c12, c0, 0
471#define MVBAR p15, 0, c12, c0, 1
472#define NSACR p15, 0, c1, c1, 2
473#define CPACR p15, 0, c1, c0, 2
474#define DCCIMVAC p15, 0, c7, c14, 1
475#define DCCMVAC p15, 0, c7, c10, 1
476#define DCIMVAC p15, 0, c7, c6, 1
477#define DCCISW p15, 0, c7, c14, 2
478#define DCCSW p15, 0, c7, c10, 2
479#define DCISW p15, 0, c7, c6, 2
480#define CTR p15, 0, c0, c0, 1
481#define CNTFRQ p15, 0, c14, c0, 0
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000482#define ID_MMFR4 p15, 0, c0, c2, 6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200483#define ID_PFR0 p15, 0, c0, c1, 0
484#define ID_PFR1 p15, 0, c0, c1, 1
485#define MAIR0 p15, 0, c10, c2, 0
486#define MAIR1 p15, 0, c10, c2, 1
487#define TTBCR p15, 0, c2, c0, 2
488#define TTBR0 p15, 0, c2, c0, 0
489#define TTBR1 p15, 0, c2, c0, 1
490#define TLBIALL p15, 0, c8, c7, 0
491#define TLBIALLH p15, 4, c8, c7, 0
492#define TLBIALLIS p15, 0, c8, c3, 0
493#define TLBIMVA p15, 0, c8, c7, 1
494#define TLBIMVAA p15, 0, c8, c7, 3
495#define TLBIMVAAIS p15, 0, c8, c3, 3
496#define TLBIMVAHIS p15, 4, c8, c3, 1
497#define BPIALLIS p15, 0, c7, c1, 6
498#define BPIALL p15, 0, c7, c5, 6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000499#define ICIALLU p15, 0, c7, c5, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200500#define HSCTLR p15, 4, c1, c0, 0
501#define HCR p15, 4, c1, c1, 0
502#define HCPTR p15, 4, c1, c1, 2
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000503#define HSTR p15, 4, c1, c1, 3
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200504#define CNTHCTL p15, 4, c14, c1, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000505#define CNTKCTL p15, 0, c14, c1, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200506#define VPIDR p15, 4, c0, c0, 0
507#define VMPIDR p15, 4, c0, c0, 5
508#define ISR p15, 0, c12, c1, 0
509#define CLIDR p15, 1, c0, c0, 1
510#define CSSELR p15, 2, c0, c0, 0
511#define CCSIDR p15, 1, c0, c0, 0
512#define HTCR p15, 4, c2, c0, 2
513#define HMAIR0 p15, 4, c10, c2, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000514#define ATS1CPR p15, 0, c7, c8, 0
515#define ATS1HR p15, 4, c7, c8, 0
516#define DBGOSDLR p14, 0, c1, c3, 4
Sandrine Bailleuxa43b0032019-01-14 14:04:32 +0100517#define HSR p15, 4, c5, c2, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000518
519/* Debug register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
520#define HDCR p15, 4, c1, c1, 1
521#define PMCR p15, 0, c9, c12, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200522#define CNTHP_TVAL p15, 4, c14, c2, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000523#define CNTHP_CTL p15, 4, c14, c2, 1
524
525/* AArch32 coproc registers for 32bit MMU descriptor support */
526#define PRRR p15, 0, c10, c2, 0
527#define NMRR p15, 0, c10, c2, 1
528#define DACR p15, 0, c3, c0, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200529
530/* GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
531#define ICC_IAR1 p15, 0, c12, c12, 0
532#define ICC_IAR0 p15, 0, c12, c8, 0
533#define ICC_EOIR1 p15, 0, c12, c12, 1
534#define ICC_EOIR0 p15, 0, c12, c8, 1
535#define ICC_HPPIR1 p15, 0, c12, c12, 2
536#define ICC_HPPIR0 p15, 0, c12, c8, 2
537#define ICC_BPR1 p15, 0, c12, c12, 3
538#define ICC_BPR0 p15, 0, c12, c8, 3
539#define ICC_DIR p15, 0, c12, c11, 1
540#define ICC_PMR p15, 0, c4, c6, 0
541#define ICC_RPR p15, 0, c12, c11, 3
542#define ICC_CTLR p15, 0, c12, c12, 4
543#define ICC_MCTLR p15, 6, c12, c12, 4
544#define ICC_SRE p15, 0, c12, c12, 5
545#define ICC_HSRE p15, 4, c12, c9, 5
546#define ICC_MSRE p15, 6, c12, c12, 5
547#define ICC_IGRPEN0 p15, 0, c12, c12, 6
548#define ICC_IGRPEN1 p15, 0, c12, c12, 7
549#define ICC_MGRPEN1 p15, 6, c12, c12, 7
550
551/* 64 bit system register defines The format is: coproc, opt1, CRm */
552#define TTBR0_64 p15, 0, c2
553#define TTBR1_64 p15, 1, c2
554#define CNTVOFF_64 p15, 4, c14
555#define VTTBR_64 p15, 6, c2
556#define CNTPCT_64 p15, 0, c14
557#define HTTBR_64 p15, 4, c2
558#define CNTHP_CVAL_64 p15, 6, c14
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000559#define PAR_64 p15, 0, c7
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200560
561/* 64 bit GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRm */
562#define ICC_SGI1R_EL1_64 p15, 0, c12
563#define ICC_ASGI1R_EL1_64 p15, 1, c12
564#define ICC_SGI0R_EL1_64 p15, 2, c12
565
566/*******************************************************************************
567 * Definitions of MAIR encodings for device and normal memory
568 ******************************************************************************/
569/*
570 * MAIR encodings for device memory attributes.
571 */
572#define MAIR_DEV_nGnRnE U(0x0)
573#define MAIR_DEV_nGnRE U(0x4)
574#define MAIR_DEV_nGRE U(0x8)
575#define MAIR_DEV_GRE U(0xc)
576
577/*
578 * MAIR encodings for normal memory attributes.
579 *
580 * Cache Policy
581 * WT: Write Through
582 * WB: Write Back
583 * NC: Non-Cacheable
584 *
585 * Transient Hint
586 * NTR: Non-Transient
587 * TR: Transient
588 *
589 * Allocation Policy
590 * RA: Read Allocate
591 * WA: Write Allocate
592 * RWA: Read and Write Allocate
593 * NA: No Allocation
594 */
595#define MAIR_NORM_WT_TR_WA U(0x1)
596#define MAIR_NORM_WT_TR_RA U(0x2)
597#define MAIR_NORM_WT_TR_RWA U(0x3)
598#define MAIR_NORM_NC U(0x4)
599#define MAIR_NORM_WB_TR_WA U(0x5)
600#define MAIR_NORM_WB_TR_RA U(0x6)
601#define MAIR_NORM_WB_TR_RWA U(0x7)
602#define MAIR_NORM_WT_NTR_NA U(0x8)
603#define MAIR_NORM_WT_NTR_WA U(0x9)
604#define MAIR_NORM_WT_NTR_RA U(0xa)
605#define MAIR_NORM_WT_NTR_RWA U(0xb)
606#define MAIR_NORM_WB_NTR_NA U(0xc)
607#define MAIR_NORM_WB_NTR_WA U(0xd)
608#define MAIR_NORM_WB_NTR_RA U(0xe)
609#define MAIR_NORM_WB_NTR_RWA U(0xf)
610
611#define MAIR_NORM_OUTER_SHIFT U(4)
612
613#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
614 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
615
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000616/* PAR fields */
617#define PAR_F_SHIFT U(0)
618#define PAR_F_MASK ULL(0x1)
619#define PAR_ADDR_SHIFT U(12)
620#define PAR_ADDR_MASK (BIT_64(40) - ULL(1)) /* 40-bits-wide page address */
621
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200622/*******************************************************************************
623 * Definitions for system register interface to AMU for ARMv8.4 onwards
624 ******************************************************************************/
625#define AMCR p15, 0, c13, c2, 0
626#define AMCFGR p15, 0, c13, c2, 1
627#define AMCGCR p15, 0, c13, c2, 2
628#define AMUSERENR p15, 0, c13, c2, 3
629#define AMCNTENCLR0 p15, 0, c13, c2, 4
630#define AMCNTENSET0 p15, 0, c13, c2, 5
631#define AMCNTENCLR1 p15, 0, c13, c3, 0
632#define AMCNTENSET1 p15, 0, c13, c3, 1
633
634/* Activity Monitor Group 0 Event Counter Registers */
635#define AMEVCNTR00 p15, 0, c0
636#define AMEVCNTR01 p15, 1, c0
637#define AMEVCNTR02 p15, 2, c0
638#define AMEVCNTR03 p15, 3, c0
639
640/* Activity Monitor Group 0 Event Type Registers */
641#define AMEVTYPER00 p15, 0, c13, c6, 0
642#define AMEVTYPER01 p15, 0, c13, c6, 1
643#define AMEVTYPER02 p15, 0, c13, c6, 2
644#define AMEVTYPER03 p15, 0, c13, c6, 3
645
646/* Activity Monitor Group 1 Event Counter Registers */
647#define AMEVCNTR10 p15, 0, c4
648#define AMEVCNTR11 p15, 1, c4
649#define AMEVCNTR12 p15, 2, c4
650#define AMEVCNTR13 p15, 3, c4
651#define AMEVCNTR14 p15, 4, c4
652#define AMEVCNTR15 p15, 5, c4
653#define AMEVCNTR16 p15, 6, c4
654#define AMEVCNTR17 p15, 7, c4
655#define AMEVCNTR18 p15, 0, c5
656#define AMEVCNTR19 p15, 1, c5
657#define AMEVCNTR1A p15, 2, c5
658#define AMEVCNTR1B p15, 3, c5
659#define AMEVCNTR1C p15, 4, c5
660#define AMEVCNTR1D p15, 5, c5
661#define AMEVCNTR1E p15, 6, c5
662#define AMEVCNTR1F p15, 7, c5
663
664/* Activity Monitor Group 1 Event Type Registers */
665#define AMEVTYPER10 p15, 0, c13, c14, 0
666#define AMEVTYPER11 p15, 0, c13, c14, 1
667#define AMEVTYPER12 p15, 0, c13, c14, 2
668#define AMEVTYPER13 p15, 0, c13, c14, 3
669#define AMEVTYPER14 p15, 0, c13, c14, 4
670#define AMEVTYPER15 p15, 0, c13, c14, 5
671#define AMEVTYPER16 p15, 0, c13, c14, 6
672#define AMEVTYPER17 p15, 0, c13, c14, 7
673#define AMEVTYPER18 p15, 0, c13, c15, 0
674#define AMEVTYPER19 p15, 0, c13, c15, 1
675#define AMEVTYPER1A p15, 0, c13, c15, 2
676#define AMEVTYPER1B p15, 0, c13, c15, 3
677#define AMEVTYPER1C p15, 0, c13, c15, 4
678#define AMEVTYPER1D p15, 0, c13, c15, 5
679#define AMEVTYPER1E p15, 0, c13, c15, 6
680#define AMEVTYPER1F p15, 0, c13, c15, 7
681
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000682#endif /* ARCH_H */