blob: 0580f8af95e0045da5d514e3e47fce52272c562a [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Arvind Ram Prakash13887ac2024-01-04 15:22:52 -06002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
Sona Mathew07384212022-11-28 13:19:11 -060019#define MIDR_VAR_MASK U(0xf0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020020#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
Arvind Ram Prakash81916212024-08-15 15:08:23 -050026/******************************************************************************
27 * MIDR macros
28 *****************************************************************************/
29/* Extract the partnumber */
30#define EXTRACT_PARTNUM(x) ((x >> MIDR_PN_SHIFT) & MIDR_PN_MASK)
31/* Extract revision and variant info */
32
33#define EXTRACT_REV_VAR(x) (x & MIDR_REV_MASK) | ((x >> (MIDR_VAR_SHIFT - MIDR_REV_BITS)) \
34 & MIDR_VAR_MASK)
35
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020036/*******************************************************************************
37 * MPIDR macros
38 ******************************************************************************/
39#define MPIDR_MT_MASK (ULL(1) << 24)
40#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
41#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
42#define MPIDR_AFFINITY_BITS U(8)
43#define MPIDR_AFFLVL_MASK ULL(0xff)
44#define MPIDR_AFF0_SHIFT U(0)
45#define MPIDR_AFF1_SHIFT U(8)
46#define MPIDR_AFF2_SHIFT U(16)
47#define MPIDR_AFF3_SHIFT U(32)
48#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
49#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
50#define MPIDR_AFFLVL_SHIFT U(3)
51#define MPIDR_AFFLVL0 ULL(0x0)
52#define MPIDR_AFFLVL1 ULL(0x1)
53#define MPIDR_AFFLVL2 ULL(0x2)
54#define MPIDR_AFFLVL3 ULL(0x3)
55#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
56#define MPIDR_AFFLVL0_VAL(mpidr) \
57 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
58#define MPIDR_AFFLVL1_VAL(mpidr) \
59 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
60#define MPIDR_AFFLVL2_VAL(mpidr) \
61 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
62#define MPIDR_AFFLVL3_VAL(mpidr) \
63 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
64/*
65 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
66 * add one while using this macro to define array sizes.
67 * TODO: Support only the first 3 affinity levels for now.
68 */
69#define MPIDR_MAX_AFFLVL U(2)
70
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000071#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000072 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000073 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
74 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
76
77#define MPIDR_AFF_ID(mpid, n) \
78 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
79
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020080/*
81 * An invalid MPID. This value can be used by functions that return an MPID to
82 * indicate an error.
83 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000084#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020085
86/*******************************************************************************
87 * Definitions for CPU system register interface to GICv3
88 ******************************************************************************/
89#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
90#define ICC_SGI1R S3_0_C12_C11_5
91#define ICC_SRE_EL1 S3_0_C12_C12_5
92#define ICC_SRE_EL2 S3_4_C12_C9_5
93#define ICC_SRE_EL3 S3_6_C12_C12_5
94#define ICC_CTLR_EL1 S3_0_C12_C12_4
95#define ICC_CTLR_EL3 S3_6_C12_C12_4
96#define ICC_PMR_EL1 S3_0_C4_C6_0
97#define ICC_RPR_EL1 S3_0_C12_C11_3
AlexeiFedorov2f30f102023-03-13 19:37:46 +000098#define ICC_IGRPEN1_EL3 S3_6_C12_C12_7
99#define ICC_IGRPEN0_EL1 S3_0_C12_C12_6
100#define ICC_HPPIR0_EL1 S3_0_C12_C8_2
101#define ICC_HPPIR1_EL1 S3_0_C12_C12_2
102#define ICC_IAR0_EL1 S3_0_C12_C8_0
103#define ICC_IAR1_EL1 S3_0_C12_C12_0
104#define ICC_EOIR0_EL1 S3_0_C12_C8_1
105#define ICC_EOIR1_EL1 S3_0_C12_C12_1
106#define ICC_SGI0R_EL1 S3_0_C12_C11_7
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000107#define ICV_CTRL_EL1 S3_0_C12_C12_4
108#define ICV_IAR1_EL1 S3_0_C12_C12_0
109#define ICV_IGRPEN1_EL1 S3_0_C12_C12_7
110#define ICV_EOIR1_EL1 S3_0_C12_C12_1
111#define ICV_PMR_EL1 S3_0_C4_C6_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200112
113/*******************************************************************************
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200114 * Definitions for EL2 system registers.
115 ******************************************************************************/
116#define CNTPOFF_EL2 S3_4_C14_C0_6
Igor Podgainõie42561d2024-11-11 11:22:03 +0100117#define CONTEXTIDR_EL2 S3_4_C13_C0_1
118#define DBGVCR32_EL2 S2_4_C0_C7_0
119#define HACR_EL2 S3_4_C1_C1_7
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200120#define HAFGRTR_EL2 S3_4_C3_C1_6
Igor Podgainõie42561d2024-11-11 11:22:03 +0100121#define HDFGRTR_EL2 S3_4_C3_C1_4
122#define HDFGRTR2_EL2 S3_4_C3_C1_0
123#define HDFGWTR_EL2 S3_4_C3_C1_5
124#define HDFGWTR2_EL2 S3_4_C3_C1_1
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200125#define HFGITR_EL2 S3_4_C1_C1_6
Igor Podgainõie42561d2024-11-11 11:22:03 +0100126#define HFGITR2_EL2 S3_4_C3_C1_7
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200127#define HFGRTR_EL2 S3_4_C1_C1_4
Igor Podgainõie42561d2024-11-11 11:22:03 +0100128#define HFGRTR2_EL2 S3_4_C3_C1_2
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200129#define HFGWTR_EL2 S3_4_C1_C1_5
Igor Podgainõie42561d2024-11-11 11:22:03 +0100130#define HFGWTR2_EL2 S3_4_C3_C1_3
131#define HPFAR_EL2 S3_4_C6_C0_4
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200132#define ICH_HCR_EL2 S3_4_C12_C11_0
133#define ICH_VMCR_EL2 S3_4_C12_C11_7
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200134#define PMSCR_EL2 S3_4_C9_C9_0
135#define TFSR_EL2 S3_4_C5_C6_0
Igor Podgainõie42561d2024-11-11 11:22:03 +0100136#define TPIDR_EL2 S3_4_C13_C0_2
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200137#define TTBR1_EL2 S3_4_C2_C0_1
Igor Podgainõie42561d2024-11-11 11:22:03 +0100138#define VDISR_EL2 S3_4_C12_C1_1
139#define VNCR_EL2 S3_4_C2_C2_0
140#define VSESR_EL2 S3_4_C5_C2_3
141#define VTCR_EL2 S3_4_C2_C1_2
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200142
143/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200144 * Generic timer memory mapped registers & offsets
145 ******************************************************************************/
146#define CNTCR_OFF U(0x000)
147#define CNTFID_OFF U(0x020)
148
149#define CNTCR_EN (U(1) << 0)
150#define CNTCR_HDBG (U(1) << 1)
151#define CNTCR_FCREQ(x) ((x) << 8)
152
153/*******************************************************************************
154 * System register bit definitions
155 ******************************************************************************/
156/* CLIDR definitions */
157#define LOUIS_SHIFT U(21)
158#define LOC_SHIFT U(24)
159#define CLIDR_FIELD_WIDTH U(3)
160
161/* CSSELR definitions */
162#define LEVEL_SHIFT U(1)
163
164/* Data cache set/way op type defines */
165#define DCISW U(0x0)
166#define DCCISW U(0x1)
167#define DCCSW U(0x2)
168
169/* ID_AA64PFR0_EL1 definitions */
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500170#define ID_AA64PFR0_EL0_SHIFT U(0)
171#define ID_AA64PFR0_EL1_SHIFT U(4)
172#define ID_AA64PFR0_EL2_SHIFT U(8)
173#define ID_AA64PFR0_EL3_SHIFT U(12)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500174#define ID_AA64PFR0_ELX_MASK ULL(0xf)
Olivier Deprez2661ba52024-02-19 18:50:53 +0100175#define ID_AA64PFR0_FP_SHIFT U(16)
176#define ID_AA64PFR0_FP_WIDTH U(4)
177#define ID_AA64PFR0_FP_MASK U(0xf)
178#define ID_AA64PFR0_ADVSIMD_SHIFT U(20)
179#define ID_AA64PFR0_ADVSIMD_WIDTH U(4)
180#define ID_AA64PFR0_ADVSIMD_MASK U(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500181#define ID_AA64PFR0_GIC_SHIFT U(24)
182#define ID_AA64PFR0_GIC_WIDTH U(4)
183#define ID_AA64PFR0_GIC_MASK ULL(0xf)
184#define ID_AA64PFR0_GIC_NOT_SUPPORTED ULL(0x0)
185#define ID_AA64PFR0_GICV3_GICV4_SUPPORTED ULL(0x1)
186#define ID_AA64PFR0_GICV4_1_SUPPORTED ULL(0x2)
Olivier Deprez2661ba52024-02-19 18:50:53 +0100187#define ID_AA64PFR0_RAS_MASK ULL(0xf)
188#define ID_AA64PFR0_RAS_SHIFT U(28)
189#define ID_AA64PFR0_RAS_WIDTH U(4)
190#define ID_AA64PFR0_RAS_NOT_SUPPORTED ULL(0x0)
191#define ID_AA64PFR0_RAS_SUPPORTED ULL(0x1)
192#define ID_AA64PFR0_RASV1P1_SUPPORTED ULL(0x2)
193#define ID_AA64PFR0_SVE_SHIFT U(32)
194#define ID_AA64PFR0_SVE_WIDTH U(4)
195#define ID_AA64PFR0_SVE_MASK ULL(0xf)
196#define ID_AA64PFR0_SVE_LENGTH U(4)
197#define ID_AA64PFR0_MPAM_SHIFT U(40)
198#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
199#define ID_AA64PFR0_AMU_SHIFT U(44)
200#define ID_AA64PFR0_AMU_LENGTH U(4)
201#define ID_AA64PFR0_AMU_MASK ULL(0xf)
202#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
203#define ID_AA64PFR0_AMU_V1 U(0x1)
204#define ID_AA64PFR0_AMU_V1P1 U(0x2)
205#define ID_AA64PFR0_DIT_SHIFT U(48)
206#define ID_AA64PFR0_DIT_MASK ULL(0xf)
207#define ID_AA64PFR0_DIT_LENGTH U(4)
208#define ID_AA64PFR0_DIT_SUPPORTED U(1)
209#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
210#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
211#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
212#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
213#define ID_AA64PFR0_FEAT_RME_V1 U(1)
214#define ID_AA64PFR0_CSV2_SHIFT U(56)
215#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
216#define ID_AA64PFR0_CSV2_WIDTH U(4)
217#define ID_AA64PFR0_CSV2_NOT_SUPPORTED ULL(0x0)
218#define ID_AA64PFR0_CSV2_SUPPORTED ULL(0x1)
219#define ID_AA64PFR0_CSV2_2_SUPPORTED ULL(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200220
221/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
Manish V Badarkhe41bce212022-11-17 12:34:40 +0000222#define ID_AA64DFR0_PMS_SHIFT U(32)
223#define ID_AA64DFR0_PMS_LENGTH U(4)
224#define ID_AA64DFR0_PMS_MASK ULL(0xf)
225#define ID_AA64DFR0_SPE_NOT_SUPPORTED U(0)
226#define ID_AA64DFR0_SPE U(1)
227#define ID_AA64DFR0_SPE_V1P1 U(2)
228#define ID_AA64DFR0_SPE_V1P2 U(3)
229#define ID_AA64DFR0_SPE_V1P3 U(4)
230#define ID_AA64DFR0_SPE_V1P4 U(5)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200231
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100232/* ID_AA64DFR0_EL1.DEBUG definitions */
233#define ID_AA64DFR0_DEBUG_SHIFT U(0)
234#define ID_AA64DFR0_DEBUG_LENGTH U(4)
235#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100236#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
237 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100238#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
239#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
240#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
241#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
Arvind Ram Prakash2f2c9592024-06-06 16:34:28 -0500242#define ID_AA64DFR0_V8_9_DEBUG_ARCH_SUPPORTED U(0xb)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100243
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100244/* ID_AA64DFR0_EL1.HPMN0 definitions */
245#define ID_AA64DFR0_HPMN0_SHIFT U(60)
246#define ID_AA64DFR0_HPMN0_MASK ULL(0xf)
247#define ID_AA64DFR0_HPMN0_SUPPORTED ULL(1)
248
johpow018c3da8b2022-01-31 18:14:41 -0600249/* ID_AA64DFR0_EL1.BRBE definitions */
250#define ID_AA64DFR0_BRBE_SHIFT U(52)
251#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
252#define ID_AA64DFR0_BRBE_SUPPORTED ULL(1)
253
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100254/* ID_AA64DFR0_EL1.TraceBuffer definitions */
255#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
256#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
257#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
Charlie Bareham9601dc52024-08-28 17:27:18 +0100258#define ID_AA64DFR0_TRACEBUFFER_WIDTH U(4)
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100259
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100260/* ID_DFR0_EL1.Tracefilt definitions */
261#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
262#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
263#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
264
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100265/* ID_AA64DFR0_EL1.PMUVer definitions */
266#define ID_AA64DFR0_PMUVER_SHIFT U(8)
267#define ID_AA64DFR0_PMUVER_MASK ULL(0xf)
268#define ID_AA64DFR0_PMUVER_NOT_SUPPORTED ULL(0)
269
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100270/* ID_AA64DFR0_EL1.TraceVer definitions */
271#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
272#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
273#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
274
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200275#define EL_IMPL_NONE ULL(0)
276#define EL_IMPL_A64ONLY ULL(1)
277#define EL_IMPL_A64_A32 ULL(2)
278
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500279/* ID_AA64ISAR0_EL1 definitions */
280#define ID_AA64ISAR0_EL1 S3_0_C0_C6_0
281#define ID_AA64ISAR0_TLB_MASK ULL(0xf)
282#define ID_AA64ISAR0_TLB_SHIFT U(56)
283#define ID_AA64ISAR0_TLB_WIDTH U(4)
284#define ID_AA64ISAR0_TLBIRANGE_SUPPORTED ULL(0x2)
285#define ID_AA64ISAR0_TLB_NOT_SUPPORTED ULL(0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200286
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100287/* ID_AA64ISAR1_EL1 definitions */
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500288#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
289#define ID_AA64ISAR1_GPI_SHIFT U(28)
290#define ID_AA64ISAR1_GPI_WIDTH U(4)
291#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
292#define ID_AA64ISAR1_GPA_SHIFT U(24)
293#define ID_AA64ISAR1_GPA_WIDTH U(4)
294#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
295#define ID_AA64ISAR1_API_SHIFT U(8)
296#define ID_AA64ISAR1_API_WIDTH U(4)
297#define ID_AA64ISAR1_API_MASK ULL(0xf)
298#define ID_AA64ISAR1_APA_SHIFT U(4)
299#define ID_AA64ISAR1_APA_WIDTH U(4)
300#define ID_AA64ISAR1_APA_MASK ULL(0xf)
301#define ID_AA64ISAR1_SPECRES_MASK ULL(0xf)
302#define ID_AA64ISAR1_SPECRES_SHIFT U(40)
303#define ID_AA64ISAR1_SPECRES_WIDTH U(4)
304#define ID_AA64ISAR1_SPECRES_NOT_SUPPORTED ULL(0x0)
305#define ID_AA64ISAR1_SPECRES_SUPPORTED ULL(0x1)
306#define ID_AA64ISAR1_DPB_MASK ULL(0xf)
307#define ID_AA64ISAR1_DPB_SHIFT U(0)
308#define ID_AA64ISAR1_DPB_WIDTH U(4)
309#define ID_AA64ISAR1_DPB_NOT_SUPPORTED ULL(0x0)
310#define ID_AA64ISAR1_DPB_SUPPORTED ULL(0x1)
311#define ID_AA64ISAR1_DPB2_SUPPORTED ULL(0x2)
312#define ID_AA64ISAR1_LS64_MASK ULL(0xf)
313#define ID_AA64ISAR1_LS64_SHIFT U(60)
314#define ID_AA64ISAR1_LS64_WIDTH U(4)
315#define ID_AA64ISAR1_LS64_NOT_SUPPORTED ULL(0x0)
316#define ID_AA64ISAR1_LS64_SUPPORTED ULL(0x1)
317#define ID_AA64ISAR1_LS64_V_SUPPORTED ULL(0x2)
318#define ID_AA64ISAR1_LS64_ACCDATA_SUPPORTED ULL(0x3)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100319
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000320/* ID_AA64ISAR2_EL1 definitions */
321#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
322#define ID_AA64ISAR2_WFXT_MASK ULL(0xf)
323#define ID_AA64ISAR2_WFXT_SHIFT U(0x0)
324#define ID_AA64ISAR2_WFXT_SUPPORTED ULL(0x2)
Juan Pablo Condeebd1b692022-06-30 17:47:35 -0400325#define ID_AA64ISAR2_GPA3_SHIFT U(8)
326#define ID_AA64ISAR2_GPA3_MASK ULL(0xf)
327#define ID_AA64ISAR2_APA3_SHIFT U(12)
328#define ID_AA64ISAR2_APA3_MASK ULL(0xf)
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000329
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000330/* ID_AA64MMFR0_EL1 definitions */
331#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
332#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
333
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200334#define PARANGE_0000 U(32)
335#define PARANGE_0001 U(36)
336#define PARANGE_0010 U(40)
337#define PARANGE_0011 U(42)
338#define PARANGE_0100 U(44)
339#define PARANGE_0101 U(48)
340#define PARANGE_0110 U(52)
341
Jimmy Brisson945095a2020-04-16 10:54:59 -0500342#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
343#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
344#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
345#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
346#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
347
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500348#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
349#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
350#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
351#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
Arvind Ram Prakash94963d42024-06-13 17:19:56 -0500352#define ID_AA64MMFR0_EL1_FGT2_SUPPORTED ULL(0x2)
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500353
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200354#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100355#define ID_AA64MMFR0_EL1_TGRAN4_WIDTH U(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200356#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
357#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100358#define ID_AA64MMFR0_EL1_TGRAN4_52B_SUPPORTED ULL(0x1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200359#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
360
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100361#define ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT U(40)
362#define ID_AA64MMFR0_EL1_TGRAN4_2_WIDTH U(4)
363#define ID_AA64MMFR0_EL1_TGRAN4_2_MASK ULL(0xf)
364#define ID_AA64MMFR0_EL1_TGRAN4_2_AS_1 ULL(0x0)
365#define ID_AA64MMFR0_EL1_TGRAN4_2_NOT_SUPPORTED ULL(0x1)
366#define ID_AA64MMFR0_EL1_TGRAN4_2_SUPPORTED ULL(0x2)
367#define ID_AA64MMFR0_EL1_TGRAN4_2_52B_SUPPORTED ULL(0x3)
368
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200369#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100370#define ID_AA64MMFR0_EL1_TGRAN64_WIDTH U(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200371#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
372#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
373#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
374
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100375#define ID_AA64MMFR0_EL1_TGRAN64_2_SHIFT U(36)
376#define ID_AA64MMFR0_EL1_TGRAN64_2_WIDTH U(4)
377#define ID_AA64MMFR0_EL1_TGRAN64_2_MASK ULL(0xf)
378#define ID_AA64MMFR0_EL1_TGRAN64_2_AS_1 ULL(0x0)
379#define ID_AA64MMFR0_EL1_TGRAN64_2_NOT_SUPPORTED ULL(0x1)
380#define ID_AA64MMFR0_EL1_TGRAN64_2_SUPPORTED ULL(0x2)
381
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200382#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100383#define ID_AA64MMFR0_EL1_TGRAN16_WIDTH U(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200384#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
385#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
386#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100387#define ID_AA64MMFR0_EL1_TGRAN16_52B_SUPPORTED ULL(0x2)
388
389#define ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT U(32)
390#define ID_AA64MMFR0_EL1_TGRAN16_2_WIDTH U(4)
391#define ID_AA64MMFR0_EL1_TGRAN16_2_MASK ULL(0xf)
392#define ID_AA64MMFR0_EL1_TGRAN16_2_AS_1 ULL(0x0)
393#define ID_AA64MMFR0_EL1_TGRAN16_2_NOT_SUPPORTED ULL(0x1)
394#define ID_AA64MMFR0_EL1_TGRAN16_2_SUPPORTED ULL(0x2)
395#define ID_AA64MMFR0_EL1_TGRAN16_2_52B_SUPPORTED ULL(0x3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200396
Daniel Boulby39e4df22021-02-02 19:27:41 +0000397/* ID_AA64MMFR1_EL1 definitions */
398#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
399#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500400#define ID_AA64MMFR1_EL1_PAN_WIDTH U(4)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000401#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
402#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
403#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
johpow01d0bbe6e2021-11-11 16:13:32 -0600404#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
405#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
406#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
407#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000408#define ID_AA64MMFR1_EL1_AFP_SHIFT U(44)
409#define ID_AA64MMFR1_EL1_AFP_MASK ULL(0xf)
410#define ID_AA64MMFR1_EL1_AFP_SUPPORTED ULL(0x1)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500411#define ID_AA64MMFR1_EL1_LO_SHIFT U(16)
412#define ID_AA64MMFR1_EL1_LO_MASK ULL(0xf)
413#define ID_AA64MMFR1_EL1_LO_WIDTH U(4)
414#define ID_AA64MMFR1_EL1_LOR_NOT_SUPPORTED ULL(0x0)
415#define ID_AA64MMFR1_EL1_LOR_SUPPORTED ULL(0x1)
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200416#define ID_AA64MMFR1_EL1_VHE_SHIFT ULL(8)
417#define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500418
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000419/* ID_AA64MMFR2_EL1 definitions */
420#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000421
422#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
423#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
424
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000425#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
426#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
427
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200428#define ID_AA64MMFR2_EL1_NV_SHIFT U(24)
429#define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf)
430#define NV2_IMPLEMENTED ULL(0x2)
431
Jayanth Dodderi Chidanandf2f1e272024-09-03 11:49:51 +0100432/* ID_AA64MMFR3_EL1 definitions */
Soby Mathew16059ac2024-11-19 11:15:22 +0000433#define ID_AA64MMFR3_EL1 S3_0_C0_C7_3
434
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100435#define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20)
436#define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf)
437#define ID_AA64MMFR3_EL1_S2POE_WIDTH U(4)
438#define ID_AA64MMFR3_EL1_S2POE_SUPPORTED ULL(0x1)
439
440#define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16)
441#define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf)
442#define ID_AA64MMFR3_EL1_S1POE_WIDTH U(4)
443#define ID_AA64MMFR3_EL1_S1POE_SUPPORTED ULL(0x1)
444
445#define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12)
446#define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf)
447#define ID_AA64MMFR3_EL1_S2PIE_WIDTH U(4)
448#define ID_AA64MMFR3_EL1_S2PIE_SUPPORTED ULL(0x1)
449
450#define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8)
451#define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf)
452#define ID_AA64MMFR3_EL1_S1PIE_WIDTH U(4)
453#define ID_AA64MMFR3_EL1_S1PIE_SUPPORTED ULL(0x1)
454
Javier Almansa Sobrino7c78f7b2024-10-25 11:44:32 +0100455#define ID_AA64MMFR3_EL1_SCTLRX_SHIFT U(4)
456#define ID_AA64MMFR3_EL1_SCTLRX_WIDTH ULL(0x4)
457
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100458#define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0)
459#define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf)
460#define ID_AA64MMFR3_EL1_TCRX_WIDTH U(4)
461#define ID_AA64MMFR3_EL1_TCR2_SUPPORTED ULL(0x1)
Jayanth Dodderi Chidanandf2f1e272024-09-03 11:49:51 +0100462
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000463/* ID_AA64PFR1_EL1 definitions */
Javier Almansa Sobrino7c78f7b2024-10-25 11:44:32 +0100464#define ID_AA64PFR1_EL1_DF2_SHIFT U(56)
465#define ID_AA64PFR1_EL1_DF2_WIDTH U(4)
466#define ID_AA64PFR1_EL1_DF2_MASK (0xf << ID_AA64PFR1_EL1_DF2_SHIFT)
467
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100468#define ID_AA64PFR1_EL1_GCS_SHIFT U(44)
469#define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf)
470#define ID_AA64PFR1_EL1_GCS_WIDTH U(4)
471#define ID_AA64PFR1_EL1_GCS_SUPPORTED ULL(1)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000472
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500473#define ID_AA64PFR1_CSV2_FRAC_SHIFT U(32)
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100474#define ID_AA64PFR1_CSV2_FRAC_MASK ULL(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500475#define ID_AA64PFR1_CSV2_FRAC_WIDTH U(4)
476#define ID_AA64PFR1_CSV2_1P1_SUPPORTED ULL(0x1)
477#define ID_AA64PFR1_CSV2_1P2_SUPPORTED ULL(0x2)
478
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100479#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
480#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK ULL(0xf)
481#define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED ULL(0x1)
482#define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED ULL(0x0)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200483
Jayanth Dodderi Chidanandb3ffd3c2023-02-13 12:15:11 +0000484#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
485#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
Arunachalam Ganapathy1768e592023-05-23 13:28:38 +0100486#define ID_AA64PFR1_EL1_SME_WIDTH ULL(0x4)
Jayanth Dodderi Chidanandb3ffd3c2023-02-13 12:15:11 +0000487#define ID_AA64PFR1_EL1_SME_NOT_SUPPORTED ULL(0x0)
488#define ID_AA64PFR1_EL1_SME_SUPPORTED ULL(0x1)
Jayanth Dodderi Chidanand95d5d272023-01-16 17:58:47 +0000489#define ID_AA64PFR1_EL1_SME2_SUPPORTED ULL(0x2)
johpow0150ccb552020-11-10 19:22:13 -0600490
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100491#define ID_AA64PFR1_MPAM_FRAC_SHIFT U(16)
492#define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf)
493
Javier Almansa Sobrino7c78f7b2024-10-25 11:44:32 +0100494#define ID_AA64PFR1_RAS_FRAC_MASK ULL(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500495#define ID_AA64PFR1_RAS_FRAC_SHIFT U(12)
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100496#define ID_AA64PFR1_RAS_FRAC_MASK ULL(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500497#define ID_AA64PFR1_RAS_FRAC_WIDTH U(4)
498#define ID_AA64PFR1_RASV1P1_SUPPORTED ULL(0x1)
499
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100500#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
501#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
502#define ID_AA64PFR1_EL1_MTE_WIDTH U(4)
503#define MTE_UNIMPLEMENTED ULL(0)
504#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
505#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
506
507#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
508#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
509#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
510
511#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
512#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
513#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
Arvind Ram Prakash13887ac2024-01-04 15:22:52 -0600514
Javier Almansa Sobrino7c78f7b2024-10-25 11:44:32 +0100515#define ID_AA64PFR1_DF2_SHIFT U(56)
516#define ID_AA64PFR1_DF2_WIDTH ULL(0x4)
517
Arvind Ram Prakash1ab21e52024-11-12 10:52:08 -0600518/* ID_AA64PFR2_EL1 definitions */
519#define ID_AA64PFR2_EL1 S3_0_C0_C4_2
520#define ID_AA64PFR2_EL1_FPMR_SHIFT U(32)
521#define ID_AA64PFR2_EL1_FPMR_MASK ULL(0xf)
522#define ID_AA64PFR2_EL1_FPMR_WIDTH U(4)
523#define ID_AA64PFR2_EL1_FPMR_SUPPORTED ULL(0x1)
524
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000525/* ID_PFR1_EL1 definitions */
526#define ID_PFR1_VIRTEXT_SHIFT U(12)
527#define ID_PFR1_VIRTEXT_MASK U(0xf)
528#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
529 & ID_PFR1_VIRTEXT_MASK)
530
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200531/* SCTLR definitions */
532#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
533 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
534 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
535
536#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
537 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000538#define SCTLR_AARCH32_EL1_RES1 \
539 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
540 (U(1) << 4) | (U(1) << 3))
541
542#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
543 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
544 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200545
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000546#define SCTLR_M_BIT (ULL(1) << 0)
547#define SCTLR_A_BIT (ULL(1) << 1)
548#define SCTLR_C_BIT (ULL(1) << 2)
549#define SCTLR_SA_BIT (ULL(1) << 3)
550#define SCTLR_SA0_BIT (ULL(1) << 4)
551#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
552#define SCTLR_ITD_BIT (ULL(1) << 7)
553#define SCTLR_SED_BIT (ULL(1) << 8)
554#define SCTLR_UMA_BIT (ULL(1) << 9)
555#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100556#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000557#define SCTLR_DZE_BIT (ULL(1) << 14)
558#define SCTLR_UCT_BIT (ULL(1) << 15)
559#define SCTLR_NTWI_BIT (ULL(1) << 16)
560#define SCTLR_NTWE_BIT (ULL(1) << 18)
561#define SCTLR_WXN_BIT (ULL(1) << 19)
562#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100563#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000564#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000565#define SCTLR_E0E_BIT (ULL(1) << 24)
566#define SCTLR_EE_BIT (ULL(1) << 25)
567#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100568#define SCTLR_EnDA_BIT (ULL(1) << 27)
569#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000570#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000571#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200572#define SCTLR_RESET_VAL SCTLR_EL3_RES1
573
Javier Almansa Sobrino7c78f7b2024-10-25 11:44:32 +0100574/* SCTLR2_EL1 register definitions */
575#define SCTLR2_EL1 S3_0_C1_C0_3
576
577#define SCTLR2_NMEA_BIT (UL(1) << 2)
578#define SCTLR2_EnADERR_BIT (UL(1) << 3)
579#define SCTLR2_EnANERR_BIT (UL(1) << 4)
580#define SCTLR2_EASE_BIT (UL(1) << 5)
581#define SCTLR2_EnIDCP128_BIT (UL(1) << 6)
582
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200583/* CPACR_El1 definitions */
584#define CPACR_EL1_FPEN(x) ((x) << 20)
585#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
586#define CPACR_EL1_FP_TRAP_ALL U(0x2)
587#define CPACR_EL1_FP_TRAP_NONE U(0x3)
588
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +0100589#define CPACR_EL1_ZEN(x) ((x) << 16)
590#define CPACR_EL1_ZEN_TRAP_EL0 U(0x1)
591#define CPACR_EL1_ZEN_TRAP_ALL U(0x2)
592#define CPACR_EL1_ZEN_TRAP_NONE U(0x3)
593
Arunachalam Ganapathy1768e592023-05-23 13:28:38 +0100594#define CPACR_EL1_SMEN(x) ((x) << 24)
595#define CPACR_EL1_SMEN_TRAP_EL0 U(0x1)
596#define CPACR_EL1_SMEN_TRAP_ALL U(0x2)
597#define CPACR_EL1_SMEN_TRAP_NONE U(0x3)
598
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200599/* SCR definitions */
600#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500601#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200602#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200603#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000604#define SCR_API_BIT (U(1) << 17)
605#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200606#define SCR_TWE_BIT (U(1) << 13)
607#define SCR_TWI_BIT (U(1) << 12)
608#define SCR_ST_BIT (U(1) << 11)
609#define SCR_RW_BIT (U(1) << 10)
610#define SCR_SIF_BIT (U(1) << 9)
611#define SCR_HCE_BIT (U(1) << 8)
612#define SCR_SMD_BIT (U(1) << 7)
613#define SCR_EA_BIT (U(1) << 3)
614#define SCR_FIQ_BIT (U(1) << 2)
615#define SCR_IRQ_BIT (U(1) << 1)
616#define SCR_NS_BIT (U(1) << 0)
617#define SCR_VALID_BIT_MASK U(0x2f8f)
618#define SCR_RESET_VAL SCR_RES1_BITS
619
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000620/* MDCR_EL3 definitions */
621#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100622#define MDCR_SPD32_LEGACY ULL(0x0)
623#define MDCR_SPD32_DISABLE ULL(0x2)
624#define MDCR_SPD32_ENABLE ULL(0x3)
625#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000626#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100627#define MDCR_NSPB_EL1 ULL(0x3)
628#define MDCR_TDOSA_BIT (ULL(1) << 10)
629#define MDCR_TDA_BIT (ULL(1) << 9)
630#define MDCR_TPM_BIT (ULL(1) << 6)
631#define MDCR_SCCD_BIT (ULL(1) << 23)
632#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000633
634/* MDCR_EL2 definitions */
635#define MDCR_EL2_TPMS (U(1) << 14)
636#define MDCR_EL2_E2PB(x) ((x) << 12)
637#define MDCR_EL2_E2PB_EL1 U(0x3)
638#define MDCR_EL2_TDRA_BIT (U(1) << 11)
639#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
640#define MDCR_EL2_TDA_BIT (U(1) << 9)
641#define MDCR_EL2_TDE_BIT (U(1) << 8)
642#define MDCR_EL2_HPME_BIT (U(1) << 7)
643#define MDCR_EL2_TPM_BIT (U(1) << 6)
644#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100645#define MDCR_EL2_HPMN_SHIFT U(0)
646#define MDCR_EL2_HPMN_MASK ULL(0x1f)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000647#define MDCR_EL2_RESET_VAL U(0x0)
648
649/* HSTR_EL2 definitions */
650#define HSTR_EL2_RESET_VAL U(0x0)
651#define HSTR_EL2_T_MASK U(0xff)
652
653/* CNTHP_CTL_EL2 definitions */
654#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
655#define CNTHP_CTL_RESET_VAL U(0x0)
656
657/* VTTBR_EL2 definitions */
658#define VTTBR_RESET_VAL ULL(0x0)
659#define VTTBR_VMID_MASK ULL(0xff)
660#define VTTBR_VMID_SHIFT U(48)
661#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
662#define VTTBR_BADDR_SHIFT U(0)
663
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200664/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500665#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000666#define HCR_API_BIT (ULL(1) << 41)
667#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000668#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000669#define HCR_TGE_BIT (ULL(1) << 27)
670#define HCR_RW_SHIFT U(31)
671#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
672#define HCR_AMO_BIT (ULL(1) << 5)
673#define HCR_IMO_BIT (ULL(1) << 4)
674#define HCR_FMO_BIT (ULL(1) << 3)
675
676/* ISR definitions */
677#define ISR_A_SHIFT U(8)
678#define ISR_I_SHIFT U(7)
679#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200680
681/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000682#define CNTHCTL_RESET_VAL U(0x0)
683#define EVNTEN_BIT (U(1) << 2)
684#define EL1PCEN_BIT (U(1) << 1)
685#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200686
687/* CNTKCTL_EL1 definitions */
688#define EL0PTEN_BIT (U(1) << 9)
689#define EL0VTEN_BIT (U(1) << 8)
690#define EL0PCTEN_BIT (U(1) << 0)
691#define EL0VCTEN_BIT (U(1) << 1)
692#define EVNTEN_BIT (U(1) << 2)
693#define EVNTDIR_BIT (U(1) << 3)
694#define EVNTI_SHIFT U(4)
695#define EVNTI_MASK U(0xf)
696
697/* CPTR_EL2 definitions */
Arunachalam Ganapathy92f18682023-09-02 01:41:28 +0100698#define CPTR_EL2_RES1 ((ULL(1) << 13) | (ULL(1) << 9) | (ULL(0xff)))
Ambroise Vincentfae77722019-03-07 10:17:15 +0000699#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
700#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
701#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600702#define CPTR_EL2_TSM_BIT (ULL(1) << 12)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000703#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
704#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000705#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200706
707/* CPSR/SPSR definitions */
708#define DAIF_FIQ_BIT (U(1) << 0)
709#define DAIF_IRQ_BIT (U(1) << 1)
710#define DAIF_ABT_BIT (U(1) << 2)
711#define DAIF_DBG_BIT (U(1) << 3)
712#define SPSR_DAIF_SHIFT U(6)
713#define SPSR_DAIF_MASK U(0xf)
714
715#define SPSR_AIF_SHIFT U(6)
716#define SPSR_AIF_MASK U(0x7)
717
718#define SPSR_E_SHIFT U(9)
719#define SPSR_E_MASK U(0x1)
720#define SPSR_E_LITTLE U(0x0)
721#define SPSR_E_BIG U(0x1)
722
723#define SPSR_T_SHIFT U(5)
724#define SPSR_T_MASK U(0x1)
725#define SPSR_T_ARM U(0x0)
726#define SPSR_T_THUMB U(0x1)
727
728#define SPSR_M_SHIFT U(4)
729#define SPSR_M_MASK U(0x1)
730#define SPSR_M_AARCH64 U(0x0)
731#define SPSR_M_AARCH32 U(0x1)
732
733#define DISABLE_ALL_EXCEPTIONS \
734 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
735
736#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
737
738/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000739 * RMR_EL3 definitions
740 */
741#define RMR_EL3_RR_BIT (U(1) << 1)
742#define RMR_EL3_AA64_BIT (U(1) << 0)
743
744/*
745 * HI-VECTOR address for AArch32 state
746 */
747#define HI_VECTOR_BASE U(0xFFFF0000)
748
749/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200750 * TCR defintions
751 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000752#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200753#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200754#define TCR_EL1_IPS_SHIFT U(32)
755#define TCR_EL2_PS_SHIFT U(16)
756#define TCR_EL3_PS_SHIFT U(16)
757
758#define TCR_TxSZ_MIN ULL(16)
759#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000760#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200761
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100762#define TCR_T0SZ_SHIFT U(0)
763#define TCR_T1SZ_SHIFT U(16)
764
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200765/* (internal) physical address size bits in EL3/EL1 */
766#define TCR_PS_BITS_4GB ULL(0x0)
767#define TCR_PS_BITS_64GB ULL(0x1)
768#define TCR_PS_BITS_1TB ULL(0x2)
769#define TCR_PS_BITS_4TB ULL(0x3)
770#define TCR_PS_BITS_16TB ULL(0x4)
771#define TCR_PS_BITS_256TB ULL(0x5)
772
773#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
774#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
775#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
776#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
777#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
778#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
779
780#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
781#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
782#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
783#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
784
785#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
786#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
787#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
788#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
789
790#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
791#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
792#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
793
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100794#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
795#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
796#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
797#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
798
799#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
800#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
801#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
802#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
803
804#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
805#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
806#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
807
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200808#define TCR_TG0_SHIFT U(14)
809#define TCR_TG0_MASK ULL(3)
810#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
811#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
812#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
813
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100814#define TCR_TG1_SHIFT U(30)
815#define TCR_TG1_MASK ULL(3)
816#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
817#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
818#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
819
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200820#define TCR_EPD0_BIT (ULL(1) << 7)
821#define TCR_EPD1_BIT (ULL(1) << 23)
822
823#define MODE_SP_SHIFT U(0x0)
824#define MODE_SP_MASK U(0x1)
825#define MODE_SP_EL0 U(0x0)
826#define MODE_SP_ELX U(0x1)
827
828#define MODE_RW_SHIFT U(0x4)
829#define MODE_RW_MASK U(0x1)
830#define MODE_RW_64 U(0x0)
831#define MODE_RW_32 U(0x1)
832
833#define MODE_EL_SHIFT U(0x2)
834#define MODE_EL_MASK U(0x3)
835#define MODE_EL3 U(0x3)
836#define MODE_EL2 U(0x2)
837#define MODE_EL1 U(0x1)
838#define MODE_EL0 U(0x0)
839
840#define MODE32_SHIFT U(0)
841#define MODE32_MASK U(0xf)
842#define MODE32_usr U(0x0)
843#define MODE32_fiq U(0x1)
844#define MODE32_irq U(0x2)
845#define MODE32_svc U(0x3)
846#define MODE32_mon U(0x6)
847#define MODE32_abt U(0x7)
848#define MODE32_hyp U(0xa)
849#define MODE32_und U(0xb)
850#define MODE32_sys U(0xf)
851
852#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
853#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
854#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
855#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
856
857#define SPSR_64(el, sp, daif) \
858 ((MODE_RW_64 << MODE_RW_SHIFT) | \
859 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
860 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
861 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
862
863#define SPSR_MODE32(mode, isa, endian, aif) \
864 ((MODE_RW_32 << MODE_RW_SHIFT) | \
865 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
866 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
867 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
868 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
869
870/*
871 * TTBR Definitions
872 */
873#define TTBR_CNP_BIT ULL(0x1)
874
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000875/*
876 * CTR_EL0 definitions
877 */
878#define CTR_CWG_SHIFT U(24)
879#define CTR_CWG_MASK U(0xf)
880#define CTR_ERG_SHIFT U(20)
881#define CTR_ERG_MASK U(0xf)
882#define CTR_DMINLINE_SHIFT U(16)
883#define CTR_DMINLINE_MASK U(0xf)
884#define CTR_L1IP_SHIFT U(14)
885#define CTR_L1IP_MASK U(0x3)
886#define CTR_IMINLINE_SHIFT U(0)
887#define CTR_IMINLINE_MASK U(0xf)
888
889#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
890
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000891/*
892 * FPCR definitions
893 */
894#define FPCR_FIZ_BIT (ULL(1) << 0)
895#define FPCR_AH_BIT (ULL(1) << 1)
896#define FPCR_NEP_BIT (ULL(1) << 2)
897
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200898/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000899#define CNTP_CTL_ENABLE_SHIFT U(0)
900#define CNTP_CTL_IMASK_SHIFT U(1)
901#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200902
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000903#define CNTP_CTL_ENABLE_MASK U(1)
904#define CNTP_CTL_IMASK_MASK U(1)
905#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200906
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200907/* Exception Syndrome register bits and bobs */
908#define ESR_EC_SHIFT U(26)
909#define ESR_EC_MASK U(0x3f)
910#define ESR_EC_LENGTH U(6)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100911#define ESR_ISS_SHIFT U(0x0)
912#define ESR_ISS_MASK U(0x1ffffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200913#define EC_UNKNOWN U(0x0)
914#define EC_WFE_WFI U(0x1)
915#define EC_AARCH32_CP15_MRC_MCR U(0x3)
916#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
917#define EC_AARCH32_CP14_MRC_MCR U(0x5)
918#define EC_AARCH32_CP14_LDC_STC U(0x6)
919#define EC_FP_SIMD U(0x7)
920#define EC_AARCH32_CP10_MRC U(0x8)
921#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
922#define EC_ILLEGAL U(0xe)
923#define EC_AARCH32_SVC U(0x11)
924#define EC_AARCH32_HVC U(0x12)
925#define EC_AARCH32_SMC U(0x13)
926#define EC_AARCH64_SVC U(0x15)
927#define EC_AARCH64_HVC U(0x16)
928#define EC_AARCH64_SMC U(0x17)
929#define EC_AARCH64_SYS U(0x18)
930#define EC_IABORT_LOWER_EL U(0x20)
931#define EC_IABORT_CUR_EL U(0x21)
932#define EC_PC_ALIGN U(0x22)
933#define EC_DABORT_LOWER_EL U(0x24)
934#define EC_DABORT_CUR_EL U(0x25)
935#define EC_SP_ALIGN U(0x26)
936#define EC_AARCH32_FP U(0x28)
937#define EC_AARCH64_FP U(0x2c)
938#define EC_SERROR U(0x2f)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100939/* Data Fault Status code, not all error codes listed */
940#define ISS_DFSC_MASK U(0x3f)
Shruti Guptab027f572024-01-02 22:00:29 +0000941#define DFSC_L0_ADR_SIZE_FAULT U(0)
Shruti Guptae68494e2023-11-06 11:04:57 +0000942#define DFSC_L0_TRANS_FAULT U(4)
943#define DFSC_L1_TRANS_FAULT U(5)
944#define DFSC_L2_TRANS_FAULT U(6)
945#define DFSC_L3_TRANS_FAULT U(7)
Shruti Guptab027f572024-01-02 22:00:29 +0000946#define DFSC_NO_WALK_SEA U(0x10)
Shruti Guptae68494e2023-11-06 11:04:57 +0000947#define DFSC_L0_SEA U(0x14)
948#define DFSC_L1_SEA U(0x15)
949#define DFSC_L2_SEA U(0x16)
950#define DFSC_L3_SEA U(0x17)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100951#define DFSC_EXT_DABORT U(0x10)
952#define DFSC_GPF_DABORT U(0x28)
Shruti Guptae68494e2023-11-06 11:04:57 +0000953
954/* Instr Fault Status code, not all error codes listed */
955#define ISS_IFSC_MASK U(0x3f)
Shruti Guptab027f572024-01-02 22:00:29 +0000956#define IFSC_L0_ADR_SIZE_FAULT U(0)
Shruti Guptae68494e2023-11-06 11:04:57 +0000957#define IFSC_L0_TRANS_FAULT U(4)
958#define IFSC_L1_TRANS_FAULT U(5)
959#define IFSC_L2_TRANS_FAULT U(6)
960#define IFSC_L3_TRANS_FAULT U(7)
Shruti Guptab027f572024-01-02 22:00:29 +0000961#define IFSC_NO_WALK_SEA U(0x10)
Shruti Guptae68494e2023-11-06 11:04:57 +0000962#define IFSC_L0_SEA U(0x24)
963#define IFSC_L1_SEA U(0x25)
964#define IFSC_L2_SEA U(0x26)
965#define IFSC_L3_SEA U(0x27)
966
nabkah01002e5692022-10-10 12:36:46 +0100967/* ISS encoding an exception from HVC or SVC instruction execution */
968#define ISS_HVC_SMC_IMM16_MASK U(0xffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200969
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000970/*
971 * External Abort bit in Instruction and Data Aborts synchronous exception
972 * syndromes.
973 */
974#define ESR_ISS_EABORT_EA_BIT U(9)
975
976#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100977#define ISS_BITS(x) (((x) >> ESR_ISS_SHIFT) & ESR_ISS_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000978
979/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
980#define RMR_RESET_REQUEST_SHIFT U(0x1)
981#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200982
983/*******************************************************************************
984 * Definitions of register offsets, fields and macros for CPU system
985 * instructions.
986 ******************************************************************************/
987
988#define TLBI_ADDR_SHIFT U(12)
989#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
990#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
991
992/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000993 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
994 * system level implementation of the Generic Timer.
995 ******************************************************************************/
996#define CNTCTLBASE_CNTFRQ U(0x0)
997#define CNTNSAR U(0x4)
998#define CNTNSAR_NS_SHIFT(x) (x)
999
1000#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
1001#define CNTACR_RPCT_SHIFT U(0x0)
1002#define CNTACR_RVCT_SHIFT U(0x1)
1003#define CNTACR_RFRQ_SHIFT U(0x2)
1004#define CNTACR_RVOFF_SHIFT U(0x3)
1005#define CNTACR_RWVT_SHIFT U(0x4)
1006#define CNTACR_RWPT_SHIFT U(0x5)
1007
1008/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001009 * Definitions of register offsets and fields in the CNTBaseN Frame of the
1010 * system level implementation of the Generic Timer.
1011 ******************************************************************************/
1012/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001013#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001014/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001015#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001016/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001017#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001018/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001019#define CNTP_CTL U(0x2c)
1020
1021/* PMCR_EL0 definitions */
1022#define PMCR_EL0_RESET_VAL U(0x0)
1023#define PMCR_EL0_N_SHIFT U(11)
1024#define PMCR_EL0_N_MASK U(0x1f)
1025#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
1026#define PMCR_EL0_LC_BIT (U(1) << 6)
1027#define PMCR_EL0_DP_BIT (U(1) << 5)
1028#define PMCR_EL0_X_BIT (U(1) << 4)
1029#define PMCR_EL0_D_BIT (U(1) << 3)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +01001030#define PMCR_EL0_C_BIT (U(1) << 2)
1031#define PMCR_EL0_P_BIT (U(1) << 1)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001032#define PMCR_EL0_E_BIT (U(1) << 0)
1033
1034/* PMCNTENSET_EL0 definitions */
1035#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
1036#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
1037
1038/* PMEVTYPER<n>_EL0 definitions */
1039#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
AlexeiFedorov2f30f102023-03-13 19:37:46 +00001040#define PMEVTYPER_EL0_U_BIT (U(1) << 30)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001041#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
AlexeiFedorov2f30f102023-03-13 19:37:46 +00001042#define PMEVTYPER_EL0_NSU_BIT (U(1) << 28)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001043#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
1044#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
1045#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
1046#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
AlexeiFedorov2f30f102023-03-13 19:37:46 +00001047#define PMEVTYPER_EL0_T_BIT (U(1) << 23)
1048#define PMEVTYPER_EL0_RLK_BIT (U(1) << 22)
1049#define PMEVTYPER_EL0_RLU_BIT (U(1) << 21)
1050#define PMEVTYPER_EL0_RLH_BIT (U(1) << 20)
Boyan Karatotevba3f3f32022-10-10 16:33:10 +01001051#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x0000FFFF)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001052
1053/* PMCCFILTR_EL0 definitions */
1054#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
AlexeiFedorov2f30f102023-03-13 19:37:46 +00001055#define PMCCFILTR_EL0_U_BIT (U(1) << 30)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001056#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
1057#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
1058#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001059#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
AlexeiFedorov2f30f102023-03-13 19:37:46 +00001060#define PMCCFILTR_EL0_T_BIT (U(1) << 23)
1061#define PMCCFILTR_EL0_RLK_BIT (U(1) << 22)
1062#define PMCCFILTR_EL0_RLU_BIT (U(1) << 21)
1063#define PMCCFILTR_EL0_RLH_BIT (U(1) << 20)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001064
Boyan Karatotev35e3ca02022-10-10 16:39:45 +01001065/* PMSELR_EL0 definitions */
1066#define PMSELR_EL0_SEL_SHIFT U(0)
1067#define PMSELR_EL0_SEL_MASK U(0x1f)
1068
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +01001069/* PMU event counter ID definitions */
1070#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001071
1072/*******************************************************************************
1073 * Definitions for system register interface to SVE
1074 ******************************************************************************/
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +01001075#define ID_AA64ZFR0_EL1 S3_0_C0_C4_4
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001076
1077/* ZCR_EL2 definitions */
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +01001078#define ZCR_EL2 S3_4_C1_C2_0
1079#define ZCR_EL2_SVE_VL_SHIFT UL(0)
1080#define ZCR_EL2_SVE_VL_WIDTH UL(4)
1081
1082/* ZCR_EL1 definitions */
1083#define ZCR_EL1 S3_0_C1_C2_0
1084#define ZCR_EL1_SVE_VL_SHIFT UL(0)
1085#define ZCR_EL1_SVE_VL_WIDTH UL(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001086
1087/*******************************************************************************
johpow0150ccb552020-11-10 19:22:13 -06001088 * Definitions for system register interface to SME
1089 ******************************************************************************/
1090#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
1091#define SVCR S3_3_C4_C2_2
1092#define TPIDR2_EL0 S3_3_C13_C0_5
1093#define SMCR_EL2 S3_4_C1_C2_6
1094
1095/* ID_AA64SMFR0_EL1 definitions */
1096#define ID_AA64SMFR0_EL1_FA64_BIT (UL(1) << 63)
1097
1098/* SVCR definitions */
1099#define SVCR_ZA_BIT (U(1) << 1)
1100#define SVCR_SM_BIT (U(1) << 0)
1101
1102/* SMPRI_EL1 definitions */
1103#define SMPRI_EL1_PRIORITY_SHIFT U(0)
1104#define SMPRI_EL1_PRIORITY_MASK U(0xf)
1105
1106/* SMPRIMAP_EL2 definitions */
1107/* Register is composed of 16 priority map fields of 4 bits numbered 0-15. */
1108#define SMPRIMAP_EL2_MAP_SHIFT(pri) U((pri) * 4)
1109#define SMPRIMAP_EL2_MAP_MASK U(0xf)
1110
1111/* SMCR_ELx definitions */
1112#define SMCR_ELX_LEN_SHIFT U(0)
Arunachalam Ganapathy5b68e202023-06-06 16:31:19 +01001113#define SMCR_ELX_LEN_WIDTH U(4)
1114/*
1115 * SMCR_ELX_RAZ_LEN is defined to find the architecturally permitted SVL. This
1116 * is a combination of RAZ and LEN bit fields.
1117 */
1118#define SMCR_ELX_RAZ_LEN_SHIFT UL(0)
1119#define SMCR_ELX_RAZ_LEN_WIDTH UL(9)
Jayanth Dodderi Chidanand95d5d272023-01-16 17:58:47 +00001120#define SMCR_ELX_EZT0_BIT (U(1) << 30)
johpow0150ccb552020-11-10 19:22:13 -06001121#define SMCR_ELX_FA64_BIT (U(1) << 31)
Arunachalam Ganapathy92f18682023-09-02 01:41:28 +01001122#define SMCR_EL2_RESET_VAL (SMCR_ELX_EZT0_BIT | SMCR_ELX_FA64_BIT)
johpow0150ccb552020-11-10 19:22:13 -06001123
1124/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001125 * Definitions of MAIR encodings for device and normal memory
1126 ******************************************************************************/
1127/*
1128 * MAIR encodings for device memory attributes.
1129 */
1130#define MAIR_DEV_nGnRnE ULL(0x0)
1131#define MAIR_DEV_nGnRE ULL(0x4)
1132#define MAIR_DEV_nGRE ULL(0x8)
1133#define MAIR_DEV_GRE ULL(0xc)
1134
1135/*
1136 * MAIR encodings for normal memory attributes.
1137 *
1138 * Cache Policy
1139 * WT: Write Through
1140 * WB: Write Back
1141 * NC: Non-Cacheable
1142 *
1143 * Transient Hint
1144 * NTR: Non-Transient
1145 * TR: Transient
1146 *
1147 * Allocation Policy
1148 * RA: Read Allocate
1149 * WA: Write Allocate
1150 * RWA: Read and Write Allocate
1151 * NA: No Allocation
1152 */
1153#define MAIR_NORM_WT_TR_WA ULL(0x1)
1154#define MAIR_NORM_WT_TR_RA ULL(0x2)
1155#define MAIR_NORM_WT_TR_RWA ULL(0x3)
1156#define MAIR_NORM_NC ULL(0x4)
1157#define MAIR_NORM_WB_TR_WA ULL(0x5)
1158#define MAIR_NORM_WB_TR_RA ULL(0x6)
1159#define MAIR_NORM_WB_TR_RWA ULL(0x7)
1160#define MAIR_NORM_WT_NTR_NA ULL(0x8)
1161#define MAIR_NORM_WT_NTR_WA ULL(0x9)
1162#define MAIR_NORM_WT_NTR_RA ULL(0xa)
1163#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
1164#define MAIR_NORM_WB_NTR_NA ULL(0xc)
1165#define MAIR_NORM_WB_NTR_WA ULL(0xd)
1166#define MAIR_NORM_WB_NTR_RA ULL(0xe)
1167#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
1168
1169#define MAIR_NORM_OUTER_SHIFT U(4)
1170
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001171#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
1172 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001173
1174/* PAR_EL1 fields */
1175#define PAR_F_SHIFT U(0)
1176#define PAR_F_MASK ULL(0x1)
1177#define PAR_ADDR_SHIFT U(12)
1178#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
1179
1180/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001181 * Definitions for system register interface to SPE
1182 ******************************************************************************/
Manish V Badarkhe589a1122021-12-31 15:20:08 +00001183#define PMSCR_EL1 S3_0_C9_C9_0
1184#define PMSNEVFR_EL1 S3_0_C9_C9_1
1185#define PMSICR_EL1 S3_0_C9_C9_2
1186#define PMSIRR_EL1 S3_0_C9_C9_3
1187#define PMSFCR_EL1 S3_0_C9_C9_4
1188#define PMSEVFR_EL1 S3_0_C9_C9_5
1189#define PMSLATFR_EL1 S3_0_C9_C9_6
1190#define PMSIDR_EL1 S3_0_C9_C9_7
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001191#define PMBLIMITR_EL1 S3_0_C9_C10_0
Manish V Badarkhe589a1122021-12-31 15:20:08 +00001192#define PMBPTR_EL1 S3_0_C9_C10_1
1193#define PMBSR_EL1 S3_0_C9_C10_3
1194#define PMSCR_EL2 S3_4_C9_C9_0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001195
1196/*******************************************************************************
1197 * Definitions for system register interface to MPAM
1198 ******************************************************************************/
1199#define MPAMIDR_EL1 S3_0_C10_C4_4
1200#define MPAM2_EL2 S3_4_C10_C5_0
1201#define MPAMHCR_EL2 S3_4_C10_C4_0
1202#define MPAM3_EL3 S3_6_C10_C5_0
1203
1204/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001205 * Definitions for system register interface to AMU for ARMv8.4 onwards
1206 ******************************************************************************/
1207#define AMCR_EL0 S3_3_C13_C2_0
1208#define AMCFGR_EL0 S3_3_C13_C2_1
1209#define AMCGCR_EL0 S3_3_C13_C2_2
1210#define AMUSERENR_EL0 S3_3_C13_C2_3
1211#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
1212#define AMCNTENSET0_EL0 S3_3_C13_C2_5
1213#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
1214#define AMCNTENSET1_EL0 S3_3_C13_C3_1
1215
1216/* Activity Monitor Group 0 Event Counter Registers */
1217#define AMEVCNTR00_EL0 S3_3_C13_C4_0
1218#define AMEVCNTR01_EL0 S3_3_C13_C4_1
1219#define AMEVCNTR02_EL0 S3_3_C13_C4_2
1220#define AMEVCNTR03_EL0 S3_3_C13_C4_3
1221
1222/* Activity Monitor Group 0 Event Type Registers */
1223#define AMEVTYPER00_EL0 S3_3_C13_C6_0
1224#define AMEVTYPER01_EL0 S3_3_C13_C6_1
1225#define AMEVTYPER02_EL0 S3_3_C13_C6_2
1226#define AMEVTYPER03_EL0 S3_3_C13_C6_3
1227
1228/* Activity Monitor Group 1 Event Counter Registers */
1229#define AMEVCNTR10_EL0 S3_3_C13_C12_0
1230#define AMEVCNTR11_EL0 S3_3_C13_C12_1
1231#define AMEVCNTR12_EL0 S3_3_C13_C12_2
1232#define AMEVCNTR13_EL0 S3_3_C13_C12_3
1233#define AMEVCNTR14_EL0 S3_3_C13_C12_4
1234#define AMEVCNTR15_EL0 S3_3_C13_C12_5
1235#define AMEVCNTR16_EL0 S3_3_C13_C12_6
1236#define AMEVCNTR17_EL0 S3_3_C13_C12_7
1237#define AMEVCNTR18_EL0 S3_3_C13_C13_0
1238#define AMEVCNTR19_EL0 S3_3_C13_C13_1
1239#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
1240#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
1241#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
1242#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
1243#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
1244#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
1245
1246/* Activity Monitor Group 1 Event Type Registers */
1247#define AMEVTYPER10_EL0 S3_3_C13_C14_0
1248#define AMEVTYPER11_EL0 S3_3_C13_C14_1
1249#define AMEVTYPER12_EL0 S3_3_C13_C14_2
1250#define AMEVTYPER13_EL0 S3_3_C13_C14_3
1251#define AMEVTYPER14_EL0 S3_3_C13_C14_4
1252#define AMEVTYPER15_EL0 S3_3_C13_C14_5
1253#define AMEVTYPER16_EL0 S3_3_C13_C14_6
1254#define AMEVTYPER17_EL0 S3_3_C13_C14_7
1255#define AMEVTYPER18_EL0 S3_3_C13_C15_0
1256#define AMEVTYPER19_EL0 S3_3_C13_C15_1
1257#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
1258#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
1259#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
1260#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
1261#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
1262#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
1263
johpow01b7d752a2020-10-08 17:29:11 -05001264/* AMCFGR_EL0 definitions */
1265#define AMCFGR_EL0_NCG_SHIFT U(28)
1266#define AMCFGR_EL0_NCG_MASK U(0xf)
1267
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001268/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -05001269#define AMCGCR_EL0_CG1NC_SHIFT U(8)
1270#define AMCGCR_EL0_CG1NC_LENGTH U(8)
1271#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001272
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001273/* MPAM register definitions */
1274#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001275#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
1276
1277#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1278#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001279
1280#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1281
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001282/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -05001283 * Definitions for system register interface to AMU for ARMv8.6 enhancements
1284 ******************************************************************************/
1285
1286/* Definition for register defining which virtual offsets are implemented. */
1287#define AMCG1IDR_EL0 S3_3_C13_C2_6
1288#define AMCG1IDR_CTR_MASK ULL(0xffff)
1289#define AMCG1IDR_CTR_SHIFT U(0)
1290#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1291#define AMCG1IDR_VOFF_SHIFT U(16)
1292
1293/* New bit added to AMCR_EL0 */
1294#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
1295
1296/* Definitions for virtual offset registers for architected event counters. */
1297/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
1298#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1299#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1300#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1301
1302/* Definitions for virtual offset registers for auxiliary event counters. */
1303#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1304#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1305#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1306#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1307#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1308#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1309#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1310#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1311#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1312#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1313#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1314#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1315#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1316#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1317#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1318#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1319
1320/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001321 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001322 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001323#define DISR_EL1 S3_0_C12_C1_1
1324#define DISR_A_BIT U(31)
1325
1326#define ERRIDR_EL1 S3_0_C5_C3_0
1327#define ERRIDR_MASK U(0xffff)
1328
1329#define ERRSELR_EL1 S3_0_C5_C3_1
1330
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001331/* System register access to Standard Error Record registers */
1332#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001333#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001334#define ERXSTATUS_EL1 S3_0_C5_C4_2
1335#define ERXADDR_EL1 S3_0_C5_C4_3
1336#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001337#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1338#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001339#define ERXMISC0_EL1 S3_0_C5_C5_0
1340#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001341
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001342#define ERXCTLR_ED_BIT (U(1) << 0)
1343#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001344
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001345#define ERXPFGCTL_UC_BIT (U(1) << 1)
1346#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1347#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001348
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001349/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +00001350 * Armv8.1 Registers - Privileged Access Never Registers
1351 ******************************************************************************/
1352#define PAN S3_0_C4_C2_3
1353#define PAN_BIT BIT(22)
1354
1355/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001356 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001357 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001358#define APIAKeyLo_EL1 S3_0_C2_C1_0
1359#define APIAKeyHi_EL1 S3_0_C2_C1_1
1360#define APIBKeyLo_EL1 S3_0_C2_C1_2
1361#define APIBKeyHi_EL1 S3_0_C2_C1_3
1362#define APDAKeyLo_EL1 S3_0_C2_C2_0
1363#define APDAKeyHi_EL1 S3_0_C2_C2_1
1364#define APDBKeyLo_EL1 S3_0_C2_C2_2
1365#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001366#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001367#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001368
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001369/*******************************************************************************
1370 * Armv8.4 Data Independent Timing Registers
1371 ******************************************************************************/
1372#define DIT S3_3_C4_C2_5
1373#define DIT_BIT BIT(24)
1374
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001375/*******************************************************************************
1376 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1377 ******************************************************************************/
1378#define SSBS S3_3_C4_C2_6
1379
Sandrine Bailleux277fb762019-10-08 12:10:45 +02001380/*******************************************************************************
1381 * Armv8.5 - Memory Tagging Extension Registers
1382 ******************************************************************************/
1383#define TFSRE0_EL1 S3_0_C5_C6_1
1384#define TFSR_EL1 S3_0_C5_C6_0
1385#define RGSR_EL1 S3_0_C1_C0_5
1386#define GCR_EL1 S3_0_C1_C0_6
1387
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001388/*******************************************************************************
1389 * Armv8.6 - Fine Grained Virtualization Traps Registers
1390 ******************************************************************************/
1391#define HFGRTR_EL2 S3_4_C1_C1_4
1392#define HFGWTR_EL2 S3_4_C1_C1_5
1393#define HFGITR_EL2 S3_4_C1_C1_6
1394#define HDFGRTR_EL2 S3_4_C3_C1_4
1395#define HDFGWTR_EL2 S3_4_C3_C1_5
1396
Jimmy Brisson945095a2020-04-16 10:54:59 -05001397/*******************************************************************************
Arvind Ram Prakash94963d42024-06-13 17:19:56 -05001398 * Armv8.9 - Fine Grained Virtualization Traps 2 Registers
1399 ******************************************************************************/
1400#define HFGRTR2_EL2 S3_4_C3_C1_2
1401#define HFGWTR2_EL2 S3_4_C3_C1_3
1402#define HFGITR2_EL2 S3_4_C3_C1_7
1403#define HDFGRTR2_EL2 S3_4_C3_C1_0
1404#define HDFGWTR2_EL2 S3_4_C3_C1_1
1405
1406/*******************************************************************************
Jimmy Brisson945095a2020-04-16 10:54:59 -05001407 * Armv8.6 - Enhanced Counter Virtualization Registers
1408 ******************************************************************************/
1409#define CNTPOFF_EL2 S3_4_C14_C0_6
1410
Andre Przywara72b7ce12024-11-04 13:44:39 +00001411/*******************************************************************************
1412 * Armv8.7 - LoadStore64Bytes Registers
1413 ******************************************************************************/
1414#define SYS_ACCDATA_EL1 S3_0_C13_C0_5
1415
Arvind Ram Prakash2f2c9592024-06-06 16:34:28 -05001416/******************************************************************************
1417 * Armv8.9 - Breakpoint and Watchpoint Selection Register
1418 ******************************************************************************/
1419#define MDSELR_EL1 S2_0_C0_C4_2
1420
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001421/*******************************************************************************
1422 * Armv9.0 - Trace Buffer Extension System Registers
1423 ******************************************************************************/
1424#define TRBLIMITR_EL1 S3_0_C9_C11_0
1425#define TRBPTR_EL1 S3_0_C9_C11_1
1426#define TRBBASER_EL1 S3_0_C9_C11_2
1427#define TRBSR_EL1 S3_0_C9_C11_3
1428#define TRBMAR_EL1 S3_0_C9_C11_4
1429#define TRBTRG_EL1 S3_0_C9_C11_6
1430#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001431
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001432/*******************************************************************************
johpow018c3da8b2022-01-31 18:14:41 -06001433 * FEAT_BRBE - Branch Record Buffer Extension System Registers
1434 ******************************************************************************/
1435
1436#define BRBCR_EL1 S2_1_C9_C0_0
1437#define BRBCR_EL2 S2_4_C9_C0_0
1438#define BRBFCR_EL1 S2_1_C9_C0_1
1439#define BRBTS_EL1 S2_1_C9_C0_2
1440#define BRBINFINJ_EL1 S2_1_C9_C1_0
1441#define BRBSRCINJ_EL1 S2_1_C9_C1_1
1442#define BRBTGTINJ_EL1 S2_1_C9_C1_2
1443#define BRBIDR0_EL1 S2_1_C9_C2_0
1444
1445/*******************************************************************************
Jayanth Dodderi Chidanandf2f1e272024-09-03 11:49:51 +01001446 * FEAT_TCR2 - Extended Translation Control Registers
1447 ******************************************************************************/
1448#define TCR2_EL1 S3_0_C2_C0_3
1449#define TCR2_EL2 S3_4_C2_C0_3
1450
1451/*******************************************************************************
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001452 * Armv8.4 - Trace Filter System Registers
1453 ******************************************************************************/
1454#define TRFCR_EL1 S3_0_C1_C2_1
1455#define TRFCR_EL2 S3_4_C1_C2_1
1456
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001457/*******************************************************************************
1458 * Trace System Registers
1459 ******************************************************************************/
1460#define TRCAUXCTLR S2_1_C0_C6_0
1461#define TRCRSR S2_1_C0_C10_0
1462#define TRCCCCTLR S2_1_C0_C14_0
1463#define TRCBBCTLR S2_1_C0_C15_0
1464#define TRCEXTINSELR0 S2_1_C0_C8_4
1465#define TRCEXTINSELR1 S2_1_C0_C9_4
1466#define TRCEXTINSELR2 S2_1_C0_C10_4
1467#define TRCEXTINSELR3 S2_1_C0_C11_4
1468#define TRCCLAIMSET S2_1_c7_c8_6
1469#define TRCCLAIMCLR S2_1_c7_c9_6
1470#define TRCDEVARCH S2_1_c7_c15_6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001471
johpow01d0bbe6e2021-11-11 16:13:32 -06001472/*******************************************************************************
1473 * FEAT_HCX - Extended Hypervisor Configuration Register
1474 ******************************************************************************/
1475#define HCRX_EL2 S3_4_C1_C2_2
Juan Pablo Condebe3bb7e2023-02-22 10:18:14 -06001476#define HCRX_EL2_MSCEn_BIT (UL(1) << 11)
1477#define HCRX_EL2_MCE2_BIT (UL(1) << 10)
1478#define HCRX_EL2_CMOW_BIT (UL(1) << 9)
1479#define HCRX_EL2_VFNMI_BIT (UL(1) << 8)
1480#define HCRX_EL2_VINMI_BIT (UL(1) << 7)
1481#define HCRX_EL2_TALLINT_BIT (UL(1) << 6)
1482#define HCRX_EL2_SMPME_BIT (UL(1) << 5)
johpow01d0bbe6e2021-11-11 16:13:32 -06001483#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1484#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1485#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1486#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1487#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
Juan Pablo Condebe3bb7e2023-02-22 10:18:14 -06001488#define HCRX_EL2_INIT_VAL ULL(0x0)
johpow01d0bbe6e2021-11-11 16:13:32 -06001489
Juan Pablo Condec94fb402023-07-21 17:19:42 -05001490/*******************************************************************************
1491 * PFR0_EL1 - Definitions for AArch32 Processor Feature Register 0
1492 ******************************************************************************/
1493#define ID_PFR0_EL1 S3_0_C0_C1_0
1494#define ID_PFR0_EL1_RAS_MASK ULL(0xf)
1495#define ID_PFR0_EL1_RAS_SHIFT U(28)
1496#define ID_PFR0_EL1_RAS_WIDTH U(4)
1497#define ID_PFR0_EL1_RAS_SUPPORTED ULL(0x1)
1498#define ID_PFR0_EL1_RASV1P1_SUPPORTED ULL(0x2)
1499
1500/*******************************************************************************
1501 * PFR2_EL1 - Definitions for AArch32 Processor Feature Register 2
1502 ******************************************************************************/
1503#define ID_PFR2_EL1 S3_0_C0_C3_4
1504#define ID_PFR2_EL1_RAS_FRAC_MASK ULL(0xf)
1505#define ID_PFR2_EL1_RAS_FRAC_SHIFT U(8)
1506#define ID_PFR2_EL1_RAS_FRAC_WIDTH U(4)
1507#define ID_PFR2_EL1_RASV1P1_SUPPORTED ULL(0x1)
1508
Juan Pablo Conde507ed932023-07-10 16:09:31 -05001509/*******************************************************************************
1510 * FEAT_FGT - Definitions for Fine-Grained Trap registers
1511 ******************************************************************************/
1512#define HFGITR_EL2_INIT_VAL ULL(0x180000000000000)
1513#define HFGITR_EL2_FEAT_BRBE_MASK ULL(0x180000000000000)
1514#define HFGITR_EL2_FEAT_SPECRES_MASK ULL(0x7000000000000)
1515#define HFGITR_EL2_FEAT_TLBIRANGE_MASK ULL(0x3fc00000000)
1516#define HFGITR_EL2_FEAT_TLBIRANGE_TLBIOS_MASK ULL(0xf000000)
1517#define HFGITR_EL2_FEAT_TLBIOS_MASK ULL(0xfc0000)
1518#define HFGITR_EL2_FEAT_PAN2_MASK ULL(0x30000)
1519#define HFGITR_EL2_FEAT_DPB2_MASK ULL(0x200)
1520#define HFGITR_EL2_NON_FEAT_DEPENDENT_MASK ULL(0x78fc03f000fdff)
1521
1522#define HFGRTR_EL2_INIT_VAL ULL(0xc4000000000000)
1523#define HFGRTR_EL2_FEAT_SME_MASK ULL(0xc0000000000000)
1524#define HFGRTR_EL2_FEAT_LS64_ACCDATA_MASK ULL(0x4000000000000)
1525#define HFGRTR_EL2_FEAT_RAS_MASK ULL(0x27f0000000000)
1526#define HFGRTR_EL2_FEAT_RASV1P1_MASK ULL(0x1800000000000)
1527#define HFGRTR_EL2_FEAT_GICV3_MASK ULL(0x800000000)
1528#define HFGRTR_EL2_FEAT_CSV2_2_CSV2_1P2_MASK ULL(0xc0000000)
1529#define HFGRTR_EL2_FEAT_LOR_MASK ULL(0xf80000)
1530#define HFGRTR_EL2_FEAT_PAUTH_MASK ULL(0x1f0)
1531#define HFGRTR_EL2_NON_FEAT_DEPENDENT_MASK ULL(0x7f3f07fe0f)
1532
1533#define HFGWTR_EL2_INIT_VAL ULL(0xc4000000000000)
1534#define HFGWTR_EL2_FEAT_SME_MASK ULL(0xc0000000000000)
1535#define HFGWTR_EL2_FEAT_LS64_ACCDATA_MASK ULL(0x4000000000000)
1536#define HFGWTR_EL2_FEAT_RAS_MASK ULL(0x23a0000000000)
1537#define HFGWTR_EL2_FEAT_RASV1P1_MASK ULL(0x1800000000000)
1538#define HFGWTR_EL2_FEAT_GICV3_MASK ULL(0x8000000000)
1539#define HFGWTR_EL2_FEAT_CSV2_2_CSV2_1P2_MASK ULL(0xc0000000)
1540#define HFGWTR_EL2_FEAT_LOR_MASK ULL(0xf80000)
1541#define HFGWTR_EL2_FEAT_PAUTH_MASK ULL(0x1f0)
1542#define HFGWTR_EL2_NON_FEAT_DEPENDENT_MASK ULL(0x7f2903380b)
1543
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +01001544/*******************************************************************************
1545 * Permission indirection and overlay Registers
1546 ******************************************************************************/
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +02001547#define PIRE0_EL2 S3_4_C10_C2_2
1548#define PIR_EL2 S3_4_C10_C2_3
1549#define POR_EL2 S3_4_C10_C2_4
1550#define S2PIR_EL2 S3_4_C10_C2_5
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +01001551#define PIRE0_EL1 S3_0_C10_C2_2
1552#define PIR_EL1 S3_0_C10_C2_3
1553#define POR_EL1 S3_0_C10_C2_4
1554#define S2POR_EL1 S3_0_C10_C2_5
1555
1556/*******************************************************************************
1557 * FEAT_GCS - Guarded Control Stack Registers
1558 ******************************************************************************/
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +02001559#define GCSCR_EL2 S3_4_C2_C5_0
1560#define GCSPR_EL2 S3_4_C2_C5_1
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +01001561#define GCSCR_EL1 S3_0_C2_C5_0
1562#define GCSCRE0_EL1 S3_0_C2_C5_2
1563#define GCSPR_EL1 S3_0_C2_C5_1
1564#define GCSPR_EL0 S3_3_C2_C5_1
1565
1566/*******************************************************************************
1567 * Realm management extension register definitions
1568 ******************************************************************************/
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +02001569#define SCXTNUM_EL2 S3_4_C13_C0_7
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +01001570#define SCXTNUM_EL1 S3_0_C13_C0_7
1571#define SCXTNUM_EL0 S3_3_C13_C0_7
Juan Pablo Conde507ed932023-07-10 16:09:31 -05001572
Arvind Ram Prakash1ab21e52024-11-12 10:52:08 -06001573/*******************************************************************************
1574 * Floating Point Mode Register definitions
1575 ******************************************************************************/
1576#define FPMR S3_3_C4_C4_2
1577
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001578#endif /* ARCH_H */