blob: 9f7ad45c2088dbf479511af188dd34877430840a [file] [log] [blame]
David Hu50711e32019-06-12 18:32:30 +08001/*
Feder Liang55194382021-11-22 16:45:33 +08002 * Copyright (c) 2018-2022, Arm Limited. All rights reserved.
David Hu50711e32019-06-12 18:32:30 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 *
6 */
7#ifndef __TFM_ARCH_H__
8#define __TFM_ARCH_H__
9
10/* This header file collects the architecture related operations. */
11
Ken Liu1d96c132019-12-31 15:51:30 +080012#include <stddef.h>
David Hu50711e32019-06-12 18:32:30 +080013#include <inttypes.h>
Kevin Pengbc5e5aa2019-10-16 10:55:17 +080014#include "tfm_hal_device_header.h"
David Hu50711e32019-06-12 18:32:30 +080015#include "cmsis_compiler.h"
16
Ronald Cron312be682019-09-23 09:27:33 +020017#if defined(__ARM_ARCH_8_1M_MAIN__) || \
18 defined(__ARM_ARCH_8M_MAIN__) || defined(__ARM_ARCH_8M_BASE__)
David Hu50711e32019-06-12 18:32:30 +080019#include "tfm_arch_v8m.h"
David Hu40455c92019-07-02 14:31:34 +080020#elif defined(__ARM_ARCH_6M__) || defined(__ARM_ARCH_7M__) || \
21 defined(__ARM_ARCH_7EM__)
22#include "tfm_arch_v6m_v7m.h"
David Hu50711e32019-06-12 18:32:30 +080023#else
24#error "Unsupported ARM Architecture."
25#endif
26
Mingyang Sun620c8562021-11-10 11:44:58 +080027#define SCHEDULER_LOCKED 1
28#define SCHEDULER_UNLOCKED 0
29
David Hu50711e32019-06-12 18:32:30 +080030#define XPSR_T32 0x01000000
31
Ken Liu5d73c872021-08-19 19:23:17 +080032/* State context defined by architecture */
Ken Liu5a2b9052019-08-15 19:03:29 +080033struct tfm_state_context_t {
David Hu50711e32019-06-12 18:32:30 +080034 uint32_t r0;
35 uint32_t r1;
36 uint32_t r2;
37 uint32_t r3;
38 uint32_t r12;
Ken Liu5a2b9052019-08-15 19:03:29 +080039 uint32_t lr;
David Hu50711e32019-06-12 18:32:30 +080040 uint32_t ra;
41 uint32_t xpsr;
Ken Liu5d73c872021-08-19 19:23:17 +080042};
David Hu50711e32019-06-12 18:32:30 +080043
Ken Liu5d73c872021-08-19 19:23:17 +080044/* Context addition to state context */
45struct tfm_additional_context_t {
46 uint32_t callee[8]; /* R4-R11. NOT ORDERED!! */
47};
48
49/* Full thread context */
50struct full_context_t {
51 struct tfm_additional_context_t addi_ctx;
52 struct tfm_state_context_t stat_ctx;
53};
54
55/* Context control */
56struct context_ctrl_t {
57 uint32_t sp; /* Stack pointer (higher address) */
58 uint32_t sp_limit; /* Stack limit (lower address) */
Ken Liubf4681f2022-02-11 11:15:03 +080059 uint32_t allocated; /* Stack alloced bytes (8-aligned) */
Ken Liu5d73c872021-08-19 19:23:17 +080060 uint32_t exc_ret; /* EXC_RETURN pattern. */
61};
62
63/*
64 * The context on MSP when de-privileged FLIH Function calls SVC to return.
65 * It is the same when de-privileged FLIH Function is ready to run.
66 */
67struct context_flih_ret_t {
68 uint64_t stack_seal; /* Two words stack seal */
69 struct tfm_additional_context_t addi_ctx;
Ken Liu5d73c872021-08-19 19:23:17 +080070 uint32_t psp; /* PSP when interrupt exception ocurrs */
Kevin Pengca59ec02021-12-09 14:35:50 +080071 uint32_t psplim; /* PSPLIM when interrupt exception ocurrs when */
Ken Liu5d73c872021-08-19 19:23:17 +080072 struct tfm_state_context_t state_ctx; /* ctx on SVC_PREPARE_DEPRIV_FLIH */
73};
David Hu50711e32019-06-12 18:32:30 +080074
Ken Liubf4681f2022-02-11 11:15:03 +080075/* Assign stack and stack limit to the context control instance. */
76#define ARCH_CTXCTRL_INIT(x, buf, size) do { \
77 (x)->sp = ((uint32_t)(buf) + (uint32_t)(size)) & ~0x7; \
78 (x)->sp_limit = ((uint32_t)(buf) + 7) & ~0x7; \
79 (x)->allocated = 0; \
80 (x)->exc_ret = 0; \
81 } while (0)
82
83/* Allocate 'size' bytes in stack. */
84#define ARCH_CTXCTRL_ALLOCATE_STACK(x, size) do { \
85 (x)->allocated += ((size) + 7) & ~0x7; \
86 (x)->sp -= (x)->allocated; \
87 } while (0)
88
89/* The latest allocated pointer. */
90#define ARCH_CTXCTRL_ALLOCATED_PTR(x) ((x)->sp)
91
92/* Prepare a exception return pattern on the stack. */
93#define ARCH_CTXCTRL_EXCRET_PATTERN(x, param, pfn, pfnlr) do { \
94 (x)->r0 = (uint32_t)(param); \
95 (x)->ra = (uint32_t)(pfn); \
96 (x)->lr = (uint32_t)(pfnlr); \
97 (x)->xpsr = XPSR_T32; \
98 } while (0)
99
David Hu50711e32019-06-12 18:32:30 +0800100/**
101 * \brief Get Link Register
102 * \details Returns the value of the Link Register (LR)
103 * \return LR value
104 */
TTornblomdd233d12020-11-05 11:44:28 +0100105#if !defined ( __ICCARM__ )
David Hu50711e32019-06-12 18:32:30 +0800106__attribute__ ((always_inline)) __STATIC_INLINE uint32_t __get_LR(void)
107{
108 register uint32_t result;
109
110 __ASM volatile ("MOV %0, LR\n" : "=r" (result));
111 return result;
112}
TTornblomdd233d12020-11-05 11:44:28 +0100113#endif
David Hu50711e32019-06-12 18:32:30 +0800114
Ken Liu92ede9f2021-10-20 09:35:00 +0800115__STATIC_INLINE uint32_t __save_disable_irq(void)
116{
117 uint32_t result;
118
119 __ASM volatile ("mrs %0, primask \n cpsid i" : "=r" (result) :: "memory");
120 return result;
121}
122
123__STATIC_INLINE void __restore_irq(uint32_t status)
124{
125 __ASM volatile ("msr primask, %0" :: "r" (status) : "memory");
126}
127
David Hu50711e32019-06-12 18:32:30 +0800128__attribute__ ((always_inline))
129__STATIC_INLINE uint32_t __get_active_exc_num(void)
130{
131 IPSR_Type IPSR;
132
133 /* if non-zero, exception is active. NOT banked S/NS */
134 IPSR.w = __get_IPSR();
135 return IPSR.b.ISR;
136}
137
138__attribute__ ((always_inline))
139__STATIC_INLINE void __set_CONTROL_SPSEL(uint32_t SPSEL)
140{
141 CONTROL_Type ctrl;
142
143 ctrl.w = __get_CONTROL();
144 ctrl.b.SPSEL = SPSEL;
145 __set_CONTROL(ctrl.w);
146 __ISB();
147}
148
Feder Liang55194382021-11-22 16:45:33 +0800149#if (CONFIG_TFM_FP >= 1) && CONFIG_TFM_LAZY_STACKING
Feder Liang42f5b562021-09-10 17:38:36 +0800150#define ARCH_FLUSH_FP_CONTEXT() __asm volatile("vmov s0, s0 \n":::"memory")
151#else
152#define ARCH_FLUSH_FP_CONTEXT()
153#endif
154
Ken Liu5d73c872021-08-19 19:23:17 +0800155/* Set secure exceptions priority. */
Ken Liu50e21092020-10-14 16:42:15 +0800156void tfm_arch_set_secure_exception_priorities(void);
Jamie Fox3ede9712020-09-28 23:14:54 +0100157
Ken Liu5d73c872021-08-19 19:23:17 +0800158/* Configure various extensions. */
Summer Qindea1f2c2021-01-11 14:46:34 +0800159void tfm_arch_config_extensions(void);
Jamie Fox45587672020-08-17 18:31:14 +0100160
Ken Liu5d73c872021-08-19 19:23:17 +0800161/* Clear float point status. */
Ken Liuce2692d2020-02-11 12:39:36 +0800162void tfm_arch_clear_fp_status(void);
163
Feder Liang55194382021-11-22 16:45:33 +0800164#if (CONFIG_TFM_FP >= 1)
Feder Liang42f5b562021-09-10 17:38:36 +0800165/*
166 * Clear float point data.
167 */
168void tfm_arch_clear_fp_data(void);
169#endif
170
Kevin Peng300c68d2021-08-12 17:40:17 +0800171/*
172 * This function is called after SPM has initialized.
173 * It frees the stack used by SPM initialization and do Exception Return.
174 * It does not return.
175 */
Ken Liudedbf4b2021-11-02 09:07:25 +0800176void tfm_arch_free_msp_and_exc_ret(uint32_t msp_base, uint32_t exc_return);
Kevin Peng300c68d2021-08-12 17:40:17 +0800177
Ken Liu5d73c872021-08-19 19:23:17 +0800178/*
179 * This function sets return value on APIs that cause scheduling, for example
180 * psa_wait(), by manipulating the control context - this is usaully setting the
181 * R0 register of the thread context.
182 */
183void tfm_arch_set_context_ret_code(void *p_ctx_ctrl, uintptr_t ret_code);
184
185/* Init a thread context on thread stack and update the control context. */
186void tfm_arch_init_context(void *p_ctx_ctrl,
Ken Liubf4681f2022-02-11 11:15:03 +0800187 uintptr_t pfn, void *param, uintptr_t pfnlr);
Ken Liu5d73c872021-08-19 19:23:17 +0800188
189/*
190 * Refresh the HW (sp, splimit) according to the given control context and
191 * returns the EXC_RETURN payload (caller might need it for following codes).
192 *
Ken Liubf4681f2022-02-11 11:15:03 +0800193 * The p_ctx_ctrl must have been initialized by 'tfm_arch_init_context'.
Ken Liu5d73c872021-08-19 19:23:17 +0800194 */
195uint32_t tfm_arch_refresh_hardware_context(void *p_ctx_ctrl);
196
Ken Liue07c3b72021-10-14 16:19:13 +0800197/*
198 * Triggers scheduler. A return type is assigned in case
199 * SPM returns values by the context.
200 */
201uint32_t tfm_arch_trigger_pendsv(void);
202
Ken Liue07c3b72021-10-14 16:19:13 +0800203/*
204 * Switch to a new stack area, lock scheduler and call function.
205 * If 'stk_base' is ZERO, stack won't be switched and re-use caller stack.
206 */
207uint32_t arch_non_preempt_call(uintptr_t fn_addr, uintptr_t frame_addr,
208 uint32_t stk_base, uint32_t stk_limit);
209
David Hu50711e32019-06-12 18:32:30 +0800210#endif