blob: 5bea87112973fa51f03c0fcab4b9217c1b502dd1 [file] [log] [blame]
Miklos Balint386b8b52017-11-29 13:12:32 +00001/*
Jaykumar Pitambarbhai Patel98e6ce42020-01-06 12:42:42 +05302 * Copyright (c) 2017-2020, Arm Limited. All rights reserved.
Miklos Balint386b8b52017-11-29 13:12:32 +00003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 *
6 */
7
Summer Qin9c1fba12020-08-12 15:49:12 +08008#include "common/tfm_boot_data.h"
Summer Qinf993cd42020-08-12 16:55:17 +08009#include "log/tfm_log.h"
TTornblom83d96372019-11-19 12:53:16 +010010#include "region.h"
Summer Qinf993cd42020-08-12 16:55:17 +080011#include "spm_ipc.h"
Summer Qin0eb7c912020-08-19 16:08:50 +080012#include "tfm_hal_platform.h"
Summer Qin830c5542020-02-14 13:44:20 +080013#include "tfm_irq_list.h"
14#include "tfm_nspm.h"
15#include "tfm_spm_hal.h"
16#include "tfm_version.h"
Miklos Balint386b8b52017-11-29 13:12:32 +000017
Miklos Balint386b8b52017-11-29 13:12:32 +000018/*
19 * Avoids the semihosting issue
20 * FixMe: describe 'semihosting issue'
21 */
22#if defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
23__asm(" .global __ARM_use_no_argv\n");
24#endif
25
26#ifndef TFM_LVL
27#error TFM_LVL is not defined!
Summer Qinf993cd42020-08-12 16:55:17 +080028#elif (TFM_LVL != 1) && (TFM_LVL != 2)
Edison Aicb0ecf62019-07-10 18:43:51 +080029#error Only TFM_LVL 1 and 2 are supported for IPC model!
30#endif
Miklos Balint386b8b52017-11-29 13:12:32 +000031
Mate Toth-Pal6bb416a2019-05-07 16:23:55 +020032REGION_DECLARE(Image$$, ARM_LIB_STACK_MSP, $$ZI$$Base);
33
Summer Qin830c5542020-02-14 13:44:20 +080034static int32_t tfm_core_init(void)
Miklos Balint386b8b52017-11-29 13:12:32 +000035{
Mate Toth-Pal4341de02018-10-02 12:55:47 +020036 size_t i;
Summer Qin0eb7c912020-08-19 16:08:50 +080037 enum tfm_hal_status_t hal_status = TFM_HAL_ERROR_GENERIC;
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +020038 enum tfm_plat_err_t plat_err = TFM_PLAT_ERR_SYSTEM_ERR;
39 enum irq_target_state_t irq_target_state = TFM_IRQ_TARGET_STATE_SECURE;
Mate Toth-Pal4341de02018-10-02 12:55:47 +020040
Miklos Balint386b8b52017-11-29 13:12:32 +000041 /* Enables fault handlers */
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +020042 plat_err = tfm_spm_hal_enable_fault_handlers();
43 if (plat_err != TFM_PLAT_ERR_SUCCESS) {
44 return TFM_ERROR_GENERIC;
45 }
Miklos Balint386b8b52017-11-29 13:12:32 +000046
Marc Moreno Berengue8e0fa7a2018-10-04 18:25:13 +010047 /* Configures the system reset request properties */
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +020048 plat_err = tfm_spm_hal_system_reset_cfg();
49 if (plat_err != TFM_PLAT_ERR_SUCCESS) {
50 return TFM_ERROR_GENERIC;
51 }
Marc Moreno Berengue8e0fa7a2018-10-04 18:25:13 +010052
Marc Moreno Berengued584b612018-11-26 11:46:31 +000053 /* Configures debug authentication */
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +020054 plat_err = tfm_spm_hal_init_debug();
55 if (plat_err != TFM_PLAT_ERR_SUCCESS) {
56 return TFM_ERROR_GENERIC;
57 }
Miklos Balint386b8b52017-11-29 13:12:32 +000058
Jaykumar Pitambarbhai Patel98e6ce42020-01-06 12:42:42 +053059 /*
60 * Access to any peripheral should be performed after programming
61 * the necessary security components such as PPC/SAU.
62 */
63 plat_err = tfm_spm_hal_init_isolation_hw();
64 if (plat_err != TFM_PLAT_ERR_SUCCESS) {
65 return TFM_ERROR_GENERIC;
66 }
67
Andrei Narkevitch5bba54c2019-09-23 14:09:13 -070068 /* Performs platform specific initialization */
Summer Qin0eb7c912020-08-19 16:08:50 +080069 hal_status = tfm_hal_platform_init();
70 if (hal_status != TFM_HAL_SUCCESS) {
Andrei Narkevitch5bba54c2019-09-23 14:09:13 -070071 return TFM_ERROR_GENERIC;
72 }
Miklos Balint386b8b52017-11-29 13:12:32 +000073
Jamie Fox45587672020-08-17 18:31:14 +010074 /* Configures architecture-specific coprocessors */
75 tfm_arch_configure_coprocessors();
76
Ken Liu81f2d5e2019-12-26 11:44:36 +080077 LOG_MSG("\033[1;34m[Sec Thread] Secure image initializing!\033[0m\r\n");
Miklos Balint6cbeba62018-04-12 17:31:34 +020078
Miklos Balint386b8b52017-11-29 13:12:32 +000079#ifdef TFM_CORE_DEBUG
Ken Liu81f2d5e2019-12-26 11:44:36 +080080 LOG_MSG("TF-M isolation level is: %d\r\n", TFM_LVL);
Miklos Balint386b8b52017-11-29 13:12:32 +000081#endif
82
Tamas Ban9ff535b2018-09-18 08:15:18 +010083 tfm_core_validate_boot_data();
84
Miklos Balint386b8b52017-11-29 13:12:32 +000085 configure_ns_code();
86
87 /* Configures all interrupts to retarget NS state, except for
88 * secure peripherals
89 */
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +020090 plat_err = tfm_spm_hal_nvic_interrupt_target_state_cfg();
91 if (plat_err != TFM_PLAT_ERR_SUCCESS) {
92 return TFM_ERROR_GENERIC;
93 }
Mate Toth-Pal4341de02018-10-02 12:55:47 +020094
95 for (i = 0; i < tfm_core_irq_signals_count; ++i) {
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +020096 plat_err = tfm_spm_hal_set_secure_irq_priority(
Mate Toth-Pal4341de02018-10-02 12:55:47 +020097 tfm_core_irq_signals[i].irq_line,
98 tfm_core_irq_signals[i].irq_priority);
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +020099 if (plat_err != TFM_PLAT_ERR_SUCCESS) {
100 return TFM_ERROR_GENERIC;
101 }
102 irq_target_state = tfm_spm_hal_set_irq_target_state(
103 tfm_core_irq_signals[i].irq_line,
104 TFM_IRQ_TARGET_STATE_SECURE);
105 if (irq_target_state != TFM_IRQ_TARGET_STATE_SECURE) {
106 return TFM_ERROR_GENERIC;
107 }
Mate Toth-Pal4341de02018-10-02 12:55:47 +0200108 }
109
Miklos Balint386b8b52017-11-29 13:12:32 +0000110 /* Enable secure peripherals interrupts */
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +0200111 plat_err = tfm_spm_hal_nvic_interrupt_enable();
112 if (plat_err != TFM_PLAT_ERR_SUCCESS) {
113 return TFM_ERROR_GENERIC;
114 }
Miklos Balint386b8b52017-11-29 13:12:32 +0000115
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +0200116 return TFM_SUCCESS;
Miklos Balint386b8b52017-11-29 13:12:32 +0000117}
118
119int main(void)
120{
Mate Toth-Pal6bb416a2019-05-07 16:23:55 +0200121 /* set Main Stack Pointer limit */
David Huf363fe92019-07-02 13:03:30 +0800122 tfm_arch_set_msplim((uint32_t)&REGION_NAME(Image$$, ARM_LIB_STACK_MSP,
123 $$ZI$$Base));
Mate Toth-Pal6bb416a2019-05-07 16:23:55 +0200124
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +0200125 if (tfm_core_init() != TFM_SUCCESS) {
Edison Ai9059ea02019-11-28 13:46:14 +0800126 tfm_core_panic();
Hugues de Valon4bf875b2019-02-19 14:53:49 +0000127 }
Soby Mathewc64adbc2020-03-11 12:33:44 +0000128 /* Print the TF-M version */
129 LOG_MSG("\033[1;34mBooting TFM v%d.%d %s\033[0m\r\n",
130 VERSION_MAJOR, VERSION_MINOR, VERSION_STRING);
Miklos Balint386b8b52017-11-29 13:12:32 +0000131
Hugues de Valon4bf875b2019-02-19 14:53:49 +0000132 if (tfm_spm_db_init() != SPM_ERR_OK) {
Edison Ai9059ea02019-11-28 13:46:14 +0800133 tfm_core_panic();
Hugues de Valon4bf875b2019-02-19 14:53:49 +0000134 }
Mate Toth-Pal936c33b2018-04-10 14:02:07 +0200135
Edison Ai1dfd7b12020-02-23 14:16:08 +0800136#ifdef CONFIG_TFM_ENABLE_MEMORY_PROTECT
Edison Aic1b10902019-08-26 10:34:19 +0800137 if (tfm_spm_hal_setup_isolation_hw() != TFM_PLAT_ERR_SUCCESS) {
Edison Ai9059ea02019-11-28 13:46:14 +0800138 tfm_core_panic();
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +0200139 }
Edison Ai1dfd7b12020-02-23 14:16:08 +0800140#endif /* CONFIG_TFM_ENABLE_MEMORY_PROTECT */
Mate Toth-Pal936c33b2018-04-10 14:02:07 +0200141
Edison Ai4d66dc32019-02-18 17:58:49 +0800142 /*
143 * Prioritise secure exceptions to avoid NS being able to pre-empt
144 * secure SVC or SecureFault. Do it before PSA API initialization.
145 */
Ken Liu50e21092020-10-14 16:42:15 +0800146 tfm_arch_set_secure_exception_priorities();
Ken Liu490281d2019-12-30 15:55:26 +0800147
148 /* Move to handler mode for further SPM initialization. */
149 tfm_core_handler_mode();
Miklos Balint386b8b52017-11-29 13:12:32 +0000150}