blob: 2b3a827197d09cf3bf31916fcc789d1dc0e1e9ce [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Harrison Mutai6a4da292024-01-04 16:18:47 +00002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <platform_def.h>
10
Dan Handley97043ac2014-04-09 13:14:54 +010011#include <arch.h>
Alexei Fedoroved108b52019-09-13 14:11:59 +010012#include <arch_features.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010013#include <arch_helpers.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000014#include <bl1/bl1.h>
15#include <common/bl_common.h>
Chris Kay758ccb82024-03-08 16:08:31 +000016#include <common/build_message.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000017#include <common/debug.h>
18#include <drivers/auth/auth_mod.h>
Manish V Badarkhe0aa0b3a2021-12-16 10:41:47 +000019#include <drivers/auth/crypto_mod.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000020#include <drivers/console.h>
thagon01-armed8f06d2023-07-12 10:43:58 -050021#include <lib/bootmarker_capture.h>
Boyan Karatotev6bb96fa2023-01-27 09:37:07 +000022#include <lib/cpus/errata.h>
thagon01-armed8f06d2023-07-12 10:43:58 -050023#include <lib/pmf/pmf.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000024#include <lib/utils.h>
25#include <plat/common/platform.h>
Antonio Nino Diaz085e80e2018-03-21 10:49:27 +000026#include <smccc_helpers.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000027#include <tools_share/uuid.h>
28
Isla Mitchell2a4b4b72017-07-11 14:54:08 +010029#include "bl1_private.h"
Yatharth Kochar48bfb882015-10-10 19:06:53 +010030
Yatharth Kochar7baff112015-10-09 18:06:13 +010031static void bl1_load_bl2(void);
Vikram Kanigiri29fb9052014-05-15 18:27:15 +010032
Alexei Fedorov530ceda2019-10-01 13:58:23 +010033#if ENABLE_PAUTH
34uint64_t bl1_apiakey[2];
35#endif
36
thagon01-armed8f06d2023-07-12 10:43:58 -050037#if ENABLE_RUNTIME_INSTRUMENTATION
38 PMF_REGISTER_SERVICE(bl_svc, PMF_RT_INSTR_SVC_ID,
39 BL_TOTAL_IDS, PMF_DUMP_ENABLE)
40#endif
41
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +010042/*******************************************************************************
Antonio Nino Diazcd7d6b02019-01-30 20:29:50 +000043 * Setup function for BL1.
44 ******************************************************************************/
45void bl1_setup(void)
46{
Yann Gautierae770fe2024-01-16 19:39:31 +010047 /* Enable early console if EARLY_CONSOLE flag is enabled */
48 plat_setup_early_console();
49
Antonio Nino Diazcd7d6b02019-01-30 20:29:50 +000050 /* Perform early platform-specific setup */
51 bl1_early_platform_setup();
52
Antonio Nino Diazcd7d6b02019-01-30 20:29:50 +000053 /* Perform late platform-specific setup */
54 bl1_plat_arch_setup();
Alexei Fedoroved108b52019-09-13 14:11:59 +010055
56#if CTX_INCLUDE_PAUTH_REGS
57 /*
58 * Assert that the ARMv8.3-PAuth registers are present or an access
59 * fault will be triggered when they are being saved or restored.
60 */
61 assert(is_armv8_3_pauth_present());
62#endif /* CTX_INCLUDE_PAUTH_REGS */
Antonio Nino Diazcd7d6b02019-01-30 20:29:50 +000063}
64
65/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +010066 * Function to perform late architectural and platform specific initialization.
Yatharth Kochar7baff112015-10-09 18:06:13 +010067 * It also queries the platform to load and run next BL image. Only called
68 * by the primary cpu after a cold boot.
69 ******************************************************************************/
Achin Gupta4f6ad662013-10-25 09:08:21 +010070void bl1_main(void)
71{
Yatharth Kochar7baff112015-10-09 18:06:13 +010072 unsigned int image_id;
73
thagon01-armed8f06d2023-07-12 10:43:58 -050074#if ENABLE_RUNTIME_INSTRUMENTATION
75 PMF_CAPTURE_TIMESTAMP(bl_svc, BL1_ENTRY, PMF_CACHE_MAINT);
76#endif
77
Dan Handley6ad2e462014-07-29 17:14:00 +010078 /* Announce our arrival */
79 NOTICE(FIRMWARE_WELCOME_STR);
Chris Kay758ccb82024-03-08 16:08:31 +000080 NOTICE("BL1: %s\n", build_version_string);
Dan Handley6ad2e462014-07-29 17:14:00 +010081 NOTICE("BL1: %s\n", build_message);
82
John Powell3443a702020-03-20 14:21:05 -050083 INFO("BL1: RAM %p - %p\n", (void *)BL1_RAM_BASE, (void *)BL1_RAM_LIMIT);
Dan Handley6ad2e462014-07-29 17:14:00 +010084
Jeenu Viswambharan10bcd762017-01-03 11:01:51 +000085 print_errata_status();
Achin Gupta4f6ad662013-10-25 09:08:21 +010086
Antonio Nino Diazaa613682017-03-22 15:48:51 +000087#if ENABLE_ASSERTIONS
Yatharth Kocharf3b49142016-06-28 17:07:09 +010088 u_register_t val;
Achin Gupta4f6ad662013-10-25 09:08:21 +010089 /*
90 * Ensure that MMU/Caches and coherency are turned on
91 */
Julius Werner402b3cf2019-07-09 14:02:43 -070092#ifdef __aarch64__
Dan Handleyce4c8202015-03-30 17:15:16 +010093 val = read_sctlr_el3();
Julius Werner402b3cf2019-07-09 14:02:43 -070094#else
95 val = read_sctlr();
Yatharth Kocharf3b49142016-06-28 17:07:09 +010096#endif
John Powell3443a702020-03-20 14:21:05 -050097 assert((val & SCTLR_M_BIT) != 0);
98 assert((val & SCTLR_C_BIT) != 0);
99 assert((val & SCTLR_I_BIT) != 0);
Dan Handleyce4c8202015-03-30 17:15:16 +0100100 /*
101 * Check that Cache Writeback Granule (CWG) in CTR_EL0 matches the
102 * provided platform value
103 */
104 val = (read_ctr_el0() >> CTR_CWG_SHIFT) & CTR_CWG_MASK;
105 /*
106 * If CWG is zero, then no CWG information is available but we can
107 * at least check the platform value is less than the architectural
108 * maximum.
109 */
110 if (val != 0)
111 assert(CACHE_WRITEBACK_GRANULE == SIZE_FROM_LOG2_WORDS(val));
112 else
113 assert(CACHE_WRITEBACK_GRANULE <= MAX_CACHE_LINE_SIZE);
Antonio Nino Diazaa613682017-03-22 15:48:51 +0000114#endif /* ENABLE_ASSERTIONS */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100115
116 /* Perform remaining generic architectural setup from EL3 */
117 bl1_arch_setup();
118
Manish V Badarkhe0aa0b3a2021-12-16 10:41:47 +0000119 crypto_mod_init();
120
Yatharth Kochar7baff112015-10-09 18:06:13 +0100121 /* Initialize authentication module */
122 auth_mod_init();
Yatharth Kochar7baff112015-10-09 18:06:13 +0100123
Manish V Badarkhe48ba0342021-09-14 23:12:42 +0100124 /* Initialize the measured boot */
125 bl1_plat_mboot_init();
126
Achin Gupta4f6ad662013-10-25 09:08:21 +0100127 /* Perform platform setup in BL1. */
128 bl1_platform_setup();
129
Alexei Fedorov530ceda2019-10-01 13:58:23 +0100130#if ENABLE_PAUTH
131 /* Store APIAKey_EL1 key */
132 bl1_apiakey[0] = read_apiakeylo_el1();
133 bl1_apiakey[1] = read_apiakeyhi_el1();
134#endif /* ENABLE_PAUTH */
135
Yatharth Kochar7baff112015-10-09 18:06:13 +0100136 /* Get the image id of next image to load and run. */
137 image_id = bl1_plat_get_next_image_id();
138
Yatharth Kochar48bfb882015-10-10 19:06:53 +0100139 /*
140 * We currently interpret any image id other than
141 * BL2_IMAGE_ID as the start of firmware update.
142 */
Yatharth Kochar7baff112015-10-09 18:06:13 +0100143 if (image_id == BL2_IMAGE_ID)
144 bl1_load_bl2();
Yatharth Kochar48bfb882015-10-10 19:06:53 +0100145 else
146 NOTICE("BL1-FWU: *******FWU Process Started*******\n");
Yatharth Kochar7baff112015-10-09 18:06:13 +0100147
Manish V Badarkhe48ba0342021-09-14 23:12:42 +0100148 /* Teardown the measured boot driver */
149 bl1_plat_mboot_finish();
150
Yatharth Kochar7baff112015-10-09 18:06:13 +0100151 bl1_prepare_next_image(image_id);
Antonio Nino Diaz0b326282017-02-16 16:17:19 +0000152
thagon01-armed8f06d2023-07-12 10:43:58 -0500153#if ENABLE_RUNTIME_INSTRUMENTATION
154 PMF_CAPTURE_TIMESTAMP(bl_svc, BL1_EXIT, PMF_CACHE_MAINT);
155#endif
156
Antonio Nino Diaz0b326282017-02-16 16:17:19 +0000157 console_flush();
Yatharth Kochar7baff112015-10-09 18:06:13 +0100158}
159
160/*******************************************************************************
161 * This function locates and loads the BL2 raw binary image in the trusted SRAM.
162 * Called by the primary cpu after a cold boot.
163 * TODO: Add support for alternative image load mechanism e.g using virtio/elf
164 * loader etc.
165 ******************************************************************************/
Roberto Vargasce3f9a62018-02-12 12:36:17 +0000166static void bl1_load_bl2(void)
Yatharth Kochar7baff112015-10-09 18:06:13 +0100167{
John Powell3443a702020-03-20 14:21:05 -0500168 image_desc_t *desc;
169 image_info_t *info;
Yatharth Kochar7baff112015-10-09 18:06:13 +0100170 int err;
171
172 /* Get the image descriptor */
John Powell3443a702020-03-20 14:21:05 -0500173 desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
174 assert(desc != NULL);
Yatharth Kochar7baff112015-10-09 18:06:13 +0100175
176 /* Get the image info */
John Powell3443a702020-03-20 14:21:05 -0500177 info = &desc->image_info;
Juan Castillo16948ae2015-04-13 17:36:19 +0100178 INFO("BL1: Loading BL2\n");
179
Soby Mathew566034f2018-02-08 17:45:12 +0000180 err = bl1_plat_handle_pre_image_load(BL2_IMAGE_ID);
John Powell3443a702020-03-20 14:21:05 -0500181 if (err != 0) {
Masahiro Yamada11f001c2018-02-01 16:46:18 +0900182 ERROR("Failure in pre image load handling of BL2 (%d)\n", err);
183 plat_error_handler(err);
184 }
185
John Powell3443a702020-03-20 14:21:05 -0500186 err = load_auth_image(BL2_IMAGE_ID, info);
187 if (err != 0) {
Dan Handley6ad2e462014-07-29 17:14:00 +0100188 ERROR("Failed to load BL2 firmware.\n");
Juan Castillo40fc6cd2015-09-25 15:41:14 +0100189 plat_error_handler(err);
Vikram Kanigiri4112bfa2014-04-15 18:08:08 +0100190 }
Juan Castillo01df3c12015-01-07 13:49:59 +0000191
Masahiro Yamada11f001c2018-02-01 16:46:18 +0900192 /* Allow platform to handle image information. */
Soby Mathew566034f2018-02-08 17:45:12 +0000193 err = bl1_plat_handle_post_image_load(BL2_IMAGE_ID);
John Powell3443a702020-03-20 14:21:05 -0500194 if (err != 0) {
Masahiro Yamada11f001c2018-02-01 16:46:18 +0900195 ERROR("Failure in post image load handling of BL2 (%d)\n", err);
196 plat_error_handler(err);
197 }
198
Yatharth Kochar7baff112015-10-09 18:06:13 +0100199 NOTICE("BL1: Booting BL2\n");
Achin Gupta4f6ad662013-10-25 09:08:21 +0100200}
201
202/*******************************************************************************
Yatharth Kocharf3b49142016-06-28 17:07:09 +0100203 * Function called just before handing over to the next BL to inform the user
204 * about the boot progress. In debug mode, also print details about the BL
205 * image's execution context.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100206 ******************************************************************************/
Yatharth Kocharf3b49142016-06-28 17:07:09 +0100207void bl1_print_next_bl_ep_info(const entry_point_info_t *bl_ep_info)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100208{
Julius Werner402b3cf2019-07-09 14:02:43 -0700209#ifdef __aarch64__
Juan Castillod1786372015-12-14 09:35:25 +0000210 NOTICE("BL1: Booting BL31\n");
Julius Werner402b3cf2019-07-09 14:02:43 -0700211#else
212 NOTICE("BL1: Booting BL32\n");
213#endif /* __aarch64__ */
Yatharth Kocharf3b49142016-06-28 17:07:09 +0100214 print_entry_point_info(bl_ep_info);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100215}
Sandrine Bailleux35e8c762015-11-10 10:01:19 +0000216
217#if SPIN_ON_BL1_EXIT
218void print_debug_loop_message(void)
219{
220 NOTICE("BL1: Debug loop, spinning forever\n");
221 NOTICE("BL1: Please connect the debugger to continue\n");
222}
223#endif
Yatharth Kochar48bfb882015-10-10 19:06:53 +0100224
225/*******************************************************************************
226 * Top level handler for servicing BL1 SMCs.
227 ******************************************************************************/
Zelalem2fe75a22020-02-12 10:37:03 -0600228u_register_t bl1_smc_handler(unsigned int smc_fid,
229 u_register_t x1,
230 u_register_t x2,
231 u_register_t x3,
232 u_register_t x4,
Yatharth Kochar48bfb882015-10-10 19:06:53 +0100233 void *cookie,
234 void *handle,
235 unsigned int flags)
236{
Jimmy Brissona14988c2020-08-04 16:27:51 -0500237 /* BL1 Service UUID */
238 DEFINE_SVC_UUID2(bl1_svc_uid,
239 U(0xd46739fd), 0xcb72, 0x9a4d, 0xb5, 0x75,
240 0x67, 0x15, 0xd6, 0xf4, 0xbb, 0x4a);
241
Yatharth Kochar48bfb882015-10-10 19:06:53 +0100242
243#if TRUSTED_BOARD_BOOT
244 /*
245 * Dispatch FWU calls to FWU SMC handler and return its return
246 * value
247 */
248 if (is_fwu_fid(smc_fid)) {
249 return bl1_fwu_smc_handler(smc_fid, x1, x2, x3, x4, cookie,
250 handle, flags);
251 }
252#endif
253
254 switch (smc_fid) {
255 case BL1_SMC_CALL_COUNT:
256 SMC_RET1(handle, BL1_NUM_SMC_CALLS);
257
258 case BL1_SMC_UID:
259 SMC_UUID_RET(handle, bl1_svc_uid);
260
261 case BL1_SMC_VERSION:
262 SMC_RET1(handle, BL1_SMC_MAJOR_VER | BL1_SMC_MINOR_VER);
263
264 default:
John Powell3443a702020-03-20 14:21:05 -0500265 WARN("Unimplemented BL1 SMC Call: 0x%x\n", smc_fid);
266 SMC_RET1(handle, SMC_UNK);
Yatharth Kochar48bfb882015-10-10 19:06:53 +0100267 }
Yatharth Kochar48bfb882015-10-10 19:06:53 +0100268}
dp-arma4409002017-02-15 11:07:55 +0000269
270/*******************************************************************************
271 * BL1 SMC wrapper. This function is only used in AArch32 mode to ensure ABI
272 * compliance when invoking bl1_smc_handler.
273 ******************************************************************************/
Zelalem2fe75a22020-02-12 10:37:03 -0600274u_register_t bl1_smc_wrapper(uint32_t smc_fid,
dp-arma4409002017-02-15 11:07:55 +0000275 void *cookie,
276 void *handle,
277 unsigned int flags)
278{
Zelalem2fe75a22020-02-12 10:37:03 -0600279 u_register_t x1, x2, x3, x4;
dp-arma4409002017-02-15 11:07:55 +0000280
Zelalem466bb282020-02-05 14:12:39 -0600281 assert(handle != NULL);
dp-arma4409002017-02-15 11:07:55 +0000282
283 get_smc_params_from_ctx(handle, x1, x2, x3, x4);
284 return bl1_smc_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags);
285}