blob: 117372f45944283ec46e7525fd3c1f801b9ac356 [file] [log] [blame]
Dan Handley4def07d2018-03-01 18:44:00 +00001Arm CPU Specific Build Macros
Douglas Raillard6f625742017-06-28 15:23:03 +01002=============================
3
Douglas Raillard6f625742017-06-28 15:23:03 +01004This document describes the various build options present in the CPU specific
5operations framework to enable errata workarounds and to enable optimizations
6for a specific CPU on a platform.
7
Dimitris Papastamosf62ad322017-11-30 14:53:53 +00008Security Vulnerability Workarounds
9----------------------------------
10
Dan Handley4def07d2018-03-01 18:44:00 +000011TF-A exports a series of build flags which control which security
12vulnerability workarounds should be applied at runtime.
Dimitris Papastamosf62ad322017-11-30 14:53:53 +000013
14- ``WORKAROUND_CVE_2017_5715``: Enables the security workaround for
Dimitris Papastamos59dc4ef2018-03-28 12:06:40 +010015 `CVE-2017-5715`_. This flag can be set to 0 by the platform if none
16 of the PEs in the system need the workaround. Setting this flag to 0 provides
17 no performance benefit for non-affected platforms, it just helps to comply
18 with the recommendation in the spec regarding workaround discovery.
19 Defaults to 1.
Dimitris Papastamosf62ad322017-11-30 14:53:53 +000020
Dimitris Papastamosb8a25bb2018-04-05 14:38:26 +010021- ``WORKAROUND_CVE_2018_3639``: Enables the security workaround for
22 `CVE-2018-3639`_. Defaults to 1. The TF-A project recommends to keep
23 the default value of 1 even on platforms that are unaffected by
24 CVE-2018-3639, in order to comply with the recommendation in the spec
25 regarding workaround discovery.
26
Dimitris Papastamosfe007b22018-05-16 11:36:14 +010027- ``DYNAMIC_WORKAROUND_CVE_2018_3639``: Enables dynamic mitigation for
28 `CVE-2018-3639`_. This build option should be set to 1 if the target
29 platform contains at least 1 CPU that requires dynamic mitigation.
30 Defaults to 0.
31
Bipin Ravi1fe4a9d2022-01-18 01:59:06 -060032- ``WORKAROUND_CVE_2022_23960``: Enables mitigation for `CVE-2022-23960`_.
33 This build option should be set to 1 if the target platform contains at
34 least 1 CPU that requires this mitigation. Defaults to 1.
35
Sona Mathewaf65cbb2024-05-20 13:48:19 -050036- ``WORKAROUND_CVE_2024_5660``: Enables mitigation for `CVE-2024-5660`.
37 The fix is to disable hardware page aggregation by setting CPUECTLR_EL1[46]
38 in EL3 FW. This build option should be set to 1 if the target platform contains
39 at least 1 CPU that requires this mitigation. Defaults to 1.
40
Arvind Ram Prakash23721792024-09-06 11:35:56 -050041- ``WORKAROUND_CVE_2024_7881``: Enables mitigation for `CVE-2024-7881`.
42 This build option should be set to 1 if the target platform contains at
43 least 1 CPU that requires this mitigation. Defaults to 1.
44
Paul Beesley34760952019-04-12 14:19:42 +010045.. _arm_cpu_macros_errata_workarounds:
46
Douglas Raillard6f625742017-06-28 15:23:03 +010047CPU Errata Workarounds
48----------------------
49
Dan Handley4def07d2018-03-01 18:44:00 +000050TF-A exports a series of build flags which control the errata workarounds that
51are applied to each CPU by the reset handler. The errata details can be found
52in the CPU specific errata documents published by Arm:
Douglas Raillard6f625742017-06-28 15:23:03 +010053
54- `Cortex-A53 MPCore Software Developers Errata Notice`_
55- `Cortex-A57 MPCore Software Developers Errata Notice`_
Eleanor Bonnici6de9b332017-08-02 18:33:41 +010056- `Cortex-A72 MPCore Software Developers Errata Notice`_
Douglas Raillard6f625742017-06-28 15:23:03 +010057
58The errata workarounds are implemented for a particular revision or a set of
59processor revisions. This is checked by the reset handler at runtime. Each
60errata workaround is identified by its ``ID`` as specified in the processor's
61errata notice document. The format of the define used to enable/disable the
62errata workaround is ``ERRATA_<Processor name>_<ID>``, where the ``Processor name``
63is for example ``A57`` for the ``Cortex_A57`` CPU.
64
Boyan Karatotev6a0e8e82023-02-07 15:46:50 +000065Refer to :ref:`firmware_design_cpu_errata_implementation` for information on how to
Paul Beesley34760952019-04-12 14:19:42 +010066write errata workaround functions.
Douglas Raillard6f625742017-06-28 15:23:03 +010067
68All workarounds are disabled by default. The platform is responsible for
69enabling these workarounds according to its requirement by defining the
70errata workaround build flags in the platform specific makefile. In case
71these workarounds are enabled for the wrong CPU revision then the errata
72workaround is not applied. In the DEBUG build, this is indicated by
73printing a warning to the crash console.
74
75In the current implementation, a platform which has more than 1 variant
76with different revisions of a processor has no runtime mechanism available
77for it to specify which errata workarounds should be enabled or not.
78
John Tsichritzis8a677182018-07-23 09:11:59 +010079The value of the build flags is 0 by default, that is, disabled. A value of 1
80will enable it.
Douglas Raillard6f625742017-06-28 15:23:03 +010081
Joel Huttondd4cf2c2019-04-10 12:52:52 +010082For Cortex-A9, the following errata build flags are defined :
83
Louis Mayencourtb4e9ab92019-04-18 12:11:25 +010084- ``ERRATA_A9_794073``: This applies errata 794073 workaround to Cortex-A9
Joel Huttondd4cf2c2019-04-10 12:52:52 +010085 CPU. This needs to be enabled for all revisions of the CPU.
86
Ambroise Vincent75a1ada2019-03-04 16:56:26 +000087For Cortex-A15, the following errata build flags are defined :
88
89- ``ERRATA_A15_816470``: This applies errata 816470 workaround to Cortex-A15
90 CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
91
Ambroise Vincent5f2c6902019-03-05 09:54:21 +000092- ``ERRATA_A15_827671``: This applies errata 827671 workaround to Cortex-A15
93 CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
94
Ambroise Vincent0b64c192019-02-28 16:23:53 +000095For Cortex-A17, the following errata build flags are defined :
96
97- ``ERRATA_A17_852421``: This applies errata 852421 workaround to Cortex-A17
98 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
99
Ambroise Vincentbe10dcd2019-03-04 13:20:56 +0000100- ``ERRATA_A17_852423``: This applies errata 852423 workaround to Cortex-A17
101 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
102
Louis Mayencourtcba71b72019-04-05 16:25:25 +0100103For Cortex-A35, the following errata build flags are defined :
104
105- ``ERRATA_A35_855472``: This applies errata 855472 workaround to Cortex-A35
106 CPUs. This needs to be enabled only for revision r0p0 of Cortex-A35.
107
John Tsichritzis8a677182018-07-23 09:11:59 +0100108For Cortex-A53, the following errata build flags are defined :
Douglas Raillard6f625742017-06-28 15:23:03 +0100109
Ambroise Vincentbd393702019-02-21 14:16:24 +0000110- ``ERRATA_A53_819472``: This applies errata 819472 workaround to all
111 CPUs. This needs to be enabled only for revision <= r0p1 of Cortex-A53.
112
113- ``ERRATA_A53_824069``: This applies errata 824069 workaround to all
114 CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
115
Douglas Raillard6f625742017-06-28 15:23:03 +0100116- ``ERRATA_A53_826319``: This applies errata 826319 workaround to Cortex-A53
117 CPU. This needs to be enabled only for revision <= r0p2 of the CPU.
118
Ambroise Vincentbd393702019-02-21 14:16:24 +0000119- ``ERRATA_A53_827319``: This applies errata 827319 workaround to all
120 CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
121
Douglas Raillardca6b1cb2017-07-17 14:14:52 +0100122- ``ERRATA_A53_835769``: This applies erratum 835769 workaround at compile and
123 link time to Cortex-A53 CPU. This needs to be enabled for some variants of
124 revision <= r0p4. This workaround can lead the linker to create ``*.stub``
125 sections.
126
Douglas Raillard6f625742017-06-28 15:23:03 +0100127- ``ERRATA_A53_836870``: This applies errata 836870 workaround to Cortex-A53
128 CPU. This needs to be enabled only for revision <= r0p3 of the CPU. From
Boyan Karatoteve37dfd32023-04-03 16:28:10 +0100129 r0p4 and onwards, this errata is enabled by default in hardware. Identical to
130 ``A53_DISABLE_NON_TEMPORAL_HINT``.
Douglas Raillard6f625742017-06-28 15:23:03 +0100131
Douglas Raillardca6b1cb2017-07-17 14:14:52 +0100132- ``ERRATA_A53_843419``: This applies erratum 843419 workaround at link time
133 to Cortex-A53 CPU. This needs to be enabled for some variants of revision
134 <= r0p4. This workaround can lead the linker to emit ``*.stub`` sections
135 which are 4kB aligned.
136
Douglas Raillard6f625742017-06-28 15:23:03 +0100137- ``ERRATA_A53_855873``: This applies errata 855873 workaround to Cortex-A53
138 CPUs. Though the erratum is present in every revision of the CPU,
139 this workaround is only applied to CPUs from r0p3 onwards, which feature
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100140 a chicken bit in CPUACTLR_EL1 to enable a hardware workaround.
Douglas Raillard6f625742017-06-28 15:23:03 +0100141 Earlier revisions of the CPU have other errata which require the same
142 workaround in software, so they should be covered anyway.
143
Manish V Badarkhee008a292020-07-31 08:38:49 +0100144- ``ERRATA_A53_1530924``: This applies errata 1530924 workaround to all
145 revisions of Cortex-A53 CPU.
146
Ambroise Vincent1afeee92019-02-21 16:20:43 +0000147For Cortex-A55, the following errata build flags are defined :
148
149- ``ERRATA_A55_768277``: This applies errata 768277 workaround to Cortex-A55
150 CPU. This needs to be enabled only for revision r0p0 of the CPU.
151
Ambroise Vincenta6cc6612019-02-21 16:25:37 +0000152- ``ERRATA_A55_778703``: This applies errata 778703 workaround to Cortex-A55
153 CPU. This needs to be enabled only for revision r0p0 of the CPU.
154
Ambroise Vincent6ab87d22019-02-21 16:27:34 +0000155- ``ERRATA_A55_798797``: This applies errata 798797 workaround to Cortex-A55
156 CPU. This needs to be enabled only for revision r0p0 of the CPU.
157
Ambroise Vincent6e789732019-02-21 16:29:16 +0000158- ``ERRATA_A55_846532``: This applies errata 846532 workaround to Cortex-A55
159 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
160
Ambroise Vincent47949f32019-02-21 16:29:50 +0000161- ``ERRATA_A55_903758``: This applies errata 903758 workaround to Cortex-A55
162 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
163
Ambroise Vincent9af07df2019-05-28 09:52:48 +0100164- ``ERRATA_A55_1221012``: This applies errata 1221012 workaround to Cortex-A55
165 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
166
Manish V Badarkhee008a292020-07-31 08:38:49 +0100167- ``ERRATA_A55_1530923``: This applies errata 1530923 workaround to all
168 revisions of Cortex-A55 CPU.
169
John Tsichritzis8a677182018-07-23 09:11:59 +0100170For Cortex-A57, the following errata build flags are defined :
Douglas Raillard6f625742017-06-28 15:23:03 +0100171
172- ``ERRATA_A57_806969``: This applies errata 806969 workaround to Cortex-A57
173 CPU. This needs to be enabled only for revision r0p0 of the CPU.
174
175- ``ERRATA_A57_813419``: This applies errata 813419 workaround to Cortex-A57
176 CPU. This needs to be enabled only for revision r0p0 of the CPU.
177
178- ``ERRATA_A57_813420``: This applies errata 813420 workaround to Cortex-A57
179 CPU. This needs to be enabled only for revision r0p0 of the CPU.
180
Ambroise Vincent0f6fbbd2019-02-21 16:35:07 +0000181- ``ERRATA_A57_814670``: This applies errata 814670 workaround to Cortex-A57
182 CPU. This needs to be enabled only for revision r0p0 of the CPU.
183
Ambroise Vincent5bd2c242019-02-21 16:35:49 +0000184- ``ERRATA_A57_817169``: This applies errata 817169 workaround to Cortex-A57
185 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
186
Douglas Raillard6f625742017-06-28 15:23:03 +0100187- ``ERRATA_A57_826974``: This applies errata 826974 workaround to Cortex-A57
188 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
189
190- ``ERRATA_A57_826977``: This applies errata 826977 workaround to Cortex-A57
191 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
192
193- ``ERRATA_A57_828024``: This applies errata 828024 workaround to Cortex-A57
194 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
195
196- ``ERRATA_A57_829520``: This applies errata 829520 workaround to Cortex-A57
197 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
198
199- ``ERRATA_A57_833471``: This applies errata 833471 workaround to Cortex-A57
200 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
201
Eleanor Bonnici45b52c22017-08-02 16:35:04 +0100202- ``ERRATA_A57_859972``: This applies errata 859972 workaround to Cortex-A57
203 CPU. This needs to be enabled only for revision <= r1p3 of the CPU.
204
Manish V Badarkhee008a292020-07-31 08:38:49 +0100205- ``ERRATA_A57_1319537``: This applies errata 1319537 workaround to all
206 revisions of Cortex-A57 CPU.
Eleanor Bonnici6de9b332017-08-02 18:33:41 +0100207
John Tsichritzis8a677182018-07-23 09:11:59 +0100208For Cortex-A72, the following errata build flags are defined :
Eleanor Bonnici6de9b332017-08-02 18:33:41 +0100209
210- ``ERRATA_A72_859971``: This applies errata 859971 workaround to Cortex-A72
211 CPU. This needs to be enabled only for revision <= r0p3 of the CPU.
212
Manish V Badarkhee008a292020-07-31 08:38:49 +0100213- ``ERRATA_A72_1319367``: This applies errata 1319367 workaround to all
214 revisions of Cortex-A72 CPU.
215
Louis Mayencourte6cab152019-02-21 16:38:16 +0000216For Cortex-A73, the following errata build flags are defined :
217
Louis Mayencourt25278ea2019-02-27 14:24:16 +0000218- ``ERRATA_A73_852427``: This applies errata 852427 workaround to Cortex-A73
219 CPU. This needs to be enabled only for revision r0p0 of the CPU.
220
Louis Mayencourte6cab152019-02-21 16:38:16 +0000221- ``ERRATA_A73_855423``: This applies errata 855423 workaround to Cortex-A73
222 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
223
Louis Mayencourt5f5d1ed2019-02-20 12:11:41 +0000224For Cortex-A75, the following errata build flags are defined :
225
226- ``ERRATA_A75_764081``: This applies errata 764081 workaround to Cortex-A75
227 CPU. This needs to be enabled only for revision r0p0 of the CPU.
228
Louis Mayencourt98551592019-02-25 14:57:57 +0000229- ``ERRATA_A75_790748``: This applies errata 790748 workaround to Cortex-A75
230 CPU. This needs to be enabled only for revision r0p0 of the CPU.
231
Louis Mayencourt508d7112019-02-21 17:35:07 +0000232For Cortex-A76, the following errata build flags are defined :
233
Louis Mayencourt5c6aa012019-02-25 15:17:44 +0000234- ``ERRATA_A76_1073348``: This applies errata 1073348 workaround to Cortex-A76
235 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
236
Louis Mayencourt508d7112019-02-21 17:35:07 +0000237- ``ERRATA_A76_1130799``: This applies errata 1130799 workaround to Cortex-A76
238 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
239
Louis Mayencourt5cc8c7b2019-02-25 11:37:38 +0000240- ``ERRATA_A76_1220197``: This applies errata 1220197 workaround to Cortex-A76
241 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
242
Soby Mathewe6e1d0a2019-05-01 09:43:18 +0100243- ``ERRATA_A76_1257314``: This applies errata 1257314 workaround to Cortex-A76
244 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
245
246- ``ERRATA_A76_1262606``: This applies errata 1262606 workaround to Cortex-A76
247 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
248
249- ``ERRATA_A76_1262888``: This applies errata 1262888 workaround to Cortex-A76
250 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
251
252- ``ERRATA_A76_1275112``: This applies errata 1275112 workaround to Cortex-A76
253 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
254
johpow01d7b08e62020-05-29 14:17:38 -0500255- ``ERRATA_A76_1791580``: This applies errata 1791580 workaround to Cortex-A76
256 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
257
Manish V Badarkhee008a292020-07-31 08:38:49 +0100258- ``ERRATA_A76_1165522``: This applies errata 1165522 workaround to all
259 revisions of Cortex-A76 CPU. This errata is fixed in r3p0 but due to
260 limitation of errata framework this errata is applied to all revisions
261 of Cortex-A76 CPU.
262
johpow0155ff05f2020-09-29 17:19:09 -0500263- ``ERRATA_A76_1868343``: This applies errata 1868343 workaround to Cortex-A76
264 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
265
johpow013f0d8362020-12-15 19:02:18 -0600266- ``ERRATA_A76_1946160``: This applies errata 1946160 workaround to Cortex-A76
267 CPU. This needs to be enabled only for revisions r3p0 - r4p1 of the CPU.
268
Bipin Ravi49273092022-11-02 16:50:03 -0500269- ``ERRATA_A76_2743102``: This applies errata 2743102 workaround to Cortex-A76
270 CPU. This needs to be enabled for all revisions <= r4p1 of the CPU and is
271 still open.
272
johpow0162bbfe82020-06-03 15:23:31 -0500273For Cortex-A77, the following errata build flags are defined :
274
laurenw-armaa3efe32020-07-14 14:18:34 -0500275- ``ERRATA_A77_1508412``: This applies errata 1508412 workaround to Cortex-A77
276 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
277
johpow0135c75372020-09-10 13:39:26 -0500278- ``ERRATA_A77_1925769``: This applies errata 1925769 workaround to Cortex-A77
279 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
280
laurenw-arma492edc2021-03-23 13:09:35 -0500281- ``ERRATA_A77_1946167``: This applies errata 1946167 workaround to Cortex-A77
282 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
283
johpow013f0bec72021-05-03 13:37:13 -0500284- ``ERRATA_A77_1791578``: This applies errata 1791578 workaround to Cortex-A77
285 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
286
Bipin Ravi7bf1a7a2022-06-08 15:27:00 -0500287- ``ERRATA_A77_2356587``: This applies errata 2356587 workaround to Cortex-A77
288 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
289
Boyan Karatotev08e2fdb2022-09-27 10:37:54 +0100290 - ``ERRATA_A77_1800714``: This applies errata 1800714 workaround to Cortex-A77
291 CPU. This needs to be enabled for revisions <= r1p1 of the CPU.
292
Boyan Karatotev4fdeaff2022-11-01 11:22:12 +0000293 - ``ERRATA_A77_2743100``: This applies errata 2743100 workaround to Cortex-A77
294 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
295
Jimmy Brisson3f357092020-06-01 10:18:22 -0500296For Cortex-A78, the following errata build flags are defined :
Madhukar Pappireddy83e95522019-12-18 15:56:27 -0600297
Jimmy Brisson3f357092020-06-01 10:18:22 -0500298- ``ERRATA_A78_1688305``: This applies errata 1688305 workaround to Cortex-A78
299 CPU. This needs to be enabled only for revision r0p0 - r1p0 of the CPU.
Madhukar Pappireddy83e95522019-12-18 15:56:27 -0600300
johpow01e26c59d2020-10-06 17:55:25 -0500301- ``ERRATA_A78_1941498``: This applies errata 1941498 workaround to Cortex-A78
302 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU.
303
johpow013a2710d2020-10-07 15:08:01 -0500304- ``ERRATA_A78_1951500``: This applies errata 1951500 workaround to Cortex-A78
305 CPU. This needs to be enabled for revisions r1p0 and r1p1, r0p0 has the same
306 issue but there is no workaround for that revision.
307
johpow011a691452021-04-30 18:08:52 -0500308- ``ERRATA_A78_1821534``: This applies errata 1821534 workaround to Cortex-A78
309 CPU. This needs to be enabled for revisions r0p0 and r1p0.
310
nayanpatel-arm00bee992021-08-11 13:33:00 -0700311- ``ERRATA_A78_1952683``: This applies errata 1952683 workaround to Cortex-A78
312 CPU. This needs to be enabled for revision r0p0, it is fixed in r1p0.
313
johpow011ea91902021-09-02 17:53:30 -0500314- ``ERRATA_A78_2242635``: This applies errata 2242635 workaround to Cortex-A78
315 CPU. This needs to be enabled for revisions r1p0, r1p1, and r1p2. The issue
316 is present in r0p0 but there is no workaround. It is still open.
317
John Powell5d796b32022-05-03 15:22:57 -0500318- ``ERRATA_A78_2376745``: This applies errata 2376745 workaround to Cortex-A78
319 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and
320 it is still open.
321
John Powell3b577ed2022-05-03 15:52:11 -0500322- ``ERRATA_A78_2395406``: This applies errata 2395406 workaround to Cortex-A78
323 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and
324 it is still open.
325
Sona Mathewab062f02023-03-14 16:50:36 -0500326- ``ERRATA_A78_2712571``: This applies erratum 2712571 workaround to Cortex-A78
327 CPU, this erratum affects system configurations that do not use an ARM
328 interconnect IP. This needs to be enabled for revisions r0p0, r1p0, r1p1
329 and r1p2 and it is still open.
330
Bipin Ravia63332c2023-02-28 14:51:28 -0600331- ``ERRATA_A78_2742426``: This applies erratum 2742426 workaround to Cortex-A78
332 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 and
333 it is still open.
334
Bipin Ravib10afcc2022-12-15 14:48:21 -0600335- ``ERRATA_A78_2772019``: This applies errata 2772019 workaround to Cortex-A78
336 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and
337 it is still open.
338
Sona Mathew7d1700c2023-01-11 12:55:30 -0600339- ``ERRATA_A78_2779479``: This applies erratum 2779479 workaround to Cortex-A78
340 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 and
341 it is still open.
342
Sona Mathewc8146192023-10-10 16:48:57 -0500343For Cortex-A78AE, the following errata build flags are defined :
Varun Wadekar89130472021-07-27 00:39:40 -0700344
Varun Wadekar92e87082022-03-09 22:04:00 +0000345- ``ERRATA_A78_AE_1941500`` : This applies errata 1941500 workaround to
Sona Mathewc8146192023-10-10 16:48:57 -0500346 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1.
Varun Wadekar92e87082022-03-09 22:04:00 +0000347 This erratum is still open.
Varun Wadekar47d6f5f2021-07-27 02:32:29 -0700348
Varun Wadekar92e87082022-03-09 22:04:00 +0000349- ``ERRATA_A78_AE_1951502`` : This applies errata 1951502 workaround to
Sona Mathewc8146192023-10-10 16:48:57 -0500350 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This
Varun Wadekar92e87082022-03-09 22:04:00 +0000351 erratum is still open.
352
353- ``ERRATA_A78_AE_2376748`` : This applies errata 2376748 workaround to
Sona Mathewc8146192023-10-10 16:48:57 -0500354 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2.
355 This erratum is still open.
Varun Wadekar89130472021-07-27 00:39:40 -0700356
Varun Wadekar3f4d81d2022-03-09 22:20:32 +0000357- ``ERRATA_A78_AE_2395408`` : This applies errata 2395408 workaround to
Sona Mathewc8146192023-10-10 16:48:57 -0500358 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This
Varun Wadekar3f4d81d2022-03-09 22:20:32 +0000359 erratum is still open.
360
Sona Mathewab062f02023-03-14 16:50:36 -0500361- ``ERRATA_A78_AE_2712574`` : This applies erratum 2712574 workaround to
Sona Mathewc8146192023-10-10 16:48:57 -0500362 Cortex-A78AE CPU. This erratum affects system configurations that do not use
Sona Mathewab062f02023-03-14 16:50:36 -0500363 an ARM interconnect IP. This needs to be enabled for revisions r0p0, r0p1 and
364 r0p2. This erratum is still open.
365
laurenw-arm8008bab2022-07-12 10:43:52 -0500366For Cortex-A78C, the following errata build flags are defined :
367
Bipin Ravi672eb212023-03-14 10:04:23 -0500368- ``ERRATA_A78C_1827430`` : This applies errata 1827430 workaround to
369 Cortex-A78C CPU. This needs to be enabled for revision r0p0. The erratum is
370 fixed in r0p1.
371
Bipin Ravib01a59e2023-03-14 11:03:24 -0500372- ``ERRATA_A78C_1827440`` : This applies errata 1827440 workaround to
373 Cortex-A78C CPU. This needs to be enabled for revision r0p0. The erratum is
374 fixed in r0p1.
375
Bipin Ravi6979f472022-07-15 17:20:16 -0500376- ``ERRATA_A78C_2242638`` : This applies errata 2242638 workaround to
377 Cortex-A78C CPU. This needs to be enabled for revisions r0p1, r0p2 and
378 it is still open.
379
Akram Ahmad5d3c1f52022-09-06 11:23:25 +0100380- ``ERRATA_A78C_2376749`` : This applies errata 2376749 workaround to
381 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This
382 erratum is still open.
383
Akram Ahmad4b6f0022022-07-19 14:38:46 +0100384- ``ERRATA_A78C_2395411`` : This applies errata 2395411 workaround to
385 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This
386 erratum is still open.
387
Bipin Ravi68cac6a2023-12-20 15:40:44 -0600388- ``ERRATA_A78C_2683027`` : This applies errata 2683027 workaround to
389 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This
390 erratum is still open.
391
Sona Mathewab062f02023-03-14 16:50:36 -0500392- ``ERRATA_A78C_2712575`` : This applies erratum 2712575 workaround to
393 Cortex-A78C CPU, this erratum affects system configurations that do not use
394 an ARM interconnect IP. This needs to be enabled for revisions r0p1 and r0p2
395 and is still open.
396
Sona Mathew81d40942023-11-14 14:00:48 -0600397- ``ERRATA_A78C_2743232`` : This applies erratum 2743232 workaround to
398 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2.
399 This erratum is still open.
400
Bipin Ravi00230e32023-01-18 11:03:21 -0600401- ``ERRATA_A78C_2772121`` : This applies errata 2772121 workaround to
402 Cortex-A78C CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2.
403 This erratum is still open.
404
Bipin Ravi66bf3ba2023-02-28 16:21:51 -0600405- ``ERRATA_A78C_2779484`` : This applies errata 2779484 workaround to
406 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2.
407 This erratum is still open.
408
Okash Khawaja7b76c202022-04-21 12:20:21 +0100409For Cortex-X1 CPU, the following errata build flags are defined:
410
411- ``ERRATA_X1_1821534`` : This applies errata 1821534 workaround to Cortex-X1
412 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
413
414- ``ERRATA_X1_1688305`` : This applies errata 1688305 workaround to Cortex-X1
415 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
416
417- ``ERRATA_X1_1827429`` : This applies errata 1827429 workaround to Cortex-X1
418 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
419
lauwal01a601afe2019-06-24 11:23:50 -0500420For Neoverse N1, the following errata build flags are defined :
421
422- ``ERRATA_N1_1073348``: This applies errata 1073348 workaround to Neoverse-N1
423 CPU. This needs to be enabled only for revision r0p0 and r1p0 of the CPU.
424
lauwal01e34606f2019-06-24 11:28:34 -0500425- ``ERRATA_N1_1130799``: This applies errata 1130799 workaround to Neoverse-N1
426 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
427
lauwal012017ab22019-06-24 11:32:40 -0500428- ``ERRATA_N1_1165347``: This applies errata 1165347 workaround to Neoverse-N1
429 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
430
lauwal01ef5fa7d2019-06-24 11:35:37 -0500431- ``ERRATA_N1_1207823``: This applies errata 1207823 workaround to Neoverse-N1
432 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
433
lauwal019eceb022019-06-24 11:38:53 -0500434- ``ERRATA_N1_1220197``: This applies errata 1220197 workaround to Neoverse-N1
435 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
436
lauwal01335b3c72019-06-24 11:42:02 -0500437- ``ERRATA_N1_1257314``: This applies errata 1257314 workaround to Neoverse-N1
438 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
439
lauwal01411f4952019-06-24 11:44:58 -0500440- ``ERRATA_N1_1262606``: This applies errata 1262606 workaround to Neoverse-N1
441 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
442
lauwal0111c48372019-06-24 11:47:30 -0500443- ``ERRATA_N1_1262888``: This applies errata 1262888 workaround to Neoverse-N1
444 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
445
lauwal014d8801f2019-06-24 11:49:01 -0500446- ``ERRATA_N1_1275112``: This applies errata 1275112 workaround to Neoverse-N1
447 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
448
Andre Przywara5f5d0762019-05-20 14:57:06 +0100449- ``ERRATA_N1_1315703``: This applies errata 1315703 workaround to Neoverse-N1
450 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
451
laurenw-arm80942622019-08-20 15:51:24 -0500452- ``ERRATA_N1_1542419``: This applies errata 1542419 workaround to Neoverse-N1
453 CPU. This needs to be enabled only for revisions r3p0 - r4p0 of the CPU.
454
johpow0161f0ffc2020-08-05 12:27:12 -0500455- ``ERRATA_N1_1868343``: This applies errata 1868343 workaround to Neoverse-N1
456 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
457
johpow01263ee782020-10-07 14:33:15 -0500458- ``ERRATA_N1_1946160``: This applies errata 1946160 workaround to Neoverse-N1
459 CPU. This needs to be enabled for revisions r3p0, r3p1, r4p0, and r4p1, for
460 revisions r0p0, r1p0, and r2p0 there is no workaround.
461
Bipin Ravi8ce40502022-11-02 16:12:01 -0500462- ``ERRATA_N1_2743102``: This applies errata 2743102 workaround to Neoverse-N1
463 CPU. This needs to be enabled for all revisions <= r4p1 of the CPU and is
464 still open.
465
johpow0133e3e922021-05-03 15:33:39 -0500466For Neoverse V1, the following errata build flags are defined :
467
Juan Pablo Conde14a6fed2022-02-28 14:14:44 -0500468- ``ERRATA_V1_1618635``: This applies errata 1618635 workaround to Neoverse-V1
469 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
470 r1p0.
471
laurenw-arm4789cf62021-08-02 13:22:32 -0500472- ``ERRATA_V1_1774420``: This applies errata 1774420 workaround to Neoverse-V1
473 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
474 in r1p1.
475
johpow0133e3e922021-05-03 15:33:39 -0500476- ``ERRATA_V1_1791573``: This applies errata 1791573 workaround to Neoverse-V1
477 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
478 in r1p1.
479
laurenw-arm143b1962021-08-02 14:40:08 -0500480- ``ERRATA_V1_1852267``: This applies errata 1852267 workaround to Neoverse-V1
481 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
482 in r1p1.
483
laurenw-arm741dd042021-08-02 15:00:15 -0500484- ``ERRATA_V1_1925756``: This applies errata 1925756 workaround to Neoverse-V1
485 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
486
johpow01182ce102020-10-07 16:38:37 -0500487- ``ERRATA_V1_1940577``: This applies errata 1940577 workaround to Neoverse-V1
488 CPU. This needs to be enabled only for revision r1p0 and r1p1 of the
489 CPU.
490
johpow011a8804c2021-08-02 18:59:08 -0500491- ``ERRATA_V1_1966096``: This applies errata 1966096 workaround to Neoverse-V1
492 CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the
493 issue is present in r0p0 as well but there is no workaround for that
494 revision. It is still open.
495
johpow01100d4022021-08-03 14:35:20 -0500496- ``ERRATA_V1_2139242``: This applies errata 2139242 workaround to Neoverse-V1
497 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the
498 CPU. It is still open.
499
johpow014c8fe6b2021-09-02 18:29:17 -0500500- ``ERRATA_V1_2216392``: This applies errata 2216392 workaround to Neoverse-V1
501 CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the
502 issue is present in r0p0 as well but there is no workaround for that
503 revision. It is still open.
504
Bipin Ravi39eb5dd2022-06-08 16:28:46 -0500505- ``ERRATA_V1_2294912``: This applies errata 2294912 workaround to Neoverse-V1
Sona Mathewab2b56d2023-10-16 15:12:30 -0500506 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 and r1p2 of
507 the CPU.
Bipin Ravi57b73d52022-06-14 17:09:23 -0500508
Sona Mathew71ed9172023-11-07 13:46:15 -0600509- ``ERRATA_V1_2348377``: This applies errata 2348377 workaroud to Neoverse-V1
510 CPU. This needs to be enabled for revisions r0p0, r1p0 and r1p1 of the CPU.
511 It has been fixed in r1p2.
512
Bipin Ravi57b73d52022-06-14 17:09:23 -0500513- ``ERRATA_V1_2372203``: This applies errata 2372203 workaround to Neoverse-V1
514 CPU. This needs to be enabled for revisions r0p0, r1p0 and r1p1 of the CPU.
Bipin Ravi39eb5dd2022-06-08 16:28:46 -0500515 It is still open.
516
Sona Mathewab062f02023-03-14 16:50:36 -0500517- ``ERRATA_V1_2701953``: This applies erratum 2701953 workaround to Neoverse-V1
518 CPU, this erratum affects system configurations that do not use an ARM
519 interconnect IP. This needs to be enabled for revisions r0p0, r1p0 and r1p1.
520 It has been fixed in r1p2.
521
Bipin Ravi31747f02022-12-15 11:57:53 -0600522- ``ERRATA_V1_2743093``: This applies errata 2743093 workaround to Neoverse-V1
523 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 of the
524 CPU. It is still open.
525
Sona Mathewf1c3eae2023-03-02 15:07:55 -0600526- ``ERRATA_V1_2743233``: This applies erratum 2743233 workaround to Neoverse-V1
527 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2 of the
528 CPU. It is still open.
529
Sona Mathew2757da02023-01-11 17:04:24 -0600530- ``ERRATA_V1_2779461``: This applies erratum 2779461 workaround to Neoverse-V1
531 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, r1p2 of the
532 CPU. It is still open.
533
Sona Mathewab062f02023-03-14 16:50:36 -0500534For Neoverse V2, the following errata build flags are defined :
535
Bipin Ravic0f8ce52023-10-17 19:42:15 -0500536- ``ERRATA_V2_2618597``: This applies errata 2618597 workaround to Neoverse-V2
537 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
538 r0p2.
539
Bipin Ravi912c4092023-10-17 18:35:55 -0500540- ``ERRATA_V2_2662553``: This applies errata 2662553 workaround to Neoverse-V2
541 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
542 r0p2.
543
Sona Mathewab062f02023-03-14 16:50:36 -0500544- ``ERRATA_V2_2719103``: This applies errata 2719103 workaround to Neoverse-V2
545 CPU, this affects system configurations that do not use and ARM interconnect
546 IP. This needs to be enabled for revisions r0p0 and r0p1. It has been fixed
547 in r0p2.
548
Bipin Ravib0114022023-09-18 17:27:29 -0500549- ``ERRATA_V2_2719105``: This applies errata 2719105 workaround to Neoverse-V2
550 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
551 r0p2.
552
Bipin Ravi58dd1532023-09-18 19:54:41 -0500553- ``ERRATA_V2_2743011``: This applies errata 2743011 workaround to Neoverse-V2
554 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
555 r0p2.
556
Bipin Raviff342642023-09-18 19:28:32 -0500557- ``ERRATA_V2_2779510``: This applies errata 2779510 workaround to Neoverse-V2
558 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
559 r0p2.
560
Moritz Fischer40c81ed2023-07-06 00:01:23 +0000561- ``ERRATA_V2_2801372``: This applies errata 2801372 workaround to Neoverse-V2
562 CPU, this affects all configurations. This needs to be enabled for revisions
563 r0p0 and r0p1. It has been fixed in r0p2.
564
Govindraj Rajae25fc9d2025-01-21 19:20:29 -0600565For Neoverse V3, the following errata build flags are defined :
566
Govindraj Raja5f32fd22025-02-07 14:31:39 -0600567- ``ERRATA_V3_2970647``: This applies errata 2970647 workaround to Neoverse-V3
568 CPU. This needs to be enabled for revision r0p0. It is fixed in r0p1.
569
Govindraj Rajae25fc9d2025-01-21 19:20:29 -0600570- ``ERRATA_V3_3701767``: This applies errata 3701767 workaround to Neoverse-V3
571 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2 of the CPU and
572 is still open.
573
nayanpatel-armfbcf54a2021-08-06 16:39:48 -0700574For Cortex-A710, the following errata build flags are defined :
575
576- ``ERRATA_A710_1987031``: This applies errata 1987031 workaround to
577 Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
578 r2p0 of the CPU. It is still open.
579
nayanpatel-arma64bcc22021-08-25 17:35:15 -0700580- ``ERRATA_A710_2081180``: This applies errata 2081180 workaround to
581 Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
582 r2p0 of the CPU. It is still open.
583
Bipin Ravi213afde2021-03-31 16:45:40 -0500584- ``ERRATA_A710_2055002``: This applies errata 2055002 workaround to
585 Cortex-A710 CPU. This needs to be enabled for revisions r1p0, r2p0 of the CPU
586 and is still open.
587
Bipin Raviafc2ed62021-03-31 18:45:55 -0500588- ``ERRATA_A710_2017096``: This applies errata 2017096 workaround to
589 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
590 of the CPU and is still open.
591
nayanpatel-arm95fe1952021-09-16 15:27:53 -0700592- ``ERRATA_A710_2083908``: This applies errata 2083908 workaround to
593 Cortex-A710 CPU. This needs to be enabled for revision r2p0 of the CPU and
594 is still open.
595
Bipin Ravicfe1a8f2022-02-06 02:32:54 -0600596- ``ERRATA_A710_2267065``: This applies errata 2267065 workaround to
597 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
598 of the CPU and is fixed in r2p1.
599
Bipin Ravi8a855bd2022-02-06 03:11:44 -0600600- ``ERRATA_A710_2136059``: This applies errata 2136059 workaround to
601 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
602 of the CPU and is fixed in r2p1.
603
Akram Ahmad3280e5e2022-07-21 15:25:08 +0100604- ``ERRATA_A710_2147715``: This applies errata 2147715 workaround to
605 Cortex-A710 CPU. This needs to be enabled for revision r2p0 of the CPU
606 and is fixed in r2p1.
607
Jayanth Dodderi Chidanandb781fcf2022-09-01 22:09:54 +0100608- ``ERRATA_A710_2216384``: This applies errata 2216384 workaround to
609 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
610 of the CPU and is fixed in r2p1.
611
johpow01ef934cd2022-02-28 18:34:04 -0600612- ``ERRATA_A710_2282622``: This applies errata 2282622 workaround to
Bipin Ravi89d85ad2022-12-22 13:31:46 -0600613 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and
614 r2p1 of the CPU and is still open.
johpow01ef934cd2022-02-28 18:34:04 -0600615
Boyan Karatotev888eafa2022-10-03 14:21:28 +0100616- ``ERRATA_A710_2291219``: This applies errata 2291219 workaround to
617 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
618 of the CPU and is fixed in r2p1.
619
johpow01af220eb2022-03-09 16:23:04 -0600620- ``ERRATA_A710_2008768``: This applies errata 2008768 workaround to
621 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
622 of the CPU and is fixed in r2p1.
623
Bipin Ravi3220f052022-07-12 15:53:21 -0500624- ``ERRATA_A710_2371105``: This applies errata 2371105 workaround to
625 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
626 of the CPU and is fixed in r2p1.
627
Sona Mathewab062f02023-03-14 16:50:36 -0500628- ``ERRATA_A710_2701952``: This applies erratum 2701952 workaround to Cortex-A710
629 CPU, and applies to system configurations that do not use and ARM
630 interconnect IP. This needs to be enabled for r0p0, r1p0, r2p0 and r2p1 and
631 is still open.
632
Bipin Ravid7bc2cb2023-10-17 07:55:55 -0500633- ``ERRATA_A710_2742423``: This applies errata 2742423 workaround to
634 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and
635 r2p1 of the CPU and is still open.
636
Bipin Ravib87b02c2022-12-07 13:32:35 -0600637- ``ERRATA_A710_2768515``: This applies errata 2768515 workaround to
638 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and
639 r2p1 of the CPU and is still open.
640
Sona Mathewc9508d62023-12-08 20:52:17 -0600641- ``ERRATA_A710_2778471``: This applies errata 2778471 workaround to Cortex-A710
642 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
643 CPU and is still open.
644
Govindraj Raja463b5b42025-01-21 12:32:14 -0600645- ``ERRATA_A710_3701772``: This applies errata 3701772 workaround to Cortex-A710
646 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0, r2p1 of the
647 CPU and is still open.
648
Bipin Ravi65e04f22021-03-30 16:08:32 -0500649For Neoverse N2, the following errata build flags are defined :
650
nayanpatel-arm5819e232021-10-06 15:31:24 -0700651- ``ERRATA_N2_2002655``: This applies errata 2002655 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500652 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm5819e232021-10-06 15:31:24 -0700653
Bipin Ravi74bfe312023-08-29 13:59:09 -0500654- ``ERRATA_N2_2009478``: This applies errata 2009478 workaround to Neoverse-N2
655 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
656
Bipin Ravi65e04f22021-03-30 16:08:32 -0500657- ``ERRATA_N2_2067956``: This applies errata 2067956 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500658 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravi65e04f22021-03-30 16:08:32 -0500659
Bipin Ravi4618b2b2021-03-31 10:10:27 -0500660- ``ERRATA_N2_2025414``: This applies errata 2025414 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500661 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravi4618b2b2021-03-31 10:10:27 -0500662
Bipin Ravi7cfae932021-08-30 13:02:51 -0500663- ``ERRATA_N2_2189731``: This applies errata 2189731 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500664 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravi1cafb082021-09-01 01:36:43 -0500665
666- ``ERRATA_N2_2138956``: This applies errata 2138956 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500667 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravi7cfae932021-08-30 13:02:51 -0500668
nayanpatel-arm5819e232021-10-06 15:31:24 -0700669- ``ERRATA_N2_2242415``: This applies errata 2242415 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500670 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm5819e232021-10-06 15:31:24 -0700671
nayanpatel-armc9481852021-10-20 18:28:58 -0700672- ``ERRATA_N2_2138958``: This applies errata 2138958 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500673 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-armc9481852021-10-20 18:28:58 -0700674
nayanpatel-arm603806d2021-10-07 17:59:33 -0700675- ``ERRATA_N2_2242400``: This applies errata 2242400 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500676 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm603806d2021-10-07 17:59:33 -0700677
nayanpatel-arm0d2d9992021-10-20 17:30:46 -0700678- ``ERRATA_N2_2280757``: This applies errata 2280757 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500679 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm0d2d9992021-10-20 17:30:46 -0700680
Boyan Karatotev43438ad2022-10-03 14:07:08 +0100681- ``ERRATA_N2_2326639``: This applies errata 2326639 workaround to Neoverse-N2
682 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
683 r0p1.
684
Bipin Ravi68085ad2023-10-17 06:21:15 -0500685- ``ERRATA_N2_2340933``: This applies errata 2340933 workaround to Neoverse-N2
686 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
687 r0p1.
688
Bipin Ravi6cb8be12023-10-17 05:56:01 -0500689- ``ERRATA_N2_2346952``: This applies errata 2346952 workaround to Neoverse-N2
690 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2 of the CPU,
691 it is fixed in r0p3.
692
Akram Ahmade6602d42022-07-18 12:27:29 +0100693- ``ERRATA_N2_2376738``: This applies errata 2376738 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500694 CPU. This needs to be enabled for revision r0p0, r0p1, r0p2, r0p3 and is still open.
Akram Ahmade6602d42022-07-18 12:27:29 +0100695
Daniel Boulby884d5152022-07-06 14:33:13 +0100696- ``ERRATA_N2_2388450``: This applies errata 2388450 workaround to Neoverse-N2
697 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
698 r0p1.
699
Arvind Ram Prakasheb440352023-07-05 17:24:23 -0500700- ``ERRATA_N2_2743014``: This applies errata 2743014 workaround to Neoverse-N2
701 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed
702 in r0p3.
703
Bipin Ravi1ee7c822022-12-07 17:01:26 -0600704- ``ERRATA_N2_2743089``: This applies errata 2743089 workaround to Neoverse-N2
705 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed
706 in r0p3.
707
Sona Mathewab062f02023-03-14 16:50:36 -0500708- ``ERRATA_N2_2728475``: This applies erratum 2728475 workaround to Neoverse-N2
709 CPU, this erratum affects system configurations that do not use and ARM
710 interconnect IP. This needs to be enabled for revisions r0p0, r0p1 and r0p2.
711 It is fixed in r0p3.
712
Arvind Ram Prakash12d28062023-07-17 14:46:14 -0500713- ``ERRATA_N2_2779511``: This applies errata 2779511 workaround to Neoverse-N2
714 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed
715 in r0p3.
716
Govindraj Rajaadea6e52025-01-21 18:56:25 -0600717- ``ERRATA_N2_3701773``: This applies errata 3701773 workaround to Neoverse-N2
718 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2, r0p3 and is
719 still open.
720
Govindraj Rajafded8392025-01-21 19:03:34 -0600721For Neoverse N3, the following errata build flags are defined :
722
723- ``ERRATA_N3_3699563``: This applies errata 3699563 workaround to Neoverse-N3
724 CPU. This needs to be enabled for revisions r0p0 and is still open.
725
johpow011db6cd62021-12-01 17:40:39 -0600726For Cortex-X2, the following errata build flags are defined :
727
johpow0134ee76d2021-12-02 13:25:50 -0600728- ``ERRATA_X2_2002765``: This applies errata 2002765 workaround to Cortex-X2
729 CPU. This needs to be enabled for revisions r0p0, r1p0, and r2p0 of the CPU,
730 it is still open.
731
johpow011db6cd62021-12-01 17:40:39 -0600732- ``ERRATA_X2_2083908``: This applies errata 2083908 workaround to Cortex-X2
733 CPU. This needs to be enabled for revision r2p0 of the CPU, it is still open.
734
Bipin Ravif9c63012022-12-22 14:19:59 -0600735- ``ERRATA_X2_2017096``: This applies errata 2017096 workaround to Cortex-X2
736 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the
737 CPU, it is fixed in r2p1.
Bipin Ravie7ca4432022-01-20 00:01:04 -0600738
Bipin Ravif9c63012022-12-22 14:19:59 -0600739- ``ERRATA_X2_2081180``: This applies errata 2081180 workaround to Cortex-X2
740 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the
741 CPU, it is fixed in r2p1.
Bipin Ravic060b532022-01-20 00:42:05 -0600742
Bipin Ravif9c63012022-12-22 14:19:59 -0600743- ``ERRATA_X2_2216384``: This applies errata 2216384 workaround to Cortex-X2
744 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the
745 CPU, it is fixed in r2p1.
Bipin Ravi4dff7592022-02-06 01:29:31 -0600746
Bipin Ravif9c63012022-12-22 14:19:59 -0600747- ``ERRATA_X2_2147715``: This applies errata 2147715 workaround to Cortex-X2
748 CPU. This needs to be enabled only for revision r2p0 of the CPU, it is fixed
749 in r2p1.
Bipin Ravi63446c22022-03-08 10:37:43 -0600750
Bipin Ravif9c63012022-12-22 14:19:59 -0600751- ``ERRATA_X2_2282622``: This applies errata 2282622 workaround to Cortex-X2
752 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
753 CPU and is still open.
Bipin Ravibc0f84d2022-07-12 17:13:01 -0500754
Bipin Ravif9c63012022-12-22 14:19:59 -0600755- ``ERRATA_X2_2371105``: This applies errata 2371105 workaround to Cortex-X2
756 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 of the CPU
757 and is fixed in r2p1.
758
Sona Mathewab062f02023-03-14 16:50:36 -0500759- ``ERRATA_X2_2701952``: This applies erratum 2701952 workaround to Cortex-X2
760 CPU and affects system configurations that do not use an ARM interconnect IP.
761 This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 and is
762 still open.
763
Bipin Ravife06e112023-10-17 09:11:19 -0500764- ``ERRATA_X2_2742423``: This applies errata 2742423 workaround to Cortex-X2
765 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
766 CPU and is still open.
767
Bipin Ravif9c63012022-12-22 14:19:59 -0600768- ``ERRATA_X2_2768515``: This applies errata 2768515 workaround to Cortex-X2
769 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
770 CPU and is still open.
Bipin Ravi1cfde822022-12-07 13:54:02 -0600771
Sona Mathewb01a93d2023-12-09 13:09:30 -0600772- ``ERRATA_X2_2778471``: This applies errata 2778471 workaround to Cortex-X2
773 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
774 CPU and it is still open.
775
Govindraj Rajaae6c7c92025-01-21 18:02:51 -0600776- ``ERRATA_X2_3701772``: This applies errata 3701772 workaround to Cortex-X2
777 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
778 CPU and it is still open.
779
Boyan Karatotev79544122022-10-03 14:18:28 +0100780For Cortex-X3, the following errata build flags are defined :
781
Bipin Ravia65c5ba2023-12-20 14:53:37 -0600782- ``ERRATA_X3_2266875``: This applies errata 2266875 workaround to the Cortex-X3
783 CPU. This needs to be enabled only for revisions r0p0 and r1p0 of the CPU, it
784 is fixed in r1p1.
785
Bipin Ravi3f9df2c2023-12-20 14:32:02 -0600786- ``ERRATA_X3_2302506``: This applies errata 2302506 workaround to the Cortex-X3
787 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1, it is
788 fixed in r1p2.
789
Boyan Karatotev79544122022-10-03 14:18:28 +0100790- ``ERRATA_X3_2313909``: This applies errata 2313909 workaround to
791 Cortex-X3 CPU. This needs to be enabled only for revisions r0p0 and r1p0
792 of the CPU, it is fixed in r1p1.
793
Bipin Ravi7f69a402024-02-27 15:13:17 -0600794- ``ERRATA_X3_2372204``: This applies errata 2372204 workaround to
795 Cortex-X3 CPU. This needs to be enabled only for revisions r0p0 and r1p0
796 of the CPU, it is fixed in r1p1.
797
Harrison Mutaic7e698c2022-11-11 14:09:55 +0000798- ``ERRATA_X3_2615812``: This applies errata 2615812 workaround to Cortex-X3
799 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1 of the
Sona Mathewf589a2a2024-03-15 11:07:33 -0500800 CPU, it is fixed in r1p2.
Harrison Mutaic7e698c2022-11-11 14:09:55 +0000801
Bipin Ravic1aa3fa2024-01-25 15:38:46 -0600802- ``ERRATA_X3_2641945``: This applies errata 2641945 workaround to Cortex-X3
803 CPU. This needs to be enabled only for revisions r0p0 and r1p0 of the CPU.
804 It is fixed in r1p1.
805
Sona Mathew106c4282024-02-21 15:07:30 -0600806- ``ERRATA_X3_2701951``: This applies erratum 2701951 workaround to Cortex-X3
807 CPU and affects system configurations that do not use an ARM interconnect
808 IP. This needs to be applied to revisions r0p0, r1p0 and r1p1. It is fixed
809 in r1p2.
810
Sona Mathew5b0e4432023-09-05 14:10:03 -0500811- ``ERRATA_X3_2742421``: This applies errata 2742421 workaround to
812 Cortex-X3 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
813 r1p1. It is fixed in r1p2.
814
Harrison Mutaif43e9f52023-12-12 11:17:19 +0000815- ``ERRATA_X3_2743088``: This applies errata 2743088 workaround to Cortex-X3
816 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1. It is
817 fixed in r1p2.
818
Sona Mathew355ce0a2023-11-06 13:48:22 -0600819- ``ERRATA_X3_2779509``: This applies errata 2779509 workaround to Cortex-X3
820 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1 of the
821 CPU. It is fixed in r1p2.
822
Govindraj Raja77feb742025-01-21 18:12:35 -0600823- ``ERRATA_X3_3701769``: This applies errata 3701769 workaround to Cortex-X3
824 CPU. This needs to be enabled only for revisions r0p0, r1p0, r1p1 and r1p2
825 of the CPU and it is still open.
826
Sona Mathewcc41b562024-03-01 13:36:21 -0600827For Cortex-X4, the following errata build flags are defined :
828
829- ``ERRATA_X4_2701112``: This applies erratum 2701112 workaround to Cortex-X4
830 CPU and affects system configurations that do not use an Arm interconnect IP.
831 This needs to be enabled for revisions r0p0 and is fixed in r0p1.
832 The workaround for this erratum is not implemented in EL3, but the flag can
833 be enabled/disabled at the platform level. The flag is used when the errata ABI
834 feature is enabled and can assist the Kernel in the process of
835 mitigation of the erratum.
836
Arvind Ram Prakash4a97ff52024-08-05 16:04:37 -0500837- ``ERRATA_X4_2726228``: This applies erratum 2726228 workaround to Cortex-X4
838 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
839 r0p2.
840
Bipin Ravic833ca62024-04-10 15:33:21 -0500841- ``ERRATA_X4_2740089``: This applies errata 2740089 workaround to Cortex-X4
842 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed
843 in r0p2.
844
Sona Mathew47312112024-04-05 16:27:07 -0500845- ``ERRATA_X4_2763018``: This applies errata 2763018 workaround to Cortex-X4
846 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
847
Sona Mathew1e4480b2024-07-16 14:34:42 -0500848- ``ERRATA_X4_2816013``: This applies errata 2816013 workaround to Cortex-X4
849 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
850
Arvind Ram Prakash609d08a2024-08-26 17:04:27 -0500851- ``ERRATA_X4_2897503``: This applies errata 2897503 workaround to Cortex-X4
852 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
853
Arvind Ram Prakashcc461662024-11-27 15:02:32 -0600854- ``ERRATA_X4_2923985``: This applies errata 2923985 workaround to Cortex-X4
855 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
856
Govindraj Raja09c1edb2025-02-07 14:21:14 -0600857- ``ERRATA_X4_2957258``: This applies errata 2957258 workaround to Cortex-X4
858 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
859
Ryan Everettdb7eb682024-05-21 11:56:37 +0100860- ``ERRATA_X4_3076789``: This applies errata 3076789 workaround to Cortex-X4
861 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
862
Govindraj Raja38401c52025-01-21 18:24:57 -0600863- ``ERRATA_X4_3701758``: This applies errata 3701758 workaround to Cortex-X4
864 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2 and r0p3.
865 It is still open.
866
Govindraj Raja511148e2025-01-21 18:38:56 -0600867For Cortex-X925, the following errata build flags are defined :
868
Govindraj Raja29bda252025-02-07 15:17:09 -0600869- ``ERRATA_X925_2963999``: This applies errata 2963999 workaround to Cortex-X925
870 CPU. This needs to be enabled for revision r0p0. It is fixed in r0p1.
871
Govindraj Raja511148e2025-01-21 18:38:56 -0600872- ``ERRATA_X925_3701747``: This applies errata 3701747 workaround to Cortex-X925
873 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is still open.
874
johpow0183435632022-01-04 16:15:18 -0600875For Cortex-A510, the following errata build flags are defined :
876
877- ``ERRATA_A510_1922240``: This applies errata 1922240 workaround to
878 Cortex-A510 CPU. This needs to be enabled only for revision r0p0, it is
879 fixed in r0p1.
880
johpow01d5e25122022-01-06 14:54:49 -0600881- ``ERRATA_A510_2288014``: This applies errata 2288014 workaround to
882 Cortex-A510 CPU. This needs to be enabled only for revisions r0p0, r0p1,
883 r0p2, r0p3 and r1p0, it is fixed in r1p1.
884
johpow01d48088a2022-01-07 17:12:31 -0600885- ``ERRATA_A510_2042739``: This applies errata 2042739 workaround to
886 Cortex-A510 CPU. This needs to be enabled only for revisions r0p0, r0p1 and
887 r0p2, it is fixed in r0p3.
888
johpow01e72bbe42022-01-11 17:54:41 -0600889- ``ERRATA_A510_2041909``: This applies errata 2041909 workaround to
890 Cortex-A510 CPU. This needs to be enabled only for revision r0p2 and is fixed
891 in r0p3. The issue is also present in r0p0 and r0p1 but there is no
892 workaround for those revisions.
893
Sona Mathew6e864752023-10-12 12:04:53 -0500894- ``ERRATA_A510_2080326``: This applies errata 2080326 workaround to
895 Cortex-A510 CPU. This needs to be enabled only for revision r0p2 and is
896 fixed in r0p3. This issue is also present in r0p0 and r0p1 but there is no
897 workaround for those revisions.
898
johpow017f304b02022-02-13 21:00:10 -0600899- ``ERRATA_A510_2250311``: This applies errata 2250311 workaround to
900 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
901 r0p3 and r1p0, it is fixed in r1p1. This workaround disables MPMM even if
902 ENABLE_MPMM=1.
903
johpow01cc790182022-02-14 20:19:08 -0600904- ``ERRATA_A510_2218950``: This applies errata 2218950 workaround to
905 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
906 r0p3 and r1p0, it is fixed in r1p1.
907
johpow01c0959d22022-02-15 22:55:22 -0600908- ``ERRATA_A510_2172148``: This applies errata 2172148 workaround to
909 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
910 r0p3 and r1p0, it is fixed in r1p1.
911
Harrison Mutaiaea4ccf2022-12-09 12:14:25 +0000912- ``ERRATA_A510_2347730``: This applies errata 2347730 workaround to
Akram Ahmad11d448c2022-07-21 14:01:33 +0100913 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
914 r0p3, r1p0 and r1p1. It is fixed in r1p2.
915
Akram Ahmada67c1b12022-07-22 16:20:44 +0100916- ``ERRATA_A510_2371937``: This applies errata 2371937 workaround to
917 Cortex-A510 CPU. This needs to applied for revisions r0p0, r0p1, r0p2,
918 r0p3, r1p0, r1p1, and is fixed in r1p2.
919
Akram Ahmadafb5d062022-09-21 13:59:56 +0100920- ``ERRATA_A510_2666669``: This applies errata 2666669 workaround to
921 Cortex-A510 CPU. This needs to applied for revisions r0p0, r0p1, r0p2,
922 r0p3, r1p0, r1p1. It is fixed in r1p2.
923
Harrison Mutaiaea4ccf2022-12-09 12:14:25 +0000924- ``ERRATA_A510_2684597``: This applies erratum 2684597 workaround to
925 Cortex-A510 CPU. This needs to be applied to revision r0p0, r0p1, r0p2,
926 r0p3, r1p0, r1p1 and r1p2. It is fixed in r1p3.
927
John Powellf2bd3522025-02-19 16:39:30 -0600928- ``ERRATA_A510_2971420``: This applies erratum 2971420 workaround to
929 Cortex-A510 CPU. This needs to be applied to revisions r0p1, r0p2, r0p3,
930 r1p0, r1p1, r1p2 and r1p3 and is still open.
931
Sona Mathewf03bfc32023-12-09 20:44:56 -0600932For Cortex-A520, the following errata build flags are defined :
933
934- ``ERRATA_A520_2630792``: This applies errata 2630792 workaround to
935 Cortex-A520 CPU. This needs to applied for revisions r0p0, r0p1 of the
936 CPU and is still open.
937
Arvind Ram Prakash34db3532023-12-08 20:19:58 -0600938- ``ERRATA_A520_2858100``: This applies errata 2858100 workaround to
939 Cortex-A520 CPU. This needs to be enabled for revisions r0p0 and r0p1.
940 It is still open.
941
Arvind Ram Prakash4a97ff52024-08-05 16:04:37 -0500942- ``ERRATA_A520_2938996``: This applies errata 2938996 workaround to
943 Cortex-A520 CPU. This needs to be enabled for revisions r0p0 and r0p1.
944 It is fixed in r0p2.
945
Sona Mathewab062f02023-03-14 16:50:36 -0500946For Cortex-A715, the following errata build flags are defined :
947
Bipin Ravi53b3cd22024-02-27 17:49:12 -0600948- ``ERRATA_A715_2331818``: This applies errata 2331818 workaround to
949 Cortex-A715 CPU. This needs to be enabled for revisions r0p0 and r1p0.
950 It is fixed in r1p1.
951
Harrison Mutai33c665a2024-01-02 16:55:44 +0000952- ``ERRATA_A715_2344187``: This applies errata 2344187 workaround to
953 Cortex-A715 CPU. This needs to be enabled for revisions r0p0 and r1p0. It is
954 fixed in r1p1.
955
Sona Mathew15a04612024-02-20 16:59:45 -0600956- ``ERRATA_A715_2413290``: This applies errata 2413290 workaround to
957 Cortex-A715 CPU. This needs to be enabled only for revision r1p0 and
958 when SPE(Statistical profiling extension)=True. The errata is fixed
959 in r1p1.
960
Bipin Ravi1f732472024-02-27 17:34:05 -0600961- ``ERRATA_A715_2420947``: This applies errata 2420947 workaround to
962 Cortex-A715 CPU. This needs to be enabled only for revision r1p0.
963 It is fixed in r1p1.
964
Bipin Ravi262dc9f2024-02-27 17:14:22 -0600965- ``ERRATA_A715_2429384``: This applies errata 2429384 workaround to
966 Cortex-A715 CPU. This needs to be enabled for revision r1p0. There is no
967 workaround for revision r0p0. It is fixed in r1p1.
968
Bipin Ravi6a6b2822024-01-25 16:18:20 -0600969- ``ERRATA_A715_2561034``: This applies errata 2561034 workaround to
970 Cortex-A715 CPU. This needs to be enabled only for revision r1p0.
971 It is fixed in r1p1.
972
Bipin Ravi10134e32024-04-10 15:06:11 -0500973- ``ERRATA_A715_2728106``: This applies errata 2728106 workaround to
974 Cortex-A715 CPU. This needs to be enabled for revisions r0p0, r1p0
975 and r1p1. It is fixed in r1p2.
976
John Powellfcf2ab72025-02-11 11:22:14 -0600977- ``ERRATA_A715_2804830``: This applies errata 2804830 workaround to
978 Cortex-A715 CPU. This needs to be enabled for revisions r0p0, r1p0,
979 r1p1 and r1p2. It is fixed in r1p3.
980
Govindraj Raja26437af2025-01-21 17:00:11 -0600981- ``ERRATA_A715_3699560``: This applies errata 3699560 workaround to
982 Cortex-A715 CPU. This needs to be enabled for revisions r0p0, r1p0,
John Powellfcf2ab72025-02-11 11:22:14 -0600983 r1p2 and r1p3. It is still open.
Govindraj Raja26437af2025-01-21 17:00:11 -0600984
Bipin Ravi73852132024-03-12 10:29:16 -0500985For Cortex-A720, the following errata build flags are defined :
986
Arvind Ram Prakashb1bde252024-07-19 15:59:17 -0500987- ``ERRATA_A720_2792132``: This applies errata 2792132 workaround to
988 Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1.
989 It is fixed in r0p2.
990
Sona Mathew12140902024-07-19 18:09:20 -0500991- ``ERRATA_A720_2844092``: This applies errata 2844092 workaround to
992 Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1.
993 It is fixed in r0p2.
994
Bipin Ravi152f4cf2024-03-14 16:52:21 -0500995- ``ERRATA_A720_2926083``: This applies errata 2926083 workaround to
996 Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1.
997 It is fixed in r0p2.
998
Bipin Ravi73852132024-03-12 10:29:16 -0500999- ``ERRATA_A720_2940794``: This applies errata 2940794 workaround to
1000 Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1.
1001 It is fixed in r0p2.
Sona Mathewab062f02023-03-14 16:50:36 -05001002
Govindraj Raja050c4a32025-01-21 17:12:33 -06001003- ``ERRATA_A720_3699561``: This applies errata 3699561 workaround to
1004 Cortex-A720 CPU. This needs to be enabled for revisions r0p0, r0p1
1005 and r0p2. It is still open.
1006
Govindraj Rajaaf5ae9a2025-01-21 17:23:26 -06001007For Cortex-A720_AE, the following errata build flags are defined :
1008
1009- ``ERRATA_A720_AE_3699562``: This applies errata 3699562 workaround
Govindraj Raja845213e2025-02-19 09:37:35 -06001010 to Cortex-A720_AE CPU. This needs to be enabled for revisions r0p0.
Govindraj Rajaaf5ae9a2025-01-21 17:23:26 -06001011 It is still open.
1012
Govindraj Rajad7323002025-01-21 17:44:17 -06001013For Cortex-A725, the following errata build flags are defined :
1014
1015- ``ERRATA_A725_3699564``: This applies errata 3699564 workaround to
1016 Cortex-A725 CPU. This needs to be enabled for revisions r0p0 and r0p1.
1017 It is fixed in r0p2.
1018
John Tsichritzis8a677182018-07-23 09:11:59 +01001019DSU Errata Workarounds
1020----------------------
1021
1022Similar to CPU errata, TF-A also implements workarounds for DSU (DynamIQ
1023Shared Unit) errata. The DSU errata details can be found in the respective Arm
1024documentation:
1025
1026- `Arm DSU Software Developers Errata Notice`_.
1027
1028Each erratum is identified by an ``ID``, as defined in the DSU errata notice
1029document. Thus, the build flags which enable/disable the errata workarounds
1030have the format ``ERRATA_DSU_<ID>``. The implementation and application logic
1031of DSU errata workarounds are similar to `CPU errata workarounds`_.
1032
1033For DSU errata, the following build flags are defined:
1034
Louis Mayencourt0e985d72019-04-09 16:29:01 +01001035- ``ERRATA_DSU_798953``: This applies errata 798953 workaround for the
1036 affected DSU configurations. This errata applies only for those DSUs that
1037 revision is r0p0 (on r0p1 it is fixed). However, please note that this
1038 workaround results in increased DSU power consumption on idle.
1039
John Tsichritzis8a677182018-07-23 09:11:59 +01001040- ``ERRATA_DSU_936184``: This applies errata 936184 workaround for the
1041 affected DSU configurations. This errata applies only for those DSUs that
1042 contain the ACP interface **and** the DSU revision is older than r2p0 (on
1043 r2p0 it is fixed). However, please note that this workaround results in
1044 increased DSU power consumption on idle.
1045
Bipin Ravi7e3273e2021-12-22 14:35:21 -06001046- ``ERRATA_DSU_2313941``: This applies errata 2313941 workaround for the
1047 affected DSU configurations. This errata applies for those DSUs with
1048 revisions r0p0, r1p0, r2p0, r2p1, r3p0, r3p1 and is still open. However,
1049 please note that this workaround results in increased DSU power consumption
1050 on idle.
1051
Douglas Raillard6f625742017-06-28 15:23:03 +01001052CPU Specific optimizations
1053--------------------------
1054
1055This section describes some of the optimizations allowed by the CPU micro
1056architecture that can be enabled by the platform as desired.
1057
1058- ``SKIP_A57_L1_FLUSH_PWR_DWN``: This flag enables an optimization in the
1059 Cortex-A57 cluster power down sequence by not flushing the Level 1 data
1060 cache. The L1 data cache and the L2 unified cache are inclusive. A flush
1061 of the L2 by set/way flushes any dirty lines from the L1 as well. This
1062 is a known safe deviation from the Cortex-A57 TRM defined power down
1063 sequence. Each Cortex-A57 based platform must make its own decision on
1064 whether to use the optimization.
1065
1066- ``A53_DISABLE_NON_TEMPORAL_HINT``: This flag disables the cache non-temporal
1067 hint. The LDNP/STNP instructions as implemented on Cortex-A53 do not behave
1068 in a way most programmers expect, and will most probably result in a
Dan Handley4def07d2018-03-01 18:44:00 +00001069 significant speed degradation to any code that employs them. The Armv8-A
1070 architecture (see Arm DDI 0487A.h, section D3.4.3) allows cores to ignore
Douglas Raillard6f625742017-06-28 15:23:03 +01001071 the non-temporal hint and treat LDNP/STNP as LDP/STP instead. Enabling this
1072 flag enforces this behaviour. This needs to be enabled only for revisions
1073 <= r0p3 of the CPU and is enabled by default.
1074
1075- ``A57_DISABLE_NON_TEMPORAL_HINT``: This flag has the same behaviour as
1076 ``A53_DISABLE_NON_TEMPORAL_HINT`` but for Cortex-A57. This needs to be
1077 enabled only for revisions <= r1p2 of the CPU and is enabled by default,
1078 as recommended in section "4.7 Non-Temporal Loads/Stores" of the
1079 `Cortex-A57 Software Optimization Guide`_.
1080
Varun Wadekarcd0ea182018-06-12 16:49:12 -07001081- ''A57_ENABLE_NON_CACHEABLE_LOAD_FWD'': This flag enables non-cacheable
1082 streaming enhancement feature for Cortex-A57 CPUs. Platforms can set
1083 this bit only if their memory system meets the requirement that cache
1084 line fill requests from the Cortex-A57 processor are atomic. Each
1085 Cortex-A57 based platform must make its own decision on whether to use
1086 the optimization. This flag is disabled by default.
1087
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +01001088- ``NEOVERSE_Nx_EXTERNAL_LLC``: This flag indicates that an external last
Manish Pandeyf2d6b4e2020-01-24 11:54:44 +00001089 level cache(LLC) is present in the system, and that the DataSource field
1090 on the master CHI interface indicates when data is returned from the LLC.
1091 This is used to control how the LL_CACHE* PMU events count.
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +01001092 Default value is 0 (Disabled).
Manish Pandeyf2d6b4e2020-01-24 11:54:44 +00001093
Manish V Badarkhee1b15b02022-05-09 21:55:19 +01001094GIC Errata Workarounds
1095----------------------
1096- ``GIC600_ERRATA_WA_2384374``: This flag applies part 2 of errata 2384374
1097 workaround for the affected GIC600 and GIC600-AE implementations. It applies
1098 to implementations of GIC600 and GIC600-AE with revisions less than or equal
1099 to r1p6 and r0p2 respectively. If the platform sets GICV3_SUPPORT_GIC600,
1100 then this flag is enabled; otherwise, it is 0 (Disabled).
1101
Douglas Raillard6f625742017-06-28 15:23:03 +01001102--------------
1103
Arvind Ram Prakash23721792024-09-06 11:35:56 -05001104*Copyright (c) 2014-2025, Arm Limited and Contributors. All rights reserved.*
Douglas Raillard6f625742017-06-28 15:23:03 +01001105
John Tsichritzisaf45d642018-09-04 10:56:53 +01001106.. _CVE-2017-5715: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2017-5715
1107.. _CVE-2018-3639: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2018-3639
Bipin Ravi1fe4a9d2022-01-18 01:59:06 -06001108.. _CVE-2022-23960: https://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2022-23960
Paul Beesleydd4e9a72019-02-08 16:43:05 +00001109.. _Cortex-A53 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm048406/index.html
1110.. _Cortex-A57 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm049219/index.html
Eleanor Bonnici6de9b332017-08-02 18:33:41 +01001111.. _Cortex-A72 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm012079/index.html
Douglas Raillard6f625742017-06-28 15:23:03 +01001112.. _Cortex-A57 Software Optimization Guide: http://infocenter.arm.com/help/topic/com.arm.doc.uan0015b/Cortex_A57_Software_Optimization_Guide_external.pdf
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001113.. _Arm DSU Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm138168/index.html