blob: 091456dc8e4777d2bd4959ce03138a7cbbfec871 [file] [log] [blame]
Dan Handley4def07d2018-03-01 18:44:00 +00001Arm CPU Specific Build Macros
Douglas Raillard6f625742017-06-28 15:23:03 +01002=============================
3
Douglas Raillard6f625742017-06-28 15:23:03 +01004This document describes the various build options present in the CPU specific
5operations framework to enable errata workarounds and to enable optimizations
6for a specific CPU on a platform.
7
Dimitris Papastamosf62ad322017-11-30 14:53:53 +00008Security Vulnerability Workarounds
9----------------------------------
10
Dan Handley4def07d2018-03-01 18:44:00 +000011TF-A exports a series of build flags which control which security
12vulnerability workarounds should be applied at runtime.
Dimitris Papastamosf62ad322017-11-30 14:53:53 +000013
14- ``WORKAROUND_CVE_2017_5715``: Enables the security workaround for
Dimitris Papastamos59dc4ef2018-03-28 12:06:40 +010015 `CVE-2017-5715`_. This flag can be set to 0 by the platform if none
16 of the PEs in the system need the workaround. Setting this flag to 0 provides
17 no performance benefit for non-affected platforms, it just helps to comply
18 with the recommendation in the spec regarding workaround discovery.
19 Defaults to 1.
Dimitris Papastamosf62ad322017-11-30 14:53:53 +000020
Dimitris Papastamosb8a25bb2018-04-05 14:38:26 +010021- ``WORKAROUND_CVE_2018_3639``: Enables the security workaround for
22 `CVE-2018-3639`_. Defaults to 1. The TF-A project recommends to keep
23 the default value of 1 even on platforms that are unaffected by
24 CVE-2018-3639, in order to comply with the recommendation in the spec
25 regarding workaround discovery.
26
Dimitris Papastamosfe007b22018-05-16 11:36:14 +010027- ``DYNAMIC_WORKAROUND_CVE_2018_3639``: Enables dynamic mitigation for
28 `CVE-2018-3639`_. This build option should be set to 1 if the target
29 platform contains at least 1 CPU that requires dynamic mitigation.
30 Defaults to 0.
31
Bipin Ravi1fe4a9d2022-01-18 01:59:06 -060032- ``WORKAROUND_CVE_2022_23960``: Enables mitigation for `CVE-2022-23960`_.
33 This build option should be set to 1 if the target platform contains at
34 least 1 CPU that requires this mitigation. Defaults to 1.
35
Paul Beesley34760952019-04-12 14:19:42 +010036.. _arm_cpu_macros_errata_workarounds:
37
Douglas Raillard6f625742017-06-28 15:23:03 +010038CPU Errata Workarounds
39----------------------
40
Dan Handley4def07d2018-03-01 18:44:00 +000041TF-A exports a series of build flags which control the errata workarounds that
42are applied to each CPU by the reset handler. The errata details can be found
43in the CPU specific errata documents published by Arm:
Douglas Raillard6f625742017-06-28 15:23:03 +010044
45- `Cortex-A53 MPCore Software Developers Errata Notice`_
46- `Cortex-A57 MPCore Software Developers Errata Notice`_
Eleanor Bonnici6de9b332017-08-02 18:33:41 +010047- `Cortex-A72 MPCore Software Developers Errata Notice`_
Douglas Raillard6f625742017-06-28 15:23:03 +010048
49The errata workarounds are implemented for a particular revision or a set of
50processor revisions. This is checked by the reset handler at runtime. Each
51errata workaround is identified by its ``ID`` as specified in the processor's
52errata notice document. The format of the define used to enable/disable the
53errata workaround is ``ERRATA_<Processor name>_<ID>``, where the ``Processor name``
54is for example ``A57`` for the ``Cortex_A57`` CPU.
55
Boyan Karatotev6a0e8e82023-02-07 15:46:50 +000056Refer to :ref:`firmware_design_cpu_errata_implementation` for information on how to
Paul Beesley34760952019-04-12 14:19:42 +010057write errata workaround functions.
Douglas Raillard6f625742017-06-28 15:23:03 +010058
59All workarounds are disabled by default. The platform is responsible for
60enabling these workarounds according to its requirement by defining the
61errata workaround build flags in the platform specific makefile. In case
62these workarounds are enabled for the wrong CPU revision then the errata
63workaround is not applied. In the DEBUG build, this is indicated by
64printing a warning to the crash console.
65
66In the current implementation, a platform which has more than 1 variant
67with different revisions of a processor has no runtime mechanism available
68for it to specify which errata workarounds should be enabled or not.
69
John Tsichritzis8a677182018-07-23 09:11:59 +010070The value of the build flags is 0 by default, that is, disabled. A value of 1
71will enable it.
Douglas Raillard6f625742017-06-28 15:23:03 +010072
Joel Huttondd4cf2c2019-04-10 12:52:52 +010073For Cortex-A9, the following errata build flags are defined :
74
Louis Mayencourtb4e9ab92019-04-18 12:11:25 +010075- ``ERRATA_A9_794073``: This applies errata 794073 workaround to Cortex-A9
Joel Huttondd4cf2c2019-04-10 12:52:52 +010076 CPU. This needs to be enabled for all revisions of the CPU.
77
Ambroise Vincent75a1ada2019-03-04 16:56:26 +000078For Cortex-A15, the following errata build flags are defined :
79
80- ``ERRATA_A15_816470``: This applies errata 816470 workaround to Cortex-A15
81 CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
82
Ambroise Vincent5f2c6902019-03-05 09:54:21 +000083- ``ERRATA_A15_827671``: This applies errata 827671 workaround to Cortex-A15
84 CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
85
Ambroise Vincent0b64c192019-02-28 16:23:53 +000086For Cortex-A17, the following errata build flags are defined :
87
88- ``ERRATA_A17_852421``: This applies errata 852421 workaround to Cortex-A17
89 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
90
Ambroise Vincentbe10dcd2019-03-04 13:20:56 +000091- ``ERRATA_A17_852423``: This applies errata 852423 workaround to Cortex-A17
92 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
93
Louis Mayencourtcba71b72019-04-05 16:25:25 +010094For Cortex-A35, the following errata build flags are defined :
95
96- ``ERRATA_A35_855472``: This applies errata 855472 workaround to Cortex-A35
97 CPUs. This needs to be enabled only for revision r0p0 of Cortex-A35.
98
John Tsichritzis8a677182018-07-23 09:11:59 +010099For Cortex-A53, the following errata build flags are defined :
Douglas Raillard6f625742017-06-28 15:23:03 +0100100
Ambroise Vincentbd393702019-02-21 14:16:24 +0000101- ``ERRATA_A53_819472``: This applies errata 819472 workaround to all
102 CPUs. This needs to be enabled only for revision <= r0p1 of Cortex-A53.
103
104- ``ERRATA_A53_824069``: This applies errata 824069 workaround to all
105 CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
106
Douglas Raillard6f625742017-06-28 15:23:03 +0100107- ``ERRATA_A53_826319``: This applies errata 826319 workaround to Cortex-A53
108 CPU. This needs to be enabled only for revision <= r0p2 of the CPU.
109
Ambroise Vincentbd393702019-02-21 14:16:24 +0000110- ``ERRATA_A53_827319``: This applies errata 827319 workaround to all
111 CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
112
Douglas Raillardca6b1cb2017-07-17 14:14:52 +0100113- ``ERRATA_A53_835769``: This applies erratum 835769 workaround at compile and
114 link time to Cortex-A53 CPU. This needs to be enabled for some variants of
115 revision <= r0p4. This workaround can lead the linker to create ``*.stub``
116 sections.
117
Douglas Raillard6f625742017-06-28 15:23:03 +0100118- ``ERRATA_A53_836870``: This applies errata 836870 workaround to Cortex-A53
119 CPU. This needs to be enabled only for revision <= r0p3 of the CPU. From
Boyan Karatoteve37dfd32023-04-03 16:28:10 +0100120 r0p4 and onwards, this errata is enabled by default in hardware. Identical to
121 ``A53_DISABLE_NON_TEMPORAL_HINT``.
Douglas Raillard6f625742017-06-28 15:23:03 +0100122
Douglas Raillardca6b1cb2017-07-17 14:14:52 +0100123- ``ERRATA_A53_843419``: This applies erratum 843419 workaround at link time
124 to Cortex-A53 CPU. This needs to be enabled for some variants of revision
125 <= r0p4. This workaround can lead the linker to emit ``*.stub`` sections
126 which are 4kB aligned.
127
Douglas Raillard6f625742017-06-28 15:23:03 +0100128- ``ERRATA_A53_855873``: This applies errata 855873 workaround to Cortex-A53
129 CPUs. Though the erratum is present in every revision of the CPU,
130 this workaround is only applied to CPUs from r0p3 onwards, which feature
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100131 a chicken bit in CPUACTLR_EL1 to enable a hardware workaround.
Douglas Raillard6f625742017-06-28 15:23:03 +0100132 Earlier revisions of the CPU have other errata which require the same
133 workaround in software, so they should be covered anyway.
134
Manish V Badarkhee008a292020-07-31 08:38:49 +0100135- ``ERRATA_A53_1530924``: This applies errata 1530924 workaround to all
136 revisions of Cortex-A53 CPU.
137
Ambroise Vincent1afeee92019-02-21 16:20:43 +0000138For Cortex-A55, the following errata build flags are defined :
139
140- ``ERRATA_A55_768277``: This applies errata 768277 workaround to Cortex-A55
141 CPU. This needs to be enabled only for revision r0p0 of the CPU.
142
Ambroise Vincenta6cc6612019-02-21 16:25:37 +0000143- ``ERRATA_A55_778703``: This applies errata 778703 workaround to Cortex-A55
144 CPU. This needs to be enabled only for revision r0p0 of the CPU.
145
Ambroise Vincent6ab87d22019-02-21 16:27:34 +0000146- ``ERRATA_A55_798797``: This applies errata 798797 workaround to Cortex-A55
147 CPU. This needs to be enabled only for revision r0p0 of the CPU.
148
Ambroise Vincent6e789732019-02-21 16:29:16 +0000149- ``ERRATA_A55_846532``: This applies errata 846532 workaround to Cortex-A55
150 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
151
Ambroise Vincent47949f32019-02-21 16:29:50 +0000152- ``ERRATA_A55_903758``: This applies errata 903758 workaround to Cortex-A55
153 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
154
Ambroise Vincent9af07df2019-05-28 09:52:48 +0100155- ``ERRATA_A55_1221012``: This applies errata 1221012 workaround to Cortex-A55
156 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
157
Manish V Badarkhee008a292020-07-31 08:38:49 +0100158- ``ERRATA_A55_1530923``: This applies errata 1530923 workaround to all
159 revisions of Cortex-A55 CPU.
160
John Tsichritzis8a677182018-07-23 09:11:59 +0100161For Cortex-A57, the following errata build flags are defined :
Douglas Raillard6f625742017-06-28 15:23:03 +0100162
163- ``ERRATA_A57_806969``: This applies errata 806969 workaround to Cortex-A57
164 CPU. This needs to be enabled only for revision r0p0 of the CPU.
165
166- ``ERRATA_A57_813419``: This applies errata 813419 workaround to Cortex-A57
167 CPU. This needs to be enabled only for revision r0p0 of the CPU.
168
169- ``ERRATA_A57_813420``: This applies errata 813420 workaround to Cortex-A57
170 CPU. This needs to be enabled only for revision r0p0 of the CPU.
171
Ambroise Vincent0f6fbbd2019-02-21 16:35:07 +0000172- ``ERRATA_A57_814670``: This applies errata 814670 workaround to Cortex-A57
173 CPU. This needs to be enabled only for revision r0p0 of the CPU.
174
Ambroise Vincent5bd2c242019-02-21 16:35:49 +0000175- ``ERRATA_A57_817169``: This applies errata 817169 workaround to Cortex-A57
176 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
177
Douglas Raillard6f625742017-06-28 15:23:03 +0100178- ``ERRATA_A57_826974``: This applies errata 826974 workaround to Cortex-A57
179 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
180
181- ``ERRATA_A57_826977``: This applies errata 826977 workaround to Cortex-A57
182 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
183
184- ``ERRATA_A57_828024``: This applies errata 828024 workaround to Cortex-A57
185 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
186
187- ``ERRATA_A57_829520``: This applies errata 829520 workaround to Cortex-A57
188 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
189
190- ``ERRATA_A57_833471``: This applies errata 833471 workaround to Cortex-A57
191 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
192
Eleanor Bonnici45b52c22017-08-02 16:35:04 +0100193- ``ERRATA_A57_859972``: This applies errata 859972 workaround to Cortex-A57
194 CPU. This needs to be enabled only for revision <= r1p3 of the CPU.
195
Manish V Badarkhee008a292020-07-31 08:38:49 +0100196- ``ERRATA_A57_1319537``: This applies errata 1319537 workaround to all
197 revisions of Cortex-A57 CPU.
Eleanor Bonnici6de9b332017-08-02 18:33:41 +0100198
John Tsichritzis8a677182018-07-23 09:11:59 +0100199For Cortex-A72, the following errata build flags are defined :
Eleanor Bonnici6de9b332017-08-02 18:33:41 +0100200
201- ``ERRATA_A72_859971``: This applies errata 859971 workaround to Cortex-A72
202 CPU. This needs to be enabled only for revision <= r0p3 of the CPU.
203
Manish V Badarkhee008a292020-07-31 08:38:49 +0100204- ``ERRATA_A72_1319367``: This applies errata 1319367 workaround to all
205 revisions of Cortex-A72 CPU.
206
Louis Mayencourte6cab152019-02-21 16:38:16 +0000207For Cortex-A73, the following errata build flags are defined :
208
Louis Mayencourt25278ea2019-02-27 14:24:16 +0000209- ``ERRATA_A73_852427``: This applies errata 852427 workaround to Cortex-A73
210 CPU. This needs to be enabled only for revision r0p0 of the CPU.
211
Louis Mayencourte6cab152019-02-21 16:38:16 +0000212- ``ERRATA_A73_855423``: This applies errata 855423 workaround to Cortex-A73
213 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
214
Louis Mayencourt5f5d1ed2019-02-20 12:11:41 +0000215For Cortex-A75, the following errata build flags are defined :
216
217- ``ERRATA_A75_764081``: This applies errata 764081 workaround to Cortex-A75
218 CPU. This needs to be enabled only for revision r0p0 of the CPU.
219
Louis Mayencourt98551592019-02-25 14:57:57 +0000220- ``ERRATA_A75_790748``: This applies errata 790748 workaround to Cortex-A75
221 CPU. This needs to be enabled only for revision r0p0 of the CPU.
222
Louis Mayencourt508d7112019-02-21 17:35:07 +0000223For Cortex-A76, the following errata build flags are defined :
224
Louis Mayencourt5c6aa012019-02-25 15:17:44 +0000225- ``ERRATA_A76_1073348``: This applies errata 1073348 workaround to Cortex-A76
226 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
227
Louis Mayencourt508d7112019-02-21 17:35:07 +0000228- ``ERRATA_A76_1130799``: This applies errata 1130799 workaround to Cortex-A76
229 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
230
Louis Mayencourt5cc8c7b2019-02-25 11:37:38 +0000231- ``ERRATA_A76_1220197``: This applies errata 1220197 workaround to Cortex-A76
232 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
233
Soby Mathewe6e1d0a2019-05-01 09:43:18 +0100234- ``ERRATA_A76_1257314``: This applies errata 1257314 workaround to Cortex-A76
235 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
236
237- ``ERRATA_A76_1262606``: This applies errata 1262606 workaround to Cortex-A76
238 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
239
240- ``ERRATA_A76_1262888``: This applies errata 1262888 workaround to Cortex-A76
241 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
242
243- ``ERRATA_A76_1275112``: This applies errata 1275112 workaround to Cortex-A76
244 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
245
johpow01d7b08e62020-05-29 14:17:38 -0500246- ``ERRATA_A76_1791580``: This applies errata 1791580 workaround to Cortex-A76
247 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
248
Manish V Badarkhee008a292020-07-31 08:38:49 +0100249- ``ERRATA_A76_1165522``: This applies errata 1165522 workaround to all
250 revisions of Cortex-A76 CPU. This errata is fixed in r3p0 but due to
251 limitation of errata framework this errata is applied to all revisions
252 of Cortex-A76 CPU.
253
johpow0155ff05f2020-09-29 17:19:09 -0500254- ``ERRATA_A76_1868343``: This applies errata 1868343 workaround to Cortex-A76
255 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
256
johpow013f0d8362020-12-15 19:02:18 -0600257- ``ERRATA_A76_1946160``: This applies errata 1946160 workaround to Cortex-A76
258 CPU. This needs to be enabled only for revisions r3p0 - r4p1 of the CPU.
259
Bipin Ravi49273092022-11-02 16:50:03 -0500260- ``ERRATA_A76_2743102``: This applies errata 2743102 workaround to Cortex-A76
261 CPU. This needs to be enabled for all revisions <= r4p1 of the CPU and is
262 still open.
263
johpow0162bbfe82020-06-03 15:23:31 -0500264For Cortex-A77, the following errata build flags are defined :
265
laurenw-armaa3efe32020-07-14 14:18:34 -0500266- ``ERRATA_A77_1508412``: This applies errata 1508412 workaround to Cortex-A77
267 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
268
johpow0135c75372020-09-10 13:39:26 -0500269- ``ERRATA_A77_1925769``: This applies errata 1925769 workaround to Cortex-A77
270 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
271
laurenw-arma492edc2021-03-23 13:09:35 -0500272- ``ERRATA_A77_1946167``: This applies errata 1946167 workaround to Cortex-A77
273 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
274
johpow013f0bec72021-05-03 13:37:13 -0500275- ``ERRATA_A77_1791578``: This applies errata 1791578 workaround to Cortex-A77
276 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
277
Bipin Ravi7bf1a7a2022-06-08 15:27:00 -0500278- ``ERRATA_A77_2356587``: This applies errata 2356587 workaround to Cortex-A77
279 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
280
Boyan Karatotev08e2fdb2022-09-27 10:37:54 +0100281 - ``ERRATA_A77_1800714``: This applies errata 1800714 workaround to Cortex-A77
282 CPU. This needs to be enabled for revisions <= r1p1 of the CPU.
283
Boyan Karatotev4fdeaff2022-11-01 11:22:12 +0000284 - ``ERRATA_A77_2743100``: This applies errata 2743100 workaround to Cortex-A77
285 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
286
Jimmy Brisson3f357092020-06-01 10:18:22 -0500287For Cortex-A78, the following errata build flags are defined :
Madhukar Pappireddy83e95522019-12-18 15:56:27 -0600288
Jimmy Brisson3f357092020-06-01 10:18:22 -0500289- ``ERRATA_A78_1688305``: This applies errata 1688305 workaround to Cortex-A78
290 CPU. This needs to be enabled only for revision r0p0 - r1p0 of the CPU.
Madhukar Pappireddy83e95522019-12-18 15:56:27 -0600291
johpow01e26c59d2020-10-06 17:55:25 -0500292- ``ERRATA_A78_1941498``: This applies errata 1941498 workaround to Cortex-A78
293 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU.
294
johpow013a2710d2020-10-07 15:08:01 -0500295- ``ERRATA_A78_1951500``: This applies errata 1951500 workaround to Cortex-A78
296 CPU. This needs to be enabled for revisions r1p0 and r1p1, r0p0 has the same
297 issue but there is no workaround for that revision.
298
johpow011a691452021-04-30 18:08:52 -0500299- ``ERRATA_A78_1821534``: This applies errata 1821534 workaround to Cortex-A78
300 CPU. This needs to be enabled for revisions r0p0 and r1p0.
301
nayanpatel-arm00bee992021-08-11 13:33:00 -0700302- ``ERRATA_A78_1952683``: This applies errata 1952683 workaround to Cortex-A78
303 CPU. This needs to be enabled for revision r0p0, it is fixed in r1p0.
304
nayanpatel-armb36fe212021-09-28 17:31:50 -0700305- ``ERRATA_A78_2132060``: This applies errata 2132060 workaround to Cortex-A78
306 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2. It
307 is still open.
308
johpow011ea91902021-09-02 17:53:30 -0500309- ``ERRATA_A78_2242635``: This applies errata 2242635 workaround to Cortex-A78
310 CPU. This needs to be enabled for revisions r1p0, r1p1, and r1p2. The issue
311 is present in r0p0 but there is no workaround. It is still open.
312
John Powell5d796b32022-05-03 15:22:57 -0500313- ``ERRATA_A78_2376745``: This applies errata 2376745 workaround to Cortex-A78
314 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and
315 it is still open.
316
John Powell3b577ed2022-05-03 15:52:11 -0500317- ``ERRATA_A78_2395406``: This applies errata 2395406 workaround to Cortex-A78
318 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and
319 it is still open.
320
Sona Mathewab062f02023-03-14 16:50:36 -0500321- ``ERRATA_A78_2712571``: This applies erratum 2712571 workaround to Cortex-A78
322 CPU, this erratum affects system configurations that do not use an ARM
323 interconnect IP. This needs to be enabled for revisions r0p0, r1p0, r1p1
324 and r1p2 and it is still open.
325
Bipin Ravia63332c2023-02-28 14:51:28 -0600326- ``ERRATA_A78_2742426``: This applies erratum 2742426 workaround to Cortex-A78
327 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 and
328 it is still open.
329
Bipin Ravib10afcc2022-12-15 14:48:21 -0600330- ``ERRATA_A78_2772019``: This applies errata 2772019 workaround to Cortex-A78
331 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and
332 it is still open.
333
Sona Mathew7d1700c2023-01-11 12:55:30 -0600334- ``ERRATA_A78_2779479``: This applies erratum 2779479 workaround to Cortex-A78
335 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 and
336 it is still open.
337
Sona Mathewc8146192023-10-10 16:48:57 -0500338For Cortex-A78AE, the following errata build flags are defined :
Varun Wadekar89130472021-07-27 00:39:40 -0700339
Varun Wadekar92e87082022-03-09 22:04:00 +0000340- ``ERRATA_A78_AE_1941500`` : This applies errata 1941500 workaround to
Sona Mathewc8146192023-10-10 16:48:57 -0500341 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1.
Varun Wadekar92e87082022-03-09 22:04:00 +0000342 This erratum is still open.
Varun Wadekar47d6f5f2021-07-27 02:32:29 -0700343
Varun Wadekar92e87082022-03-09 22:04:00 +0000344- ``ERRATA_A78_AE_1951502`` : This applies errata 1951502 workaround to
Sona Mathewc8146192023-10-10 16:48:57 -0500345 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This
Varun Wadekar92e87082022-03-09 22:04:00 +0000346 erratum is still open.
347
348- ``ERRATA_A78_AE_2376748`` : This applies errata 2376748 workaround to
Sona Mathewc8146192023-10-10 16:48:57 -0500349 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2.
350 This erratum is still open.
Varun Wadekar89130472021-07-27 00:39:40 -0700351
Varun Wadekar3f4d81d2022-03-09 22:20:32 +0000352- ``ERRATA_A78_AE_2395408`` : This applies errata 2395408 workaround to
Sona Mathewc8146192023-10-10 16:48:57 -0500353 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This
Varun Wadekar3f4d81d2022-03-09 22:20:32 +0000354 erratum is still open.
355
Sona Mathewab062f02023-03-14 16:50:36 -0500356- ``ERRATA_A78_AE_2712574`` : This applies erratum 2712574 workaround to
Sona Mathewc8146192023-10-10 16:48:57 -0500357 Cortex-A78AE CPU. This erratum affects system configurations that do not use
Sona Mathewab062f02023-03-14 16:50:36 -0500358 an ARM interconnect IP. This needs to be enabled for revisions r0p0, r0p1 and
359 r0p2. This erratum is still open.
360
laurenw-arm8008bab2022-07-12 10:43:52 -0500361For Cortex-A78C, the following errata build flags are defined :
362
Bipin Ravi672eb212023-03-14 10:04:23 -0500363- ``ERRATA_A78C_1827430`` : This applies errata 1827430 workaround to
364 Cortex-A78C CPU. This needs to be enabled for revision r0p0. The erratum is
365 fixed in r0p1.
366
Bipin Ravib01a59e2023-03-14 11:03:24 -0500367- ``ERRATA_A78C_1827440`` : This applies errata 1827440 workaround to
368 Cortex-A78C CPU. This needs to be enabled for revision r0p0. The erratum is
369 fixed in r0p1.
370
laurenw-arm8008bab2022-07-12 10:43:52 -0500371- ``ERRATA_A78C_2132064`` : This applies errata 2132064 workaround to
372 Cortex-A78C CPU. This needs to be enabled for revisions r0p1, r0p2 and
373 it is still open.
374
Bipin Ravi6979f472022-07-15 17:20:16 -0500375- ``ERRATA_A78C_2242638`` : This applies errata 2242638 workaround to
376 Cortex-A78C CPU. This needs to be enabled for revisions r0p1, r0p2 and
377 it is still open.
378
Akram Ahmad5d3c1f52022-09-06 11:23:25 +0100379- ``ERRATA_A78C_2376749`` : This applies errata 2376749 workaround to
380 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This
381 erratum is still open.
382
Akram Ahmad4b6f0022022-07-19 14:38:46 +0100383- ``ERRATA_A78C_2395411`` : This applies errata 2395411 workaround to
384 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This
385 erratum is still open.
386
Sona Mathewab062f02023-03-14 16:50:36 -0500387- ``ERRATA_A78C_2712575`` : This applies erratum 2712575 workaround to
388 Cortex-A78C CPU, this erratum affects system configurations that do not use
389 an ARM interconnect IP. This needs to be enabled for revisions r0p1 and r0p2
390 and is still open.
391
Sona Mathew81d40942023-11-14 14:00:48 -0600392- ``ERRATA_A78C_2743232`` : This applies erratum 2743232 workaround to
393 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2.
394 This erratum is still open.
395
Bipin Ravi00230e32023-01-18 11:03:21 -0600396- ``ERRATA_A78C_2772121`` : This applies errata 2772121 workaround to
397 Cortex-A78C CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2.
398 This erratum is still open.
399
Bipin Ravi66bf3ba2023-02-28 16:21:51 -0600400- ``ERRATA_A78C_2779484`` : This applies errata 2779484 workaround to
401 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2.
402 This erratum is still open.
403
Okash Khawaja7b76c202022-04-21 12:20:21 +0100404For Cortex-X1 CPU, the following errata build flags are defined:
405
406- ``ERRATA_X1_1821534`` : This applies errata 1821534 workaround to Cortex-X1
407 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
408
409- ``ERRATA_X1_1688305`` : This applies errata 1688305 workaround to Cortex-X1
410 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
411
412- ``ERRATA_X1_1827429`` : This applies errata 1827429 workaround to Cortex-X1
413 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
414
lauwal01a601afe2019-06-24 11:23:50 -0500415For Neoverse N1, the following errata build flags are defined :
416
417- ``ERRATA_N1_1073348``: This applies errata 1073348 workaround to Neoverse-N1
418 CPU. This needs to be enabled only for revision r0p0 and r1p0 of the CPU.
419
lauwal01e34606f2019-06-24 11:28:34 -0500420- ``ERRATA_N1_1130799``: This applies errata 1130799 workaround to Neoverse-N1
421 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
422
lauwal012017ab22019-06-24 11:32:40 -0500423- ``ERRATA_N1_1165347``: This applies errata 1165347 workaround to Neoverse-N1
424 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
425
lauwal01ef5fa7d2019-06-24 11:35:37 -0500426- ``ERRATA_N1_1207823``: This applies errata 1207823 workaround to Neoverse-N1
427 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
428
lauwal019eceb022019-06-24 11:38:53 -0500429- ``ERRATA_N1_1220197``: This applies errata 1220197 workaround to Neoverse-N1
430 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
431
lauwal01335b3c72019-06-24 11:42:02 -0500432- ``ERRATA_N1_1257314``: This applies errata 1257314 workaround to Neoverse-N1
433 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
434
lauwal01411f4952019-06-24 11:44:58 -0500435- ``ERRATA_N1_1262606``: This applies errata 1262606 workaround to Neoverse-N1
436 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
437
lauwal0111c48372019-06-24 11:47:30 -0500438- ``ERRATA_N1_1262888``: This applies errata 1262888 workaround to Neoverse-N1
439 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
440
lauwal014d8801f2019-06-24 11:49:01 -0500441- ``ERRATA_N1_1275112``: This applies errata 1275112 workaround to Neoverse-N1
442 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
443
Andre Przywara5f5d0762019-05-20 14:57:06 +0100444- ``ERRATA_N1_1315703``: This applies errata 1315703 workaround to Neoverse-N1
445 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
446
laurenw-arm80942622019-08-20 15:51:24 -0500447- ``ERRATA_N1_1542419``: This applies errata 1542419 workaround to Neoverse-N1
448 CPU. This needs to be enabled only for revisions r3p0 - r4p0 of the CPU.
449
johpow0161f0ffc2020-08-05 12:27:12 -0500450- ``ERRATA_N1_1868343``: This applies errata 1868343 workaround to Neoverse-N1
451 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
452
johpow01263ee782020-10-07 14:33:15 -0500453- ``ERRATA_N1_1946160``: This applies errata 1946160 workaround to Neoverse-N1
454 CPU. This needs to be enabled for revisions r3p0, r3p1, r4p0, and r4p1, for
455 revisions r0p0, r1p0, and r2p0 there is no workaround.
456
Bipin Ravi8ce40502022-11-02 16:12:01 -0500457- ``ERRATA_N1_2743102``: This applies errata 2743102 workaround to Neoverse-N1
458 CPU. This needs to be enabled for all revisions <= r4p1 of the CPU and is
459 still open.
460
johpow0133e3e922021-05-03 15:33:39 -0500461For Neoverse V1, the following errata build flags are defined :
462
Juan Pablo Conde14a6fed2022-02-28 14:14:44 -0500463- ``ERRATA_V1_1618635``: This applies errata 1618635 workaround to Neoverse-V1
464 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
465 r1p0.
466
laurenw-arm4789cf62021-08-02 13:22:32 -0500467- ``ERRATA_V1_1774420``: This applies errata 1774420 workaround to Neoverse-V1
468 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
469 in r1p1.
470
johpow0133e3e922021-05-03 15:33:39 -0500471- ``ERRATA_V1_1791573``: This applies errata 1791573 workaround to Neoverse-V1
472 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
473 in r1p1.
474
laurenw-arm143b1962021-08-02 14:40:08 -0500475- ``ERRATA_V1_1852267``: This applies errata 1852267 workaround to Neoverse-V1
476 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
477 in r1p1.
478
laurenw-arm741dd042021-08-02 15:00:15 -0500479- ``ERRATA_V1_1925756``: This applies errata 1925756 workaround to Neoverse-V1
480 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
481
johpow01182ce102020-10-07 16:38:37 -0500482- ``ERRATA_V1_1940577``: This applies errata 1940577 workaround to Neoverse-V1
483 CPU. This needs to be enabled only for revision r1p0 and r1p1 of the
484 CPU.
485
johpow011a8804c2021-08-02 18:59:08 -0500486- ``ERRATA_V1_1966096``: This applies errata 1966096 workaround to Neoverse-V1
487 CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the
488 issue is present in r0p0 as well but there is no workaround for that
489 revision. It is still open.
490
johpow01100d4022021-08-03 14:35:20 -0500491- ``ERRATA_V1_2139242``: This applies errata 2139242 workaround to Neoverse-V1
492 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the
493 CPU. It is still open.
494
nayanpatel-arm8e140272021-09-28 13:41:03 -0700495- ``ERRATA_V1_2108267``: This applies errata 2108267 workaround to Neoverse-V1
496 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU.
497 It is still open.
498
johpow014c8fe6b2021-09-02 18:29:17 -0500499- ``ERRATA_V1_2216392``: This applies errata 2216392 workaround to Neoverse-V1
500 CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the
501 issue is present in r0p0 as well but there is no workaround for that
502 revision. It is still open.
503
Bipin Ravi39eb5dd2022-06-08 16:28:46 -0500504- ``ERRATA_V1_2294912``: This applies errata 2294912 workaround to Neoverse-V1
Sona Mathewab2b56d2023-10-16 15:12:30 -0500505 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 and r1p2 of
506 the CPU.
Bipin Ravi57b73d52022-06-14 17:09:23 -0500507
Sona Mathew71ed9172023-11-07 13:46:15 -0600508- ``ERRATA_V1_2348377``: This applies errata 2348377 workaroud to Neoverse-V1
509 CPU. This needs to be enabled for revisions r0p0, r1p0 and r1p1 of the CPU.
510 It has been fixed in r1p2.
511
Bipin Ravi57b73d52022-06-14 17:09:23 -0500512- ``ERRATA_V1_2372203``: This applies errata 2372203 workaround to Neoverse-V1
513 CPU. This needs to be enabled for revisions r0p0, r1p0 and r1p1 of the CPU.
Bipin Ravi39eb5dd2022-06-08 16:28:46 -0500514 It is still open.
515
Sona Mathewab062f02023-03-14 16:50:36 -0500516- ``ERRATA_V1_2701953``: This applies erratum 2701953 workaround to Neoverse-V1
517 CPU, this erratum affects system configurations that do not use an ARM
518 interconnect IP. This needs to be enabled for revisions r0p0, r1p0 and r1p1.
519 It has been fixed in r1p2.
520
Bipin Ravi31747f02022-12-15 11:57:53 -0600521- ``ERRATA_V1_2743093``: This applies errata 2743093 workaround to Neoverse-V1
522 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 of the
523 CPU. It is still open.
524
Sona Mathewf1c3eae2023-03-02 15:07:55 -0600525- ``ERRATA_V1_2743233``: This applies erratum 2743233 workaround to Neoverse-V1
526 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2 of the
527 CPU. It is still open.
528
Sona Mathew2757da02023-01-11 17:04:24 -0600529- ``ERRATA_V1_2779461``: This applies erratum 2779461 workaround to Neoverse-V1
530 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, r1p2 of the
531 CPU. It is still open.
532
Sona Mathewab062f02023-03-14 16:50:36 -0500533For Neoverse V2, the following errata build flags are defined :
534
Bipin Ravi8852fb52023-09-18 16:34:13 -0500535- ``ERRATA_V2_2331132``: This applies errata 2331132 workaround to Neoverse-V2
536 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is still
537 open.
538
Bipin Ravic0f8ce52023-10-17 19:42:15 -0500539- ``ERRATA_V2_2618597``: This applies errata 2618597 workaround to Neoverse-V2
540 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
541 r0p2.
542
Bipin Ravi912c4092023-10-17 18:35:55 -0500543- ``ERRATA_V2_2662553``: This applies errata 2662553 workaround to Neoverse-V2
544 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
545 r0p2.
546
Sona Mathewab062f02023-03-14 16:50:36 -0500547- ``ERRATA_V2_2719103``: This applies errata 2719103 workaround to Neoverse-V2
548 CPU, this affects system configurations that do not use and ARM interconnect
549 IP. This needs to be enabled for revisions r0p0 and r0p1. It has been fixed
550 in r0p2.
551
Bipin Ravib0114022023-09-18 17:27:29 -0500552- ``ERRATA_V2_2719105``: This applies errata 2719105 workaround to Neoverse-V2
553 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
554 r0p2.
555
Bipin Ravi58dd1532023-09-18 19:54:41 -0500556- ``ERRATA_V2_2743011``: This applies errata 2743011 workaround to Neoverse-V2
557 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
558 r0p2.
559
Bipin Raviff342642023-09-18 19:28:32 -0500560- ``ERRATA_V2_2779510``: This applies errata 2779510 workaround to Neoverse-V2
561 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
562 r0p2.
563
Moritz Fischer40c81ed2023-07-06 00:01:23 +0000564- ``ERRATA_V2_2801372``: This applies errata 2801372 workaround to Neoverse-V2
565 CPU, this affects all configurations. This needs to be enabled for revisions
566 r0p0 and r0p1. It has been fixed in r0p2.
567
nayanpatel-armfbcf54a2021-08-06 16:39:48 -0700568For Cortex-A710, the following errata build flags are defined :
569
570- ``ERRATA_A710_1987031``: This applies errata 1987031 workaround to
571 Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
572 r2p0 of the CPU. It is still open.
573
nayanpatel-arma64bcc22021-08-25 17:35:15 -0700574- ``ERRATA_A710_2081180``: This applies errata 2081180 workaround to
575 Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
576 r2p0 of the CPU. It is still open.
577
Bipin Ravi213afde2021-03-31 16:45:40 -0500578- ``ERRATA_A710_2055002``: This applies errata 2055002 workaround to
579 Cortex-A710 CPU. This needs to be enabled for revisions r1p0, r2p0 of the CPU
580 and is still open.
581
Bipin Raviafc2ed62021-03-31 18:45:55 -0500582- ``ERRATA_A710_2017096``: This applies errata 2017096 workaround to
583 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
584 of the CPU and is still open.
585
nayanpatel-arm95fe1952021-09-16 15:27:53 -0700586- ``ERRATA_A710_2083908``: This applies errata 2083908 workaround to
587 Cortex-A710 CPU. This needs to be enabled for revision r2p0 of the CPU and
588 is still open.
589
nayanpatel-arm744bdbf2021-09-22 12:35:03 -0700590- ``ERRATA_A710_2058056``: This applies errata 2058056 workaround to
591 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
Sona Mathew2bf79392023-10-10 13:51:45 -0500592 and r2p1 of the CPU and is still open.
nayanpatel-arm744bdbf2021-09-22 12:35:03 -0700593
Bipin Ravicfe1a8f2022-02-06 02:32:54 -0600594- ``ERRATA_A710_2267065``: This applies errata 2267065 workaround to
595 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
596 of the CPU and is fixed in r2p1.
597
Bipin Ravi8a855bd2022-02-06 03:11:44 -0600598- ``ERRATA_A710_2136059``: This applies errata 2136059 workaround to
599 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
600 of the CPU and is fixed in r2p1.
601
Akram Ahmad3280e5e2022-07-21 15:25:08 +0100602- ``ERRATA_A710_2147715``: This applies errata 2147715 workaround to
603 Cortex-A710 CPU. This needs to be enabled for revision r2p0 of the CPU
604 and is fixed in r2p1.
605
Jayanth Dodderi Chidanandb781fcf2022-09-01 22:09:54 +0100606- ``ERRATA_A710_2216384``: This applies errata 2216384 workaround to
607 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
608 of the CPU and is fixed in r2p1.
609
johpow01ef934cd2022-02-28 18:34:04 -0600610- ``ERRATA_A710_2282622``: This applies errata 2282622 workaround to
Bipin Ravi89d85ad2022-12-22 13:31:46 -0600611 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and
612 r2p1 of the CPU and is still open.
johpow01ef934cd2022-02-28 18:34:04 -0600613
Boyan Karatotev888eafa2022-10-03 14:21:28 +0100614- ``ERRATA_A710_2291219``: This applies errata 2291219 workaround to
615 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
616 of the CPU and is fixed in r2p1.
617
johpow01af220eb2022-03-09 16:23:04 -0600618- ``ERRATA_A710_2008768``: This applies errata 2008768 workaround to
619 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
620 of the CPU and is fixed in r2p1.
621
Bipin Ravi3220f052022-07-12 15:53:21 -0500622- ``ERRATA_A710_2371105``: This applies errata 2371105 workaround to
623 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
624 of the CPU and is fixed in r2p1.
625
Sona Mathewab062f02023-03-14 16:50:36 -0500626- ``ERRATA_A710_2701952``: This applies erratum 2701952 workaround to Cortex-A710
627 CPU, and applies to system configurations that do not use and ARM
628 interconnect IP. This needs to be enabled for r0p0, r1p0, r2p0 and r2p1 and
629 is still open.
630
Bipin Ravid7bc2cb2023-10-17 07:55:55 -0500631- ``ERRATA_A710_2742423``: This applies errata 2742423 workaround to
632 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and
633 r2p1 of the CPU and is still open.
634
Bipin Ravib87b02c2022-12-07 13:32:35 -0600635- ``ERRATA_A710_2768515``: This applies errata 2768515 workaround to
636 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and
637 r2p1 of the CPU and is still open.
638
Bipin Ravi65e04f22021-03-30 16:08:32 -0500639For Neoverse N2, the following errata build flags are defined :
640
nayanpatel-arm5819e232021-10-06 15:31:24 -0700641- ``ERRATA_N2_2002655``: This applies errata 2002655 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500642 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm5819e232021-10-06 15:31:24 -0700643
Bipin Ravi74bfe312023-08-29 13:59:09 -0500644- ``ERRATA_N2_2009478``: This applies errata 2009478 workaround to Neoverse-N2
645 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
646
Bipin Ravi65e04f22021-03-30 16:08:32 -0500647- ``ERRATA_N2_2067956``: This applies errata 2067956 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500648 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravi65e04f22021-03-30 16:08:32 -0500649
Bipin Ravi4618b2b2021-03-31 10:10:27 -0500650- ``ERRATA_N2_2025414``: This applies errata 2025414 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500651 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravi4618b2b2021-03-31 10:10:27 -0500652
Bipin Ravi7cfae932021-08-30 13:02:51 -0500653- ``ERRATA_N2_2189731``: This applies errata 2189731 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500654 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravi1cafb082021-09-01 01:36:43 -0500655
656- ``ERRATA_N2_2138956``: This applies errata 2138956 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500657 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravi7cfae932021-08-30 13:02:51 -0500658
nayanpatel-armef8f0c52021-09-28 09:46:45 -0700659- ``ERRATA_N2_2138953``: This applies errata 2138953 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500660 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2, r0p3 and is still open.
nayanpatel-armef8f0c52021-09-28 09:46:45 -0700661
nayanpatel-arm5819e232021-10-06 15:31:24 -0700662- ``ERRATA_N2_2242415``: This applies errata 2242415 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500663 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm5819e232021-10-06 15:31:24 -0700664
nayanpatel-armc9481852021-10-20 18:28:58 -0700665- ``ERRATA_N2_2138958``: This applies errata 2138958 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500666 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-armc9481852021-10-20 18:28:58 -0700667
nayanpatel-arm603806d2021-10-07 17:59:33 -0700668- ``ERRATA_N2_2242400``: This applies errata 2242400 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500669 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm603806d2021-10-07 17:59:33 -0700670
nayanpatel-arm0d2d9992021-10-20 17:30:46 -0700671- ``ERRATA_N2_2280757``: This applies errata 2280757 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500672 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm0d2d9992021-10-20 17:30:46 -0700673
Boyan Karatotev43438ad2022-10-03 14:07:08 +0100674- ``ERRATA_N2_2326639``: This applies errata 2326639 workaround to Neoverse-N2
675 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
676 r0p1.
677
Bipin Ravi68085ad2023-10-17 06:21:15 -0500678- ``ERRATA_N2_2340933``: This applies errata 2340933 workaround to Neoverse-N2
679 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
680 r0p1.
681
Bipin Ravi6cb8be12023-10-17 05:56:01 -0500682- ``ERRATA_N2_2346952``: This applies errata 2346952 workaround to Neoverse-N2
683 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2 of the CPU,
684 it is fixed in r0p3.
685
Akram Ahmade6602d42022-07-18 12:27:29 +0100686- ``ERRATA_N2_2376738``: This applies errata 2376738 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500687 CPU. This needs to be enabled for revision r0p0, r0p1, r0p2, r0p3 and is still open.
Akram Ahmade6602d42022-07-18 12:27:29 +0100688
Daniel Boulby884d5152022-07-06 14:33:13 +0100689- ``ERRATA_N2_2388450``: This applies errata 2388450 workaround to Neoverse-N2
690 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
691 r0p1.
692
Arvind Ram Prakasheb440352023-07-05 17:24:23 -0500693- ``ERRATA_N2_2743014``: This applies errata 2743014 workaround to Neoverse-N2
694 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed
695 in r0p3.
696
Bipin Ravi1ee7c822022-12-07 17:01:26 -0600697- ``ERRATA_N2_2743089``: This applies errata 2743089 workaround to Neoverse-N2
698 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed
699 in r0p3.
700
Sona Mathewab062f02023-03-14 16:50:36 -0500701- ``ERRATA_N2_2728475``: This applies erratum 2728475 workaround to Neoverse-N2
702 CPU, this erratum affects system configurations that do not use and ARM
703 interconnect IP. This needs to be enabled for revisions r0p0, r0p1 and r0p2.
704 It is fixed in r0p3.
705
Arvind Ram Prakash12d28062023-07-17 14:46:14 -0500706- ``ERRATA_N2_2779511``: This applies errata 2779511 workaround to Neoverse-N2
707 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed
708 in r0p3.
709
johpow011db6cd62021-12-01 17:40:39 -0600710For Cortex-X2, the following errata build flags are defined :
711
johpow0134ee76d2021-12-02 13:25:50 -0600712- ``ERRATA_X2_2002765``: This applies errata 2002765 workaround to Cortex-X2
713 CPU. This needs to be enabled for revisions r0p0, r1p0, and r2p0 of the CPU,
714 it is still open.
715
johpow01e16045d2021-12-03 11:27:33 -0600716- ``ERRATA_X2_2058056``: This applies errata 2058056 workaround to Cortex-X2
Sona Mathew8ae66d62023-10-16 13:33:18 -0500717 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the CPU,
johpow01e16045d2021-12-03 11:27:33 -0600718 it is still open.
719
johpow011db6cd62021-12-01 17:40:39 -0600720- ``ERRATA_X2_2083908``: This applies errata 2083908 workaround to Cortex-X2
721 CPU. This needs to be enabled for revision r2p0 of the CPU, it is still open.
722
Bipin Ravif9c63012022-12-22 14:19:59 -0600723- ``ERRATA_X2_2017096``: This applies errata 2017096 workaround to Cortex-X2
724 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the
725 CPU, it is fixed in r2p1.
Bipin Ravie7ca4432022-01-20 00:01:04 -0600726
Bipin Ravif9c63012022-12-22 14:19:59 -0600727- ``ERRATA_X2_2081180``: This applies errata 2081180 workaround to Cortex-X2
728 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the
729 CPU, it is fixed in r2p1.
Bipin Ravic060b532022-01-20 00:42:05 -0600730
Bipin Ravif9c63012022-12-22 14:19:59 -0600731- ``ERRATA_X2_2216384``: This applies errata 2216384 workaround to Cortex-X2
732 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the
733 CPU, it is fixed in r2p1.
Bipin Ravi4dff7592022-02-06 01:29:31 -0600734
Bipin Ravif9c63012022-12-22 14:19:59 -0600735- ``ERRATA_X2_2147715``: This applies errata 2147715 workaround to Cortex-X2
736 CPU. This needs to be enabled only for revision r2p0 of the CPU, it is fixed
737 in r2p1.
Bipin Ravi63446c22022-03-08 10:37:43 -0600738
Bipin Ravif9c63012022-12-22 14:19:59 -0600739- ``ERRATA_X2_2282622``: This applies errata 2282622 workaround to Cortex-X2
740 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
741 CPU and is still open.
Bipin Ravibc0f84d2022-07-12 17:13:01 -0500742
Bipin Ravif9c63012022-12-22 14:19:59 -0600743- ``ERRATA_X2_2371105``: This applies errata 2371105 workaround to Cortex-X2
744 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 of the CPU
745 and is fixed in r2p1.
746
Sona Mathewab062f02023-03-14 16:50:36 -0500747- ``ERRATA_X2_2701952``: This applies erratum 2701952 workaround to Cortex-X2
748 CPU and affects system configurations that do not use an ARM interconnect IP.
749 This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 and is
750 still open.
751
Bipin Ravife06e112023-10-17 09:11:19 -0500752- ``ERRATA_X2_2742423``: This applies errata 2742423 workaround to Cortex-X2
753 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
754 CPU and is still open.
755
Bipin Ravif9c63012022-12-22 14:19:59 -0600756- ``ERRATA_X2_2768515``: This applies errata 2768515 workaround to Cortex-X2
757 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
758 CPU and is still open.
Bipin Ravi1cfde822022-12-07 13:54:02 -0600759
Boyan Karatotev79544122022-10-03 14:18:28 +0100760For Cortex-X3, the following errata build flags are defined :
761
Sona Mathew24543162023-10-03 17:09:09 -0500762- ``ERRATA_X3_2070301``: This applies errata 2070301 workaround to the Cortex-X3
763 CPU. This needs to be enabled only for revisions r0p0, r1p0, r1p1 and r1p2 of
764 the CPU and is still open.
765
Boyan Karatotev79544122022-10-03 14:18:28 +0100766- ``ERRATA_X3_2313909``: This applies errata 2313909 workaround to
767 Cortex-X3 CPU. This needs to be enabled only for revisions r0p0 and r1p0
768 of the CPU, it is fixed in r1p1.
769
Harrison Mutaic7e698c2022-11-11 14:09:55 +0000770- ``ERRATA_X3_2615812``: This applies errata 2615812 workaround to Cortex-X3
771 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1 of the
772 CPU, it is still open.
773
Sona Mathew5b0e4432023-09-05 14:10:03 -0500774- ``ERRATA_X3_2742421``: This applies errata 2742421 workaround to
775 Cortex-X3 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
776 r1p1. It is fixed in r1p2.
777
Sona Mathew355ce0a2023-11-06 13:48:22 -0600778- ``ERRATA_X3_2779509``: This applies errata 2779509 workaround to Cortex-X3
779 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1 of the
780 CPU. It is fixed in r1p2.
781
johpow0183435632022-01-04 16:15:18 -0600782For Cortex-A510, the following errata build flags are defined :
783
784- ``ERRATA_A510_1922240``: This applies errata 1922240 workaround to
785 Cortex-A510 CPU. This needs to be enabled only for revision r0p0, it is
786 fixed in r0p1.
787
johpow01d5e25122022-01-06 14:54:49 -0600788- ``ERRATA_A510_2288014``: This applies errata 2288014 workaround to
789 Cortex-A510 CPU. This needs to be enabled only for revisions r0p0, r0p1,
790 r0p2, r0p3 and r1p0, it is fixed in r1p1.
791
johpow01d48088a2022-01-07 17:12:31 -0600792- ``ERRATA_A510_2042739``: This applies errata 2042739 workaround to
793 Cortex-A510 CPU. This needs to be enabled only for revisions r0p0, r0p1 and
794 r0p2, it is fixed in r0p3.
795
johpow01e72bbe42022-01-11 17:54:41 -0600796- ``ERRATA_A510_2041909``: This applies errata 2041909 workaround to
797 Cortex-A510 CPU. This needs to be enabled only for revision r0p2 and is fixed
798 in r0p3. The issue is also present in r0p0 and r0p1 but there is no
799 workaround for those revisions.
800
Sona Mathew6e864752023-10-12 12:04:53 -0500801- ``ERRATA_A510_2080326``: This applies errata 2080326 workaround to
802 Cortex-A510 CPU. This needs to be enabled only for revision r0p2 and is
803 fixed in r0p3. This issue is also present in r0p0 and r0p1 but there is no
804 workaround for those revisions.
805
johpow017f304b02022-02-13 21:00:10 -0600806- ``ERRATA_A510_2250311``: This applies errata 2250311 workaround to
807 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
808 r0p3 and r1p0, it is fixed in r1p1. This workaround disables MPMM even if
809 ENABLE_MPMM=1.
810
johpow01cc790182022-02-14 20:19:08 -0600811- ``ERRATA_A510_2218950``: This applies errata 2218950 workaround to
812 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
813 r0p3 and r1p0, it is fixed in r1p1.
814
johpow01c0959d22022-02-15 22:55:22 -0600815- ``ERRATA_A510_2172148``: This applies errata 2172148 workaround to
816 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
817 r0p3 and r1p0, it is fixed in r1p1.
818
Harrison Mutaiaea4ccf2022-12-09 12:14:25 +0000819- ``ERRATA_A510_2347730``: This applies errata 2347730 workaround to
Akram Ahmad11d448c2022-07-21 14:01:33 +0100820 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
821 r0p3, r1p0 and r1p1. It is fixed in r1p2.
822
Akram Ahmada67c1b12022-07-22 16:20:44 +0100823- ``ERRATA_A510_2371937``: This applies errata 2371937 workaround to
824 Cortex-A510 CPU. This needs to applied for revisions r0p0, r0p1, r0p2,
825 r0p3, r1p0, r1p1, and is fixed in r1p2.
826
Akram Ahmadafb5d062022-09-21 13:59:56 +0100827- ``ERRATA_A510_2666669``: This applies errata 2666669 workaround to
828 Cortex-A510 CPU. This needs to applied for revisions r0p0, r0p1, r0p2,
829 r0p3, r1p0, r1p1. It is fixed in r1p2.
830
Harrison Mutaiaea4ccf2022-12-09 12:14:25 +0000831- ``ERRATA_A510_2684597``: This applies erratum 2684597 workaround to
832 Cortex-A510 CPU. This needs to be applied to revision r0p0, r0p1, r0p2,
833 r0p3, r1p0, r1p1 and r1p2. It is fixed in r1p3.
834
Sona Mathewab062f02023-03-14 16:50:36 -0500835For Cortex-A715, the following errata build flags are defined :
836
837- ``ERRATA_A715_2701951``: This applies erratum 2701951 workaround to Cortex-A715
838 CPU and affects system configurations that do not use an ARM interconnect
839 IP. This needs to be applied to revisions r0p0, r1p0 and r1p1. It is fixed
840 in r1p2.
841
John Tsichritzis8a677182018-07-23 09:11:59 +0100842DSU Errata Workarounds
843----------------------
844
845Similar to CPU errata, TF-A also implements workarounds for DSU (DynamIQ
846Shared Unit) errata. The DSU errata details can be found in the respective Arm
847documentation:
848
849- `Arm DSU Software Developers Errata Notice`_.
850
851Each erratum is identified by an ``ID``, as defined in the DSU errata notice
852document. Thus, the build flags which enable/disable the errata workarounds
853have the format ``ERRATA_DSU_<ID>``. The implementation and application logic
854of DSU errata workarounds are similar to `CPU errata workarounds`_.
855
856For DSU errata, the following build flags are defined:
857
Louis Mayencourt0e985d72019-04-09 16:29:01 +0100858- ``ERRATA_DSU_798953``: This applies errata 798953 workaround for the
859 affected DSU configurations. This errata applies only for those DSUs that
860 revision is r0p0 (on r0p1 it is fixed). However, please note that this
861 workaround results in increased DSU power consumption on idle.
862
John Tsichritzis8a677182018-07-23 09:11:59 +0100863- ``ERRATA_DSU_936184``: This applies errata 936184 workaround for the
864 affected DSU configurations. This errata applies only for those DSUs that
865 contain the ACP interface **and** the DSU revision is older than r2p0 (on
866 r2p0 it is fixed). However, please note that this workaround results in
867 increased DSU power consumption on idle.
868
Bipin Ravi7e3273e2021-12-22 14:35:21 -0600869- ``ERRATA_DSU_2313941``: This applies errata 2313941 workaround for the
870 affected DSU configurations. This errata applies for those DSUs with
871 revisions r0p0, r1p0, r2p0, r2p1, r3p0, r3p1 and is still open. However,
872 please note that this workaround results in increased DSU power consumption
873 on idle.
874
Douglas Raillard6f625742017-06-28 15:23:03 +0100875CPU Specific optimizations
876--------------------------
877
878This section describes some of the optimizations allowed by the CPU micro
879architecture that can be enabled by the platform as desired.
880
881- ``SKIP_A57_L1_FLUSH_PWR_DWN``: This flag enables an optimization in the
882 Cortex-A57 cluster power down sequence by not flushing the Level 1 data
883 cache. The L1 data cache and the L2 unified cache are inclusive. A flush
884 of the L2 by set/way flushes any dirty lines from the L1 as well. This
885 is a known safe deviation from the Cortex-A57 TRM defined power down
886 sequence. Each Cortex-A57 based platform must make its own decision on
887 whether to use the optimization.
888
889- ``A53_DISABLE_NON_TEMPORAL_HINT``: This flag disables the cache non-temporal
890 hint. The LDNP/STNP instructions as implemented on Cortex-A53 do not behave
891 in a way most programmers expect, and will most probably result in a
Dan Handley4def07d2018-03-01 18:44:00 +0000892 significant speed degradation to any code that employs them. The Armv8-A
893 architecture (see Arm DDI 0487A.h, section D3.4.3) allows cores to ignore
Douglas Raillard6f625742017-06-28 15:23:03 +0100894 the non-temporal hint and treat LDNP/STNP as LDP/STP instead. Enabling this
895 flag enforces this behaviour. This needs to be enabled only for revisions
896 <= r0p3 of the CPU and is enabled by default.
897
898- ``A57_DISABLE_NON_TEMPORAL_HINT``: This flag has the same behaviour as
899 ``A53_DISABLE_NON_TEMPORAL_HINT`` but for Cortex-A57. This needs to be
900 enabled only for revisions <= r1p2 of the CPU and is enabled by default,
901 as recommended in section "4.7 Non-Temporal Loads/Stores" of the
902 `Cortex-A57 Software Optimization Guide`_.
903
Varun Wadekarcd0ea182018-06-12 16:49:12 -0700904- ''A57_ENABLE_NON_CACHEABLE_LOAD_FWD'': This flag enables non-cacheable
905 streaming enhancement feature for Cortex-A57 CPUs. Platforms can set
906 this bit only if their memory system meets the requirement that cache
907 line fill requests from the Cortex-A57 processor are atomic. Each
908 Cortex-A57 based platform must make its own decision on whether to use
909 the optimization. This flag is disabled by default.
910
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100911- ``NEOVERSE_Nx_EXTERNAL_LLC``: This flag indicates that an external last
Manish Pandeyf2d6b4e2020-01-24 11:54:44 +0000912 level cache(LLC) is present in the system, and that the DataSource field
913 on the master CHI interface indicates when data is returned from the LLC.
914 This is used to control how the LL_CACHE* PMU events count.
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100915 Default value is 0 (Disabled).
Manish Pandeyf2d6b4e2020-01-24 11:54:44 +0000916
Manish V Badarkhee1b15b02022-05-09 21:55:19 +0100917GIC Errata Workarounds
918----------------------
919- ``GIC600_ERRATA_WA_2384374``: This flag applies part 2 of errata 2384374
920 workaround for the affected GIC600 and GIC600-AE implementations. It applies
921 to implementations of GIC600 and GIC600-AE with revisions less than or equal
922 to r1p6 and r0p2 respectively. If the platform sets GICV3_SUPPORT_GIC600,
923 then this flag is enabled; otherwise, it is 0 (Disabled).
924
Douglas Raillard6f625742017-06-28 15:23:03 +0100925--------------
926
Bipin Ravif9c63012022-12-22 14:19:59 -0600927*Copyright (c) 2014-2023, Arm Limited and Contributors. All rights reserved.*
Douglas Raillard6f625742017-06-28 15:23:03 +0100928
John Tsichritzisaf45d642018-09-04 10:56:53 +0100929.. _CVE-2017-5715: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2017-5715
930.. _CVE-2018-3639: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2018-3639
Bipin Ravi1fe4a9d2022-01-18 01:59:06 -0600931.. _CVE-2022-23960: https://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2022-23960
Paul Beesleydd4e9a72019-02-08 16:43:05 +0000932.. _Cortex-A53 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm048406/index.html
933.. _Cortex-A57 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm049219/index.html
Eleanor Bonnici6de9b332017-08-02 18:33:41 +0100934.. _Cortex-A72 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm012079/index.html
Douglas Raillard6f625742017-06-28 15:23:03 +0100935.. _Cortex-A57 Software Optimization Guide: http://infocenter.arm.com/help/topic/com.arm.doc.uan0015b/Cortex_A57_Software_Optimization_Guide_external.pdf
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100936.. _Arm DSU Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm138168/index.html