blob: 0f1f92aea809218576845c3ff73f32660634c39f [file] [log] [blame]
Dan Handley4def07d2018-03-01 18:44:00 +00001Arm CPU Specific Build Macros
Douglas Raillard6f625742017-06-28 15:23:03 +01002=============================
3
Douglas Raillard6f625742017-06-28 15:23:03 +01004This document describes the various build options present in the CPU specific
5operations framework to enable errata workarounds and to enable optimizations
6for a specific CPU on a platform.
7
Dimitris Papastamosf62ad322017-11-30 14:53:53 +00008Security Vulnerability Workarounds
9----------------------------------
10
Dan Handley4def07d2018-03-01 18:44:00 +000011TF-A exports a series of build flags which control which security
12vulnerability workarounds should be applied at runtime.
Dimitris Papastamosf62ad322017-11-30 14:53:53 +000013
14- ``WORKAROUND_CVE_2017_5715``: Enables the security workaround for
Dimitris Papastamos59dc4ef2018-03-28 12:06:40 +010015 `CVE-2017-5715`_. This flag can be set to 0 by the platform if none
16 of the PEs in the system need the workaround. Setting this flag to 0 provides
17 no performance benefit for non-affected platforms, it just helps to comply
18 with the recommendation in the spec regarding workaround discovery.
19 Defaults to 1.
Dimitris Papastamosf62ad322017-11-30 14:53:53 +000020
Dimitris Papastamosb8a25bb2018-04-05 14:38:26 +010021- ``WORKAROUND_CVE_2018_3639``: Enables the security workaround for
22 `CVE-2018-3639`_. Defaults to 1. The TF-A project recommends to keep
23 the default value of 1 even on platforms that are unaffected by
24 CVE-2018-3639, in order to comply with the recommendation in the spec
25 regarding workaround discovery.
26
Dimitris Papastamosfe007b22018-05-16 11:36:14 +010027- ``DYNAMIC_WORKAROUND_CVE_2018_3639``: Enables dynamic mitigation for
28 `CVE-2018-3639`_. This build option should be set to 1 if the target
29 platform contains at least 1 CPU that requires dynamic mitigation.
30 Defaults to 0.
31
Bipin Ravi1fe4a9d2022-01-18 01:59:06 -060032- ``WORKAROUND_CVE_2022_23960``: Enables mitigation for `CVE-2022-23960`_.
33 This build option should be set to 1 if the target platform contains at
34 least 1 CPU that requires this mitigation. Defaults to 1.
35
Paul Beesley34760952019-04-12 14:19:42 +010036.. _arm_cpu_macros_errata_workarounds:
37
Douglas Raillard6f625742017-06-28 15:23:03 +010038CPU Errata Workarounds
39----------------------
40
Dan Handley4def07d2018-03-01 18:44:00 +000041TF-A exports a series of build flags which control the errata workarounds that
42are applied to each CPU by the reset handler. The errata details can be found
43in the CPU specific errata documents published by Arm:
Douglas Raillard6f625742017-06-28 15:23:03 +010044
45- `Cortex-A53 MPCore Software Developers Errata Notice`_
46- `Cortex-A57 MPCore Software Developers Errata Notice`_
Eleanor Bonnici6de9b332017-08-02 18:33:41 +010047- `Cortex-A72 MPCore Software Developers Errata Notice`_
Douglas Raillard6f625742017-06-28 15:23:03 +010048
49The errata workarounds are implemented for a particular revision or a set of
50processor revisions. This is checked by the reset handler at runtime. Each
51errata workaround is identified by its ``ID`` as specified in the processor's
52errata notice document. The format of the define used to enable/disable the
53errata workaround is ``ERRATA_<Processor name>_<ID>``, where the ``Processor name``
54is for example ``A57`` for the ``Cortex_A57`` CPU.
55
Paul Beesley34760952019-04-12 14:19:42 +010056Refer to :ref:`firmware_design_cpu_errata_reporting` for information on how to
57write errata workaround functions.
Douglas Raillard6f625742017-06-28 15:23:03 +010058
59All workarounds are disabled by default. The platform is responsible for
60enabling these workarounds according to its requirement by defining the
61errata workaround build flags in the platform specific makefile. In case
62these workarounds are enabled for the wrong CPU revision then the errata
63workaround is not applied. In the DEBUG build, this is indicated by
64printing a warning to the crash console.
65
66In the current implementation, a platform which has more than 1 variant
67with different revisions of a processor has no runtime mechanism available
68for it to specify which errata workarounds should be enabled or not.
69
John Tsichritzis8a677182018-07-23 09:11:59 +010070The value of the build flags is 0 by default, that is, disabled. A value of 1
71will enable it.
Douglas Raillard6f625742017-06-28 15:23:03 +010072
Joel Huttondd4cf2c2019-04-10 12:52:52 +010073For Cortex-A9, the following errata build flags are defined :
74
Louis Mayencourtb4e9ab92019-04-18 12:11:25 +010075- ``ERRATA_A9_794073``: This applies errata 794073 workaround to Cortex-A9
Joel Huttondd4cf2c2019-04-10 12:52:52 +010076 CPU. This needs to be enabled for all revisions of the CPU.
77
Ambroise Vincent75a1ada2019-03-04 16:56:26 +000078For Cortex-A15, the following errata build flags are defined :
79
80- ``ERRATA_A15_816470``: This applies errata 816470 workaround to Cortex-A15
81 CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
82
Ambroise Vincent5f2c6902019-03-05 09:54:21 +000083- ``ERRATA_A15_827671``: This applies errata 827671 workaround to Cortex-A15
84 CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
85
Ambroise Vincent0b64c192019-02-28 16:23:53 +000086For Cortex-A17, the following errata build flags are defined :
87
88- ``ERRATA_A17_852421``: This applies errata 852421 workaround to Cortex-A17
89 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
90
Ambroise Vincentbe10dcd2019-03-04 13:20:56 +000091- ``ERRATA_A17_852423``: This applies errata 852423 workaround to Cortex-A17
92 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
93
Louis Mayencourtcba71b72019-04-05 16:25:25 +010094For Cortex-A35, the following errata build flags are defined :
95
96- ``ERRATA_A35_855472``: This applies errata 855472 workaround to Cortex-A35
97 CPUs. This needs to be enabled only for revision r0p0 of Cortex-A35.
98
John Tsichritzis8a677182018-07-23 09:11:59 +010099For Cortex-A53, the following errata build flags are defined :
Douglas Raillard6f625742017-06-28 15:23:03 +0100100
Ambroise Vincentbd393702019-02-21 14:16:24 +0000101- ``ERRATA_A53_819472``: This applies errata 819472 workaround to all
102 CPUs. This needs to be enabled only for revision <= r0p1 of Cortex-A53.
103
104- ``ERRATA_A53_824069``: This applies errata 824069 workaround to all
105 CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
106
Douglas Raillard6f625742017-06-28 15:23:03 +0100107- ``ERRATA_A53_826319``: This applies errata 826319 workaround to Cortex-A53
108 CPU. This needs to be enabled only for revision <= r0p2 of the CPU.
109
Ambroise Vincentbd393702019-02-21 14:16:24 +0000110- ``ERRATA_A53_827319``: This applies errata 827319 workaround to all
111 CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
112
Douglas Raillardca6b1cb2017-07-17 14:14:52 +0100113- ``ERRATA_A53_835769``: This applies erratum 835769 workaround at compile and
114 link time to Cortex-A53 CPU. This needs to be enabled for some variants of
115 revision <= r0p4. This workaround can lead the linker to create ``*.stub``
116 sections.
117
Douglas Raillard6f625742017-06-28 15:23:03 +0100118- ``ERRATA_A53_836870``: This applies errata 836870 workaround to Cortex-A53
119 CPU. This needs to be enabled only for revision <= r0p3 of the CPU. From
120 r0p4 and onwards, this errata is enabled by default in hardware.
121
Douglas Raillardca6b1cb2017-07-17 14:14:52 +0100122- ``ERRATA_A53_843419``: This applies erratum 843419 workaround at link time
123 to Cortex-A53 CPU. This needs to be enabled for some variants of revision
124 <= r0p4. This workaround can lead the linker to emit ``*.stub`` sections
125 which are 4kB aligned.
126
Douglas Raillard6f625742017-06-28 15:23:03 +0100127- ``ERRATA_A53_855873``: This applies errata 855873 workaround to Cortex-A53
128 CPUs. Though the erratum is present in every revision of the CPU,
129 this workaround is only applied to CPUs from r0p3 onwards, which feature
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100130 a chicken bit in CPUACTLR_EL1 to enable a hardware workaround.
Douglas Raillard6f625742017-06-28 15:23:03 +0100131 Earlier revisions of the CPU have other errata which require the same
132 workaround in software, so they should be covered anyway.
133
Manish V Badarkhee008a292020-07-31 08:38:49 +0100134- ``ERRATA_A53_1530924``: This applies errata 1530924 workaround to all
135 revisions of Cortex-A53 CPU.
136
Ambroise Vincent1afeee92019-02-21 16:20:43 +0000137For Cortex-A55, the following errata build flags are defined :
138
139- ``ERRATA_A55_768277``: This applies errata 768277 workaround to Cortex-A55
140 CPU. This needs to be enabled only for revision r0p0 of the CPU.
141
Ambroise Vincenta6cc6612019-02-21 16:25:37 +0000142- ``ERRATA_A55_778703``: This applies errata 778703 workaround to Cortex-A55
143 CPU. This needs to be enabled only for revision r0p0 of the CPU.
144
Ambroise Vincent6ab87d22019-02-21 16:27:34 +0000145- ``ERRATA_A55_798797``: This applies errata 798797 workaround to Cortex-A55
146 CPU. This needs to be enabled only for revision r0p0 of the CPU.
147
Ambroise Vincent6e789732019-02-21 16:29:16 +0000148- ``ERRATA_A55_846532``: This applies errata 846532 workaround to Cortex-A55
149 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
150
Ambroise Vincent47949f32019-02-21 16:29:50 +0000151- ``ERRATA_A55_903758``: This applies errata 903758 workaround to Cortex-A55
152 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
153
Ambroise Vincent9af07df2019-05-28 09:52:48 +0100154- ``ERRATA_A55_1221012``: This applies errata 1221012 workaround to Cortex-A55
155 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
156
Manish V Badarkhee008a292020-07-31 08:38:49 +0100157- ``ERRATA_A55_1530923``: This applies errata 1530923 workaround to all
158 revisions of Cortex-A55 CPU.
159
John Tsichritzis8a677182018-07-23 09:11:59 +0100160For Cortex-A57, the following errata build flags are defined :
Douglas Raillard6f625742017-06-28 15:23:03 +0100161
162- ``ERRATA_A57_806969``: This applies errata 806969 workaround to Cortex-A57
163 CPU. This needs to be enabled only for revision r0p0 of the CPU.
164
165- ``ERRATA_A57_813419``: This applies errata 813419 workaround to Cortex-A57
166 CPU. This needs to be enabled only for revision r0p0 of the CPU.
167
168- ``ERRATA_A57_813420``: This applies errata 813420 workaround to Cortex-A57
169 CPU. This needs to be enabled only for revision r0p0 of the CPU.
170
Ambroise Vincent0f6fbbd2019-02-21 16:35:07 +0000171- ``ERRATA_A57_814670``: This applies errata 814670 workaround to Cortex-A57
172 CPU. This needs to be enabled only for revision r0p0 of the CPU.
173
Ambroise Vincent5bd2c242019-02-21 16:35:49 +0000174- ``ERRATA_A57_817169``: This applies errata 817169 workaround to Cortex-A57
175 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
176
Douglas Raillard6f625742017-06-28 15:23:03 +0100177- ``ERRATA_A57_826974``: This applies errata 826974 workaround to Cortex-A57
178 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
179
180- ``ERRATA_A57_826977``: This applies errata 826977 workaround to Cortex-A57
181 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
182
183- ``ERRATA_A57_828024``: This applies errata 828024 workaround to Cortex-A57
184 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
185
186- ``ERRATA_A57_829520``: This applies errata 829520 workaround to Cortex-A57
187 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
188
189- ``ERRATA_A57_833471``: This applies errata 833471 workaround to Cortex-A57
190 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
191
Eleanor Bonnici45b52c22017-08-02 16:35:04 +0100192- ``ERRATA_A57_859972``: This applies errata 859972 workaround to Cortex-A57
193 CPU. This needs to be enabled only for revision <= r1p3 of the CPU.
194
Manish V Badarkhee008a292020-07-31 08:38:49 +0100195- ``ERRATA_A57_1319537``: This applies errata 1319537 workaround to all
196 revisions of Cortex-A57 CPU.
Eleanor Bonnici6de9b332017-08-02 18:33:41 +0100197
John Tsichritzis8a677182018-07-23 09:11:59 +0100198For Cortex-A72, the following errata build flags are defined :
Eleanor Bonnici6de9b332017-08-02 18:33:41 +0100199
200- ``ERRATA_A72_859971``: This applies errata 859971 workaround to Cortex-A72
201 CPU. This needs to be enabled only for revision <= r0p3 of the CPU.
202
Manish V Badarkhee008a292020-07-31 08:38:49 +0100203- ``ERRATA_A72_1319367``: This applies errata 1319367 workaround to all
204 revisions of Cortex-A72 CPU.
205
Louis Mayencourte6cab152019-02-21 16:38:16 +0000206For Cortex-A73, the following errata build flags are defined :
207
Louis Mayencourt25278ea2019-02-27 14:24:16 +0000208- ``ERRATA_A73_852427``: This applies errata 852427 workaround to Cortex-A73
209 CPU. This needs to be enabled only for revision r0p0 of the CPU.
210
Louis Mayencourte6cab152019-02-21 16:38:16 +0000211- ``ERRATA_A73_855423``: This applies errata 855423 workaround to Cortex-A73
212 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
213
Louis Mayencourt5f5d1ed2019-02-20 12:11:41 +0000214For Cortex-A75, the following errata build flags are defined :
215
216- ``ERRATA_A75_764081``: This applies errata 764081 workaround to Cortex-A75
217 CPU. This needs to be enabled only for revision r0p0 of the CPU.
218
Louis Mayencourt98551592019-02-25 14:57:57 +0000219- ``ERRATA_A75_790748``: This applies errata 790748 workaround to Cortex-A75
220 CPU. This needs to be enabled only for revision r0p0 of the CPU.
221
Louis Mayencourt508d7112019-02-21 17:35:07 +0000222For Cortex-A76, the following errata build flags are defined :
223
Louis Mayencourt5c6aa012019-02-25 15:17:44 +0000224- ``ERRATA_A76_1073348``: This applies errata 1073348 workaround to Cortex-A76
225 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
226
Louis Mayencourt508d7112019-02-21 17:35:07 +0000227- ``ERRATA_A76_1130799``: This applies errata 1130799 workaround to Cortex-A76
228 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
229
Louis Mayencourt5cc8c7b2019-02-25 11:37:38 +0000230- ``ERRATA_A76_1220197``: This applies errata 1220197 workaround to Cortex-A76
231 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
232
Soby Mathewe6e1d0a2019-05-01 09:43:18 +0100233- ``ERRATA_A76_1257314``: This applies errata 1257314 workaround to Cortex-A76
234 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
235
236- ``ERRATA_A76_1262606``: This applies errata 1262606 workaround to Cortex-A76
237 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
238
239- ``ERRATA_A76_1262888``: This applies errata 1262888 workaround to Cortex-A76
240 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
241
242- ``ERRATA_A76_1275112``: This applies errata 1275112 workaround to Cortex-A76
243 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
244
johpow01d7b08e62020-05-29 14:17:38 -0500245- ``ERRATA_A76_1791580``: This applies errata 1791580 workaround to Cortex-A76
246 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
247
Manish V Badarkhee008a292020-07-31 08:38:49 +0100248- ``ERRATA_A76_1165522``: This applies errata 1165522 workaround to all
249 revisions of Cortex-A76 CPU. This errata is fixed in r3p0 but due to
250 limitation of errata framework this errata is applied to all revisions
251 of Cortex-A76 CPU.
252
johpow0155ff05f2020-09-29 17:19:09 -0500253- ``ERRATA_A76_1868343``: This applies errata 1868343 workaround to Cortex-A76
254 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
255
johpow013f0d8362020-12-15 19:02:18 -0600256- ``ERRATA_A76_1946160``: This applies errata 1946160 workaround to Cortex-A76
257 CPU. This needs to be enabled only for revisions r3p0 - r4p1 of the CPU.
258
Bipin Ravi49273092022-11-02 16:50:03 -0500259- ``ERRATA_A76_2743102``: This applies errata 2743102 workaround to Cortex-A76
260 CPU. This needs to be enabled for all revisions <= r4p1 of the CPU and is
261 still open.
262
johpow0162bbfe82020-06-03 15:23:31 -0500263For Cortex-A77, the following errata build flags are defined :
264
laurenw-armaa3efe32020-07-14 14:18:34 -0500265- ``ERRATA_A77_1508412``: This applies errata 1508412 workaround to Cortex-A77
266 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
267
johpow0135c75372020-09-10 13:39:26 -0500268- ``ERRATA_A77_1925769``: This applies errata 1925769 workaround to Cortex-A77
269 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
270
laurenw-arma492edc2021-03-23 13:09:35 -0500271- ``ERRATA_A77_1946167``: This applies errata 1946167 workaround to Cortex-A77
272 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
273
johpow013f0bec72021-05-03 13:37:13 -0500274- ``ERRATA_A77_1791578``: This applies errata 1791578 workaround to Cortex-A77
275 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
276
Bipin Ravi7bf1a7a2022-06-08 15:27:00 -0500277- ``ERRATA_A77_2356587``: This applies errata 2356587 workaround to Cortex-A77
278 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
279
Boyan Karatotev08e2fdb2022-09-27 10:37:54 +0100280 - ``ERRATA_A77_1800714``: This applies errata 1800714 workaround to Cortex-A77
281 CPU. This needs to be enabled for revisions <= r1p1 of the CPU.
282
Boyan Karatotev4fdeaff2022-11-01 11:22:12 +0000283 - ``ERRATA_A77_2743100``: This applies errata 2743100 workaround to Cortex-A77
284 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
285
Jimmy Brisson3f357092020-06-01 10:18:22 -0500286For Cortex-A78, the following errata build flags are defined :
Madhukar Pappireddy83e95522019-12-18 15:56:27 -0600287
Jimmy Brisson3f357092020-06-01 10:18:22 -0500288- ``ERRATA_A78_1688305``: This applies errata 1688305 workaround to Cortex-A78
289 CPU. This needs to be enabled only for revision r0p0 - r1p0 of the CPU.
Madhukar Pappireddy83e95522019-12-18 15:56:27 -0600290
johpow01e26c59d2020-10-06 17:55:25 -0500291- ``ERRATA_A78_1941498``: This applies errata 1941498 workaround to Cortex-A78
292 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU.
293
johpow013a2710d2020-10-07 15:08:01 -0500294- ``ERRATA_A78_1951500``: This applies errata 1951500 workaround to Cortex-A78
295 CPU. This needs to be enabled for revisions r1p0 and r1p1, r0p0 has the same
296 issue but there is no workaround for that revision.
297
johpow011a691452021-04-30 18:08:52 -0500298- ``ERRATA_A78_1821534``: This applies errata 1821534 workaround to Cortex-A78
299 CPU. This needs to be enabled for revisions r0p0 and r1p0.
300
nayanpatel-arm00bee992021-08-11 13:33:00 -0700301- ``ERRATA_A78_1952683``: This applies errata 1952683 workaround to Cortex-A78
302 CPU. This needs to be enabled for revision r0p0, it is fixed in r1p0.
303
nayanpatel-armb36fe212021-09-28 17:31:50 -0700304- ``ERRATA_A78_2132060``: This applies errata 2132060 workaround to Cortex-A78
305 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2. It
306 is still open.
307
johpow011ea91902021-09-02 17:53:30 -0500308- ``ERRATA_A78_2242635``: This applies errata 2242635 workaround to Cortex-A78
309 CPU. This needs to be enabled for revisions r1p0, r1p1, and r1p2. The issue
310 is present in r0p0 but there is no workaround. It is still open.
311
John Powell5d796b32022-05-03 15:22:57 -0500312- ``ERRATA_A78_2376745``: This applies errata 2376745 workaround to Cortex-A78
313 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and
314 it is still open.
315
John Powell3b577ed2022-05-03 15:52:11 -0500316- ``ERRATA_A78_2395406``: This applies errata 2395406 workaround to Cortex-A78
317 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and
318 it is still open.
319
Bipin Ravia63332c2023-02-28 14:51:28 -0600320- ``ERRATA_A78_2742426``: This applies erratum 2742426 workaround to Cortex-A78
321 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 and
322 it is still open.
323
Bipin Ravib10afcc2022-12-15 14:48:21 -0600324- ``ERRATA_A78_2772019``: This applies errata 2772019 workaround to Cortex-A78
325 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and
326 it is still open.
327
Sona Mathew7d1700c2023-01-11 12:55:30 -0600328- ``ERRATA_A78_2779479``: This applies erratum 2779479 workaround to Cortex-A78
329 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 and
330 it is still open.
331
Varun Wadekar89130472021-07-27 00:39:40 -0700332For Cortex-A78 AE, the following errata build flags are defined :
333
Varun Wadekar92e87082022-03-09 22:04:00 +0000334- ``ERRATA_A78_AE_1941500`` : This applies errata 1941500 workaround to
335 Cortex-A78 AE CPU. This needs to be enabled for revisions r0p0 and r0p1.
336 This erratum is still open.
Varun Wadekar47d6f5f2021-07-27 02:32:29 -0700337
Varun Wadekar92e87082022-03-09 22:04:00 +0000338- ``ERRATA_A78_AE_1951502`` : This applies errata 1951502 workaround to
339 Cortex-A78 AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This
340 erratum is still open.
341
342- ``ERRATA_A78_AE_2376748`` : This applies errata 2376748 workaround to
343 Cortex-A78 AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This
344 erratum is still open.
Varun Wadekar89130472021-07-27 00:39:40 -0700345
Varun Wadekar3f4d81d2022-03-09 22:20:32 +0000346- ``ERRATA_A78_AE_2395408`` : This applies errata 2395408 workaround to
347 Cortex-A78 AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This
348 erratum is still open.
349
laurenw-arm8008bab2022-07-12 10:43:52 -0500350For Cortex-A78C, the following errata build flags are defined :
351
Bipin Ravi672eb212023-03-14 10:04:23 -0500352- ``ERRATA_A78C_1827430`` : This applies errata 1827430 workaround to
353 Cortex-A78C CPU. This needs to be enabled for revision r0p0. The erratum is
354 fixed in r0p1.
355
Bipin Ravib01a59e2023-03-14 11:03:24 -0500356- ``ERRATA_A78C_1827440`` : This applies errata 1827440 workaround to
357 Cortex-A78C CPU. This needs to be enabled for revision r0p0. The erratum is
358 fixed in r0p1.
359
laurenw-arm8008bab2022-07-12 10:43:52 -0500360- ``ERRATA_A78C_2132064`` : This applies errata 2132064 workaround to
361 Cortex-A78C CPU. This needs to be enabled for revisions r0p1, r0p2 and
362 it is still open.
363
Bipin Ravi6979f472022-07-15 17:20:16 -0500364- ``ERRATA_A78C_2242638`` : This applies errata 2242638 workaround to
365 Cortex-A78C CPU. This needs to be enabled for revisions r0p1, r0p2 and
366 it is still open.
367
Akram Ahmad5d3c1f52022-09-06 11:23:25 +0100368- ``ERRATA_A78C_2376749`` : This applies errata 2376749 workaround to
369 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This
370 erratum is still open.
371
Akram Ahmad4b6f0022022-07-19 14:38:46 +0100372- ``ERRATA_A78C_2395411`` : This applies errata 2395411 workaround to
373 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This
374 erratum is still open.
375
Bipin Ravi00230e32023-01-18 11:03:21 -0600376- ``ERRATA_A78C_2772121`` : This applies errata 2772121 workaround to
377 Cortex-A78C CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2.
378 This erratum is still open.
379
Bipin Ravi66bf3ba2023-02-28 16:21:51 -0600380- ``ERRATA_A78C_2779484`` : This applies errata 2779484 workaround to
381 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2.
382 This erratum is still open.
383
Okash Khawaja7b76c202022-04-21 12:20:21 +0100384For Cortex-X1 CPU, the following errata build flags are defined:
385
386- ``ERRATA_X1_1821534`` : This applies errata 1821534 workaround to Cortex-X1
387 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
388
389- ``ERRATA_X1_1688305`` : This applies errata 1688305 workaround to Cortex-X1
390 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
391
392- ``ERRATA_X1_1827429`` : This applies errata 1827429 workaround to Cortex-X1
393 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
394
lauwal01a601afe2019-06-24 11:23:50 -0500395For Neoverse N1, the following errata build flags are defined :
396
397- ``ERRATA_N1_1073348``: This applies errata 1073348 workaround to Neoverse-N1
398 CPU. This needs to be enabled only for revision r0p0 and r1p0 of the CPU.
399
lauwal01e34606f2019-06-24 11:28:34 -0500400- ``ERRATA_N1_1130799``: This applies errata 1130799 workaround to Neoverse-N1
401 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
402
lauwal012017ab22019-06-24 11:32:40 -0500403- ``ERRATA_N1_1165347``: This applies errata 1165347 workaround to Neoverse-N1
404 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
405
lauwal01ef5fa7d2019-06-24 11:35:37 -0500406- ``ERRATA_N1_1207823``: This applies errata 1207823 workaround to Neoverse-N1
407 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
408
lauwal019eceb022019-06-24 11:38:53 -0500409- ``ERRATA_N1_1220197``: This applies errata 1220197 workaround to Neoverse-N1
410 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
411
lauwal01335b3c72019-06-24 11:42:02 -0500412- ``ERRATA_N1_1257314``: This applies errata 1257314 workaround to Neoverse-N1
413 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
414
lauwal01411f4952019-06-24 11:44:58 -0500415- ``ERRATA_N1_1262606``: This applies errata 1262606 workaround to Neoverse-N1
416 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
417
lauwal0111c48372019-06-24 11:47:30 -0500418- ``ERRATA_N1_1262888``: This applies errata 1262888 workaround to Neoverse-N1
419 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
420
lauwal014d8801f2019-06-24 11:49:01 -0500421- ``ERRATA_N1_1275112``: This applies errata 1275112 workaround to Neoverse-N1
422 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
423
Andre Przywara5f5d0762019-05-20 14:57:06 +0100424- ``ERRATA_N1_1315703``: This applies errata 1315703 workaround to Neoverse-N1
425 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
426
laurenw-arm80942622019-08-20 15:51:24 -0500427- ``ERRATA_N1_1542419``: This applies errata 1542419 workaround to Neoverse-N1
428 CPU. This needs to be enabled only for revisions r3p0 - r4p0 of the CPU.
429
johpow0161f0ffc2020-08-05 12:27:12 -0500430- ``ERRATA_N1_1868343``: This applies errata 1868343 workaround to Neoverse-N1
431 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
432
johpow01263ee782020-10-07 14:33:15 -0500433- ``ERRATA_N1_1946160``: This applies errata 1946160 workaround to Neoverse-N1
434 CPU. This needs to be enabled for revisions r3p0, r3p1, r4p0, and r4p1, for
435 revisions r0p0, r1p0, and r2p0 there is no workaround.
436
Bipin Ravi8ce40502022-11-02 16:12:01 -0500437- ``ERRATA_N1_2743102``: This applies errata 2743102 workaround to Neoverse-N1
438 CPU. This needs to be enabled for all revisions <= r4p1 of the CPU and is
439 still open.
440
johpow0133e3e922021-05-03 15:33:39 -0500441For Neoverse V1, the following errata build flags are defined :
442
Juan Pablo Conde14a6fed2022-02-28 14:14:44 -0500443- ``ERRATA_V1_1618635``: This applies errata 1618635 workaround to Neoverse-V1
444 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
445 r1p0.
446
laurenw-arm4789cf62021-08-02 13:22:32 -0500447- ``ERRATA_V1_1774420``: This applies errata 1774420 workaround to Neoverse-V1
448 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
449 in r1p1.
450
johpow0133e3e922021-05-03 15:33:39 -0500451- ``ERRATA_V1_1791573``: This applies errata 1791573 workaround to Neoverse-V1
452 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
453 in r1p1.
454
laurenw-arm143b1962021-08-02 14:40:08 -0500455- ``ERRATA_V1_1852267``: This applies errata 1852267 workaround to Neoverse-V1
456 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
457 in r1p1.
458
laurenw-arm741dd042021-08-02 15:00:15 -0500459- ``ERRATA_V1_1925756``: This applies errata 1925756 workaround to Neoverse-V1
460 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
461
johpow01182ce102020-10-07 16:38:37 -0500462- ``ERRATA_V1_1940577``: This applies errata 1940577 workaround to Neoverse-V1
463 CPU. This needs to be enabled only for revision r1p0 and r1p1 of the
464 CPU.
465
johpow011a8804c2021-08-02 18:59:08 -0500466- ``ERRATA_V1_1966096``: This applies errata 1966096 workaround to Neoverse-V1
467 CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the
468 issue is present in r0p0 as well but there is no workaround for that
469 revision. It is still open.
470
johpow01100d4022021-08-03 14:35:20 -0500471- ``ERRATA_V1_2139242``: This applies errata 2139242 workaround to Neoverse-V1
472 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the
473 CPU. It is still open.
474
nayanpatel-arm8e140272021-09-28 13:41:03 -0700475- ``ERRATA_V1_2108267``: This applies errata 2108267 workaround to Neoverse-V1
476 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU.
477 It is still open.
478
johpow014c8fe6b2021-09-02 18:29:17 -0500479- ``ERRATA_V1_2216392``: This applies errata 2216392 workaround to Neoverse-V1
480 CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the
481 issue is present in r0p0 as well but there is no workaround for that
482 revision. It is still open.
483
Bipin Ravi39eb5dd2022-06-08 16:28:46 -0500484- ``ERRATA_V1_2294912``: This applies errata 2294912 workaround to Neoverse-V1
485 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU.
Bipin Ravi57b73d52022-06-14 17:09:23 -0500486
487- ``ERRATA_V1_2372203``: This applies errata 2372203 workaround to Neoverse-V1
488 CPU. This needs to be enabled for revisions r0p0, r1p0 and r1p1 of the CPU.
Bipin Ravi39eb5dd2022-06-08 16:28:46 -0500489 It is still open.
490
Bipin Ravi31747f02022-12-15 11:57:53 -0600491- ``ERRATA_V1_2743093``: This applies errata 2743093 workaround to Neoverse-V1
492 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 of the
493 CPU. It is still open.
494
Sona Mathewf1c3eae2023-03-02 15:07:55 -0600495- ``ERRATA_V1_2743233``: This applies erratum 2743233 workaround to Neoverse-V1
496 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2 of the
497 CPU. It is still open.
498
Sona Mathew2757da02023-01-11 17:04:24 -0600499- ``ERRATA_V1_2779461``: This applies erratum 2779461 workaround to Neoverse-V1
500 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, r1p2 of the
501 CPU. It is still open.
502
nayanpatel-armfbcf54a2021-08-06 16:39:48 -0700503For Cortex-A710, the following errata build flags are defined :
504
505- ``ERRATA_A710_1987031``: This applies errata 1987031 workaround to
506 Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
507 r2p0 of the CPU. It is still open.
508
nayanpatel-arma64bcc22021-08-25 17:35:15 -0700509- ``ERRATA_A710_2081180``: This applies errata 2081180 workaround to
510 Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
511 r2p0 of the CPU. It is still open.
512
Bipin Ravi213afde2021-03-31 16:45:40 -0500513- ``ERRATA_A710_2055002``: This applies errata 2055002 workaround to
514 Cortex-A710 CPU. This needs to be enabled for revisions r1p0, r2p0 of the CPU
515 and is still open.
516
Bipin Raviafc2ed62021-03-31 18:45:55 -0500517- ``ERRATA_A710_2017096``: This applies errata 2017096 workaround to
518 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
519 of the CPU and is still open.
520
nayanpatel-arm95fe1952021-09-16 15:27:53 -0700521- ``ERRATA_A710_2083908``: This applies errata 2083908 workaround to
522 Cortex-A710 CPU. This needs to be enabled for revision r2p0 of the CPU and
523 is still open.
524
nayanpatel-arm744bdbf2021-09-22 12:35:03 -0700525- ``ERRATA_A710_2058056``: This applies errata 2058056 workaround to
526 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
527 of the CPU and is still open.
528
Bipin Ravicfe1a8f2022-02-06 02:32:54 -0600529- ``ERRATA_A710_2267065``: This applies errata 2267065 workaround to
530 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
531 of the CPU and is fixed in r2p1.
532
Bipin Ravi8a855bd2022-02-06 03:11:44 -0600533- ``ERRATA_A710_2136059``: This applies errata 2136059 workaround to
534 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
535 of the CPU and is fixed in r2p1.
536
Akram Ahmad3280e5e2022-07-21 15:25:08 +0100537- ``ERRATA_A710_2147715``: This applies errata 2147715 workaround to
538 Cortex-A710 CPU. This needs to be enabled for revision r2p0 of the CPU
539 and is fixed in r2p1.
540
Jayanth Dodderi Chidanandb781fcf2022-09-01 22:09:54 +0100541- ``ERRATA_A710_2216384``: This applies errata 2216384 workaround to
542 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
543 of the CPU and is fixed in r2p1.
544
johpow01ef934cd2022-02-28 18:34:04 -0600545- ``ERRATA_A710_2282622``: This applies errata 2282622 workaround to
Bipin Ravi89d85ad2022-12-22 13:31:46 -0600546 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and
547 r2p1 of the CPU and is still open.
johpow01ef934cd2022-02-28 18:34:04 -0600548
Boyan Karatotev888eafa2022-10-03 14:21:28 +0100549- ``ERRATA_A710_2291219``: This applies errata 2291219 workaround to
550 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
551 of the CPU and is fixed in r2p1.
552
johpow01af220eb2022-03-09 16:23:04 -0600553- ``ERRATA_A710_2008768``: This applies errata 2008768 workaround to
554 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
555 of the CPU and is fixed in r2p1.
556
Bipin Ravi3220f052022-07-12 15:53:21 -0500557- ``ERRATA_A710_2371105``: This applies errata 2371105 workaround to
558 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
559 of the CPU and is fixed in r2p1.
560
Bipin Ravib87b02c2022-12-07 13:32:35 -0600561- ``ERRATA_A710_2768515``: This applies errata 2768515 workaround to
562 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and
563 r2p1 of the CPU and is still open.
564
Bipin Ravi65e04f22021-03-30 16:08:32 -0500565For Neoverse N2, the following errata build flags are defined :
566
nayanpatel-arm5819e232021-10-06 15:31:24 -0700567- ``ERRATA_N2_2002655``: This applies errata 2002655 workaround to Neoverse-N2
568 CPU. This needs to be enabled for revision r0p0 of the CPU, it is still open.
569
Bipin Ravi65e04f22021-03-30 16:08:32 -0500570- ``ERRATA_N2_2067956``: This applies errata 2067956 workaround to Neoverse-N2
571 CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
572
Bipin Ravi4618b2b2021-03-31 10:10:27 -0500573- ``ERRATA_N2_2025414``: This applies errata 2025414 workaround to Neoverse-N2
574 CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
575
Bipin Ravi7cfae932021-08-30 13:02:51 -0500576- ``ERRATA_N2_2189731``: This applies errata 2189731 workaround to Neoverse-N2
Bipin Ravi1cafb082021-09-01 01:36:43 -0500577 CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
578
579- ``ERRATA_N2_2138956``: This applies errata 2138956 workaround to Neoverse-N2
580 CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
Bipin Ravi7cfae932021-08-30 13:02:51 -0500581
nayanpatel-armef8f0c52021-09-28 09:46:45 -0700582- ``ERRATA_N2_2138953``: This applies errata 2138953 workaround to Neoverse-N2
583 CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
584
nayanpatel-arm5819e232021-10-06 15:31:24 -0700585- ``ERRATA_N2_2242415``: This applies errata 2242415 workaround to Neoverse-N2
586 CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
587
nayanpatel-armc9481852021-10-20 18:28:58 -0700588- ``ERRATA_N2_2138958``: This applies errata 2138958 workaround to Neoverse-N2
589 CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
590
nayanpatel-arm603806d2021-10-07 17:59:33 -0700591- ``ERRATA_N2_2242400``: This applies errata 2242400 workaround to Neoverse-N2
592 CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
593
nayanpatel-arm0d2d9992021-10-20 17:30:46 -0700594- ``ERRATA_N2_2280757``: This applies errata 2280757 workaround to Neoverse-N2
595 CPU. This needs to be enabled for revision r0p0 of the CPU and is still open.
596
Boyan Karatotev43438ad2022-10-03 14:07:08 +0100597- ``ERRATA_N2_2326639``: This applies errata 2326639 workaround to Neoverse-N2
598 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
599 r0p1.
600
Akram Ahmade6602d42022-07-18 12:27:29 +0100601- ``ERRATA_N2_2376738``: This applies errata 2376738 workaround to Neoverse-N2
602 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
603 r0p1.
604
Daniel Boulby884d5152022-07-06 14:33:13 +0100605- ``ERRATA_N2_2388450``: This applies errata 2388450 workaround to Neoverse-N2
606 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
607 r0p1.
608
Bipin Ravi1ee7c822022-12-07 17:01:26 -0600609- ``ERRATA_N2_2743089``: This applies errata 2743089 workaround to Neoverse-N2
610 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed
611 in r0p3.
612
johpow011db6cd62021-12-01 17:40:39 -0600613For Cortex-X2, the following errata build flags are defined :
614
johpow0134ee76d2021-12-02 13:25:50 -0600615- ``ERRATA_X2_2002765``: This applies errata 2002765 workaround to Cortex-X2
616 CPU. This needs to be enabled for revisions r0p0, r1p0, and r2p0 of the CPU,
617 it is still open.
618
johpow01e16045d2021-12-03 11:27:33 -0600619- ``ERRATA_X2_2058056``: This applies errata 2058056 workaround to Cortex-X2
620 CPU. This needs to be enabled for revisions r0p0, r1p0, and r2p0 of the CPU,
621 it is still open.
622
johpow011db6cd62021-12-01 17:40:39 -0600623- ``ERRATA_X2_2083908``: This applies errata 2083908 workaround to Cortex-X2
624 CPU. This needs to be enabled for revision r2p0 of the CPU, it is still open.
625
Bipin Ravif9c63012022-12-22 14:19:59 -0600626- ``ERRATA_X2_2017096``: This applies errata 2017096 workaround to Cortex-X2
627 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the
628 CPU, it is fixed in r2p1.
Bipin Ravie7ca4432022-01-20 00:01:04 -0600629
Bipin Ravif9c63012022-12-22 14:19:59 -0600630- ``ERRATA_X2_2081180``: This applies errata 2081180 workaround to Cortex-X2
631 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the
632 CPU, it is fixed in r2p1.
Bipin Ravic060b532022-01-20 00:42:05 -0600633
Bipin Ravif9c63012022-12-22 14:19:59 -0600634- ``ERRATA_X2_2216384``: This applies errata 2216384 workaround to Cortex-X2
635 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the
636 CPU, it is fixed in r2p1.
Bipin Ravi4dff7592022-02-06 01:29:31 -0600637
Bipin Ravif9c63012022-12-22 14:19:59 -0600638- ``ERRATA_X2_2147715``: This applies errata 2147715 workaround to Cortex-X2
639 CPU. This needs to be enabled only for revision r2p0 of the CPU, it is fixed
640 in r2p1.
Bipin Ravi63446c22022-03-08 10:37:43 -0600641
Bipin Ravif9c63012022-12-22 14:19:59 -0600642- ``ERRATA_X2_2282622``: This applies errata 2282622 workaround to Cortex-X2
643 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
644 CPU and is still open.
Bipin Ravibc0f84d2022-07-12 17:13:01 -0500645
Bipin Ravif9c63012022-12-22 14:19:59 -0600646- ``ERRATA_X2_2371105``: This applies errata 2371105 workaround to Cortex-X2
647 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 of the CPU
648 and is fixed in r2p1.
649
650- ``ERRATA_X2_2768515``: This applies errata 2768515 workaround to Cortex-X2
651 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
652 CPU and is still open.
Bipin Ravi1cfde822022-12-07 13:54:02 -0600653
Boyan Karatotev79544122022-10-03 14:18:28 +0100654For Cortex-X3, the following errata build flags are defined :
655
656- ``ERRATA_X3_2313909``: This applies errata 2313909 workaround to
657 Cortex-X3 CPU. This needs to be enabled only for revisions r0p0 and r1p0
658 of the CPU, it is fixed in r1p1.
659
Harrison Mutaic7e698c2022-11-11 14:09:55 +0000660- ``ERRATA_X3_2615812``: This applies errata 2615812 workaround to Cortex-X3
661 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1 of the
662 CPU, it is still open.
663
johpow0183435632022-01-04 16:15:18 -0600664For Cortex-A510, the following errata build flags are defined :
665
666- ``ERRATA_A510_1922240``: This applies errata 1922240 workaround to
667 Cortex-A510 CPU. This needs to be enabled only for revision r0p0, it is
668 fixed in r0p1.
669
johpow01d5e25122022-01-06 14:54:49 -0600670- ``ERRATA_A510_2288014``: This applies errata 2288014 workaround to
671 Cortex-A510 CPU. This needs to be enabled only for revisions r0p0, r0p1,
672 r0p2, r0p3 and r1p0, it is fixed in r1p1.
673
johpow01d48088a2022-01-07 17:12:31 -0600674- ``ERRATA_A510_2042739``: This applies errata 2042739 workaround to
675 Cortex-A510 CPU. This needs to be enabled only for revisions r0p0, r0p1 and
676 r0p2, it is fixed in r0p3.
677
johpow01e72bbe42022-01-11 17:54:41 -0600678- ``ERRATA_A510_2041909``: This applies errata 2041909 workaround to
679 Cortex-A510 CPU. This needs to be enabled only for revision r0p2 and is fixed
680 in r0p3. The issue is also present in r0p0 and r0p1 but there is no
681 workaround for those revisions.
682
johpow017f304b02022-02-13 21:00:10 -0600683- ``ERRATA_A510_2250311``: This applies errata 2250311 workaround to
684 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
685 r0p3 and r1p0, it is fixed in r1p1. This workaround disables MPMM even if
686 ENABLE_MPMM=1.
687
johpow01cc790182022-02-14 20:19:08 -0600688- ``ERRATA_A510_2218950``: This applies errata 2218950 workaround to
689 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
690 r0p3 and r1p0, it is fixed in r1p1.
691
johpow01c0959d22022-02-15 22:55:22 -0600692- ``ERRATA_A510_2172148``: This applies errata 2172148 workaround to
693 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
694 r0p3 and r1p0, it is fixed in r1p1.
695
Harrison Mutaiaea4ccf2022-12-09 12:14:25 +0000696- ``ERRATA_A510_2347730``: This applies errata 2347730 workaround to
Akram Ahmad11d448c2022-07-21 14:01:33 +0100697 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
698 r0p3, r1p0 and r1p1. It is fixed in r1p2.
699
Akram Ahmada67c1b12022-07-22 16:20:44 +0100700- ``ERRATA_A510_2371937``: This applies errata 2371937 workaround to
701 Cortex-A510 CPU. This needs to applied for revisions r0p0, r0p1, r0p2,
702 r0p3, r1p0, r1p1, and is fixed in r1p2.
703
Akram Ahmadafb5d062022-09-21 13:59:56 +0100704- ``ERRATA_A510_2666669``: This applies errata 2666669 workaround to
705 Cortex-A510 CPU. This needs to applied for revisions r0p0, r0p1, r0p2,
706 r0p3, r1p0, r1p1. It is fixed in r1p2.
707
Harrison Mutaiaea4ccf2022-12-09 12:14:25 +0000708- ``ERRATA_A510_2684597``: This applies erratum 2684597 workaround to
709 Cortex-A510 CPU. This needs to be applied to revision r0p0, r0p1, r0p2,
710 r0p3, r1p0, r1p1 and r1p2. It is fixed in r1p3.
711
John Tsichritzis8a677182018-07-23 09:11:59 +0100712DSU Errata Workarounds
713----------------------
714
715Similar to CPU errata, TF-A also implements workarounds for DSU (DynamIQ
716Shared Unit) errata. The DSU errata details can be found in the respective Arm
717documentation:
718
719- `Arm DSU Software Developers Errata Notice`_.
720
721Each erratum is identified by an ``ID``, as defined in the DSU errata notice
722document. Thus, the build flags which enable/disable the errata workarounds
723have the format ``ERRATA_DSU_<ID>``. The implementation and application logic
724of DSU errata workarounds are similar to `CPU errata workarounds`_.
725
726For DSU errata, the following build flags are defined:
727
Louis Mayencourt0e985d72019-04-09 16:29:01 +0100728- ``ERRATA_DSU_798953``: This applies errata 798953 workaround for the
729 affected DSU configurations. This errata applies only for those DSUs that
730 revision is r0p0 (on r0p1 it is fixed). However, please note that this
731 workaround results in increased DSU power consumption on idle.
732
John Tsichritzis8a677182018-07-23 09:11:59 +0100733- ``ERRATA_DSU_936184``: This applies errata 936184 workaround for the
734 affected DSU configurations. This errata applies only for those DSUs that
735 contain the ACP interface **and** the DSU revision is older than r2p0 (on
736 r2p0 it is fixed). However, please note that this workaround results in
737 increased DSU power consumption on idle.
738
Bipin Ravi7e3273e2021-12-22 14:35:21 -0600739- ``ERRATA_DSU_2313941``: This applies errata 2313941 workaround for the
740 affected DSU configurations. This errata applies for those DSUs with
741 revisions r0p0, r1p0, r2p0, r2p1, r3p0, r3p1 and is still open. However,
742 please note that this workaround results in increased DSU power consumption
743 on idle.
744
Douglas Raillard6f625742017-06-28 15:23:03 +0100745CPU Specific optimizations
746--------------------------
747
748This section describes some of the optimizations allowed by the CPU micro
749architecture that can be enabled by the platform as desired.
750
751- ``SKIP_A57_L1_FLUSH_PWR_DWN``: This flag enables an optimization in the
752 Cortex-A57 cluster power down sequence by not flushing the Level 1 data
753 cache. The L1 data cache and the L2 unified cache are inclusive. A flush
754 of the L2 by set/way flushes any dirty lines from the L1 as well. This
755 is a known safe deviation from the Cortex-A57 TRM defined power down
756 sequence. Each Cortex-A57 based platform must make its own decision on
757 whether to use the optimization.
758
759- ``A53_DISABLE_NON_TEMPORAL_HINT``: This flag disables the cache non-temporal
760 hint. The LDNP/STNP instructions as implemented on Cortex-A53 do not behave
761 in a way most programmers expect, and will most probably result in a
Dan Handley4def07d2018-03-01 18:44:00 +0000762 significant speed degradation to any code that employs them. The Armv8-A
763 architecture (see Arm DDI 0487A.h, section D3.4.3) allows cores to ignore
Douglas Raillard6f625742017-06-28 15:23:03 +0100764 the non-temporal hint and treat LDNP/STNP as LDP/STP instead. Enabling this
765 flag enforces this behaviour. This needs to be enabled only for revisions
766 <= r0p3 of the CPU and is enabled by default.
767
768- ``A57_DISABLE_NON_TEMPORAL_HINT``: This flag has the same behaviour as
769 ``A53_DISABLE_NON_TEMPORAL_HINT`` but for Cortex-A57. This needs to be
770 enabled only for revisions <= r1p2 of the CPU and is enabled by default,
771 as recommended in section "4.7 Non-Temporal Loads/Stores" of the
772 `Cortex-A57 Software Optimization Guide`_.
773
Varun Wadekarcd0ea182018-06-12 16:49:12 -0700774- ''A57_ENABLE_NON_CACHEABLE_LOAD_FWD'': This flag enables non-cacheable
775 streaming enhancement feature for Cortex-A57 CPUs. Platforms can set
776 this bit only if their memory system meets the requirement that cache
777 line fill requests from the Cortex-A57 processor are atomic. Each
778 Cortex-A57 based platform must make its own decision on whether to use
779 the optimization. This flag is disabled by default.
780
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100781- ``NEOVERSE_Nx_EXTERNAL_LLC``: This flag indicates that an external last
Manish Pandeyf2d6b4e2020-01-24 11:54:44 +0000782 level cache(LLC) is present in the system, and that the DataSource field
783 on the master CHI interface indicates when data is returned from the LLC.
784 This is used to control how the LL_CACHE* PMU events count.
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100785 Default value is 0 (Disabled).
Manish Pandeyf2d6b4e2020-01-24 11:54:44 +0000786
Manish V Badarkhee1b15b02022-05-09 21:55:19 +0100787GIC Errata Workarounds
788----------------------
789- ``GIC600_ERRATA_WA_2384374``: This flag applies part 2 of errata 2384374
790 workaround for the affected GIC600 and GIC600-AE implementations. It applies
791 to implementations of GIC600 and GIC600-AE with revisions less than or equal
792 to r1p6 and r0p2 respectively. If the platform sets GICV3_SUPPORT_GIC600,
793 then this flag is enabled; otherwise, it is 0 (Disabled).
794
Douglas Raillard6f625742017-06-28 15:23:03 +0100795--------------
796
Bipin Ravif9c63012022-12-22 14:19:59 -0600797*Copyright (c) 2014-2023, Arm Limited and Contributors. All rights reserved.*
Douglas Raillard6f625742017-06-28 15:23:03 +0100798
John Tsichritzisaf45d642018-09-04 10:56:53 +0100799.. _CVE-2017-5715: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2017-5715
800.. _CVE-2018-3639: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2018-3639
Bipin Ravi1fe4a9d2022-01-18 01:59:06 -0600801.. _CVE-2022-23960: https://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2022-23960
Paul Beesleydd4e9a72019-02-08 16:43:05 +0000802.. _Cortex-A53 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm048406/index.html
803.. _Cortex-A57 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm049219/index.html
Eleanor Bonnici6de9b332017-08-02 18:33:41 +0100804.. _Cortex-A72 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm012079/index.html
Douglas Raillard6f625742017-06-28 15:23:03 +0100805.. _Cortex-A57 Software Optimization Guide: http://infocenter.arm.com/help/topic/com.arm.doc.uan0015b/Cortex_A57_Software_Optimization_Guide_external.pdf
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100806.. _Arm DSU Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm138168/index.html