blob: 737d07ad9ac3d048372fc075174ae03dff04e071 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Harrison Mutai33c665a2024-01-02 16:55:44 +00002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Varun Wadekare9265582022-05-25 12:45:22 +01003 * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01004 *
dp-arm82cb2c12017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01006 */
7
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +01008#ifndef ARCH_H
9#define ARCH_H
Achin Gupta4f6ad662013-10-25 09:08:21 +010010
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000011#include <lib/utils_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010012
13/*******************************************************************************
14 * MIDR bit definitions
15 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -070016#define MIDR_IMPL_MASK U(0xff)
17#define MIDR_IMPL_SHIFT U(0x18)
18#define MIDR_VAR_SHIFT U(20)
19#define MIDR_VAR_BITS U(4)
20#define MIDR_VAR_MASK U(0xf)
21#define MIDR_REV_SHIFT U(0)
22#define MIDR_REV_BITS U(4)
23#define MIDR_REV_MASK U(0xf)
24#define MIDR_PN_MASK U(0xfff)
25#define MIDR_PN_SHIFT U(0x4)
Achin Gupta4f6ad662013-10-25 09:08:21 +010026
Arvind Ram Prakash1073bf32024-08-14 17:22:53 -050027/* Extracts the CPU part number from MIDR for checking CPU match */
28#define EXTRACT_PARTNUM(x) ((x >> MIDR_PN_SHIFT) & MIDR_PN_MASK)
29
Achin Gupta4f6ad662013-10-25 09:08:21 +010030/*******************************************************************************
31 * MPIDR macros
32 ******************************************************************************/
Antonio Nino Diaz30399882018-07-12 13:23:59 +010033#define MPIDR_MT_MASK (ULL(1) << 24)
Achin Gupta4f6ad662013-10-25 09:08:21 +010034#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
Varun Wadekar030567e2017-05-25 18:04:48 -070035#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
36#define MPIDR_AFFINITY_BITS U(8)
Antonio Nino Diaz30399882018-07-12 13:23:59 +010037#define MPIDR_AFFLVL_MASK ULL(0xff)
Varun Wadekar030567e2017-05-25 18:04:48 -070038#define MPIDR_AFF0_SHIFT U(0)
39#define MPIDR_AFF1_SHIFT U(8)
40#define MPIDR_AFF2_SHIFT U(16)
41#define MPIDR_AFF3_SHIFT U(32)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000042#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
Antonio Nino Diaz30399882018-07-12 13:23:59 +010043#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
Varun Wadekar030567e2017-05-25 18:04:48 -070044#define MPIDR_AFFLVL_SHIFT U(3)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000045#define MPIDR_AFFLVL0 ULL(0x0)
46#define MPIDR_AFFLVL1 ULL(0x1)
47#define MPIDR_AFFLVL2 ULL(0x2)
48#define MPIDR_AFFLVL3 ULL(0x3)
49#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000050#define MPIDR_AFFLVL0_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010051 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000052#define MPIDR_AFFLVL1_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010053 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000054#define MPIDR_AFFLVL2_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010055 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000056#define MPIDR_AFFLVL3_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010057 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
Soby Mathew235585b2014-12-04 14:14:12 +000058/*
59 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
60 * add one while using this macro to define array sizes.
61 * TODO: Support only the first 3 affinity levels for now.
62 */
Varun Wadekar030567e2017-05-25 18:04:48 -070063#define MPIDR_MAX_AFFLVL U(2)
Achin Gupta4f6ad662013-10-25 09:08:21 +010064
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000065#define MPID_MASK (MPIDR_MT_MASK | \
66 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
67 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
68 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
69 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
70
71#define MPIDR_AFF_ID(mpid, n) \
72 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
73
74/*
75 * An invalid MPID. This value can be used by functions that return an MPID to
76 * indicate an error.
77 */
78#define INVALID_MPID U(0xFFFFFFFF)
Achin Gupta4f6ad662013-10-25 09:08:21 +010079
80/*******************************************************************************
Manish Pandey3c789bf2023-12-08 20:13:29 +000081 * Definitions for Exception vector offsets
82 ******************************************************************************/
83#define CURRENT_EL_SP0 0x0
84#define CURRENT_EL_SPX 0x200
85#define LOWER_EL_AARCH64 0x400
86#define LOWER_EL_AARCH32 0x600
87
88#define SYNC_EXCEPTION 0x0
89#define IRQ_EXCEPTION 0x80
90#define FIQ_EXCEPTION 0x100
91#define SERROR_EXCEPTION 0x180
92
93/*******************************************************************************
Andrew Thoelke5c3272a2014-06-02 15:44:43 +010094 * Definitions for CPU system register interface to GICv3
95 ******************************************************************************/
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000096#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
97#define ICC_SGI1R S3_0_C12_C11_5
Florian Lugoudcb31ff2021-09-08 12:40:24 +020098#define ICC_ASGI1R S3_0_C12_C11_6
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000099#define ICC_SRE_EL1 S3_0_C12_C12_5
100#define ICC_SRE_EL2 S3_4_C12_C9_5
101#define ICC_SRE_EL3 S3_6_C12_C12_5
102#define ICC_CTLR_EL1 S3_0_C12_C12_4
103#define ICC_CTLR_EL3 S3_6_C12_C12_4
104#define ICC_PMR_EL1 S3_0_C4_C6_0
105#define ICC_RPR_EL1 S3_0_C12_C11_3
106#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
107#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
108#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
109#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
110#define ICC_IAR0_EL1 S3_0_c12_c8_0
111#define ICC_IAR1_EL1 S3_0_c12_c12_0
112#define ICC_EOIR0_EL1 S3_0_c12_c8_1
113#define ICC_EOIR1_EL1 S3_0_c12_c12_1
114#define ICC_SGI0R_EL1 S3_0_c12_c11_7
Andrew Thoelke5c3272a2014-06-02 15:44:43 +0100115
116/*******************************************************************************
Max Shvetsov28f39f02020-02-25 13:56:19 +0000117 * Definitions for EL2 system registers for save/restore routine
118 ******************************************************************************/
Max Shvetsov28f39f02020-02-25 13:56:19 +0000119#define CNTPOFF_EL2 S3_4_C14_C0_6
Arvind Ram Prakash33e6aaa2024-06-06 11:33:37 -0500120#define HDFGRTR2_EL2 S3_4_C3_C1_0
121#define HDFGWTR2_EL2 S3_4_C3_C1_1
122#define HFGRTR2_EL2 S3_4_C3_C1_2
123#define HFGWTR2_EL2 S3_4_C3_C1_3
Max Shvetsov28f39f02020-02-25 13:56:19 +0000124#define HDFGRTR_EL2 S3_4_C3_C1_4
125#define HDFGWTR_EL2 S3_4_C3_C1_5
Arvind Ram Prakash33e6aaa2024-06-06 11:33:37 -0500126#define HAFGRTR_EL2 S3_4_C3_C1_6
127#define HFGITR2_EL2 S3_4_C3_C1_7
Max Shvetsov28f39f02020-02-25 13:56:19 +0000128#define HFGITR_EL2 S3_4_C1_C1_6
129#define HFGRTR_EL2 S3_4_C1_C1_4
130#define HFGWTR_EL2 S3_4_C1_C1_5
Max Shvetsov28f39f02020-02-25 13:56:19 +0000131#define ICH_HCR_EL2 S3_4_C12_C11_0
Max Shvetsov28f39f02020-02-25 13:56:19 +0000132#define ICH_VMCR_EL2 S3_4_C12_C11_7
Varun Wadekare9265582022-05-25 12:45:22 +0100133#define MPAMVPM0_EL2 S3_4_C10_C6_0
134#define MPAMVPM1_EL2 S3_4_C10_C6_1
135#define MPAMVPM2_EL2 S3_4_C10_C6_2
136#define MPAMVPM3_EL2 S3_4_C10_C6_3
137#define MPAMVPM4_EL2 S3_4_C10_C6_4
138#define MPAMVPM5_EL2 S3_4_C10_C6_5
139#define MPAMVPM6_EL2 S3_4_C10_C6_6
140#define MPAMVPM7_EL2 S3_4_C10_C6_7
Max Shvetsov28f39f02020-02-25 13:56:19 +0000141#define MPAMVPMV_EL2 S3_4_C10_C4_1
Andre Przywarad5384b62023-01-27 14:09:20 +0000142#define VNCR_EL2 S3_4_C2_C2_0
Max Shvetsov28259462020-02-17 16:15:47 +0000143#define PMSCR_EL2 S3_4_C9_C9_0
144#define TFSR_EL2 S3_4_C5_C6_0
Andre Przywaraea735bf2022-11-17 16:42:09 +0000145#define CONTEXTIDR_EL2 S3_4_C13_C0_1
146#define TTBR1_EL2 S3_4_C2_C0_1
Max Shvetsov28f39f02020-02-25 13:56:19 +0000147
148/*******************************************************************************
Achin Guptac2b43af2013-10-31 11:27:43 +0000149 * Generic timer memory mapped registers & offsets
150 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -0700151#define CNTCR_OFF U(0x000)
Yann Gautiere1abd562019-04-17 13:47:07 +0200152#define CNTCV_OFF U(0x008)
Varun Wadekar030567e2017-05-25 18:04:48 -0700153#define CNTFID_OFF U(0x020)
Achin Guptac2b43af2013-10-31 11:27:43 +0000154
Varun Wadekar030567e2017-05-25 18:04:48 -0700155#define CNTCR_EN (U(1) << 0)
156#define CNTCR_HDBG (U(1) << 1)
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100157#define CNTCR_FCREQ(x) ((x) << 8)
Achin Guptac2b43af2013-10-31 11:27:43 +0000158
159/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100160 * System register bit definitions
161 ******************************************************************************/
162/* CLIDR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700163#define LOUIS_SHIFT U(21)
164#define LOC_SHIFT U(24)
Alexei Fedorovef430ff2019-07-29 17:22:53 +0100165#define CTYPE_SHIFT(n) U(3 * (n - 1))
Varun Wadekar030567e2017-05-25 18:04:48 -0700166#define CLIDR_FIELD_WIDTH U(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100167
168/* CSSELR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700169#define LEVEL_SHIFT U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100170
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100171/* Data cache set/way op type defines */
Varun Wadekar030567e2017-05-25 18:04:48 -0700172#define DCISW U(0x0)
173#define DCCISW U(0x1)
Ambroise Vincentbd393702019-02-21 14:16:24 +0000174#if ERRATA_A53_827319
175#define DCCSW DCCISW
176#else
Varun Wadekar030567e2017-05-25 18:04:48 -0700177#define DCCSW U(0x2)
Ambroise Vincentbd393702019-02-21 14:16:24 +0000178#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179
Andre Przywaraa8d5d3d2023-04-18 16:58:36 +0100180#define ID_REG_FIELD_MASK ULL(0xf)
181
Achin Gupta4f6ad662013-10-25 09:08:21 +0100182/* ID_AA64PFR0_EL1 definitions */
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000183#define ID_AA64PFR0_EL0_SHIFT U(0)
184#define ID_AA64PFR0_EL1_SHIFT U(4)
185#define ID_AA64PFR0_EL2_SHIFT U(8)
186#define ID_AA64PFR0_EL3_SHIFT U(12)
187
188#define ID_AA64PFR0_AMU_SHIFT U(44)
189#define ID_AA64PFR0_AMU_MASK ULL(0xf)
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000190#define ID_AA64PFR0_AMU_V1 ULL(0x1)
191#define ID_AA64PFR0_AMU_V1P1 U(0x2)
192
193#define ID_AA64PFR0_ELX_MASK ULL(0xf)
194
195#define ID_AA64PFR0_GIC_SHIFT U(24)
196#define ID_AA64PFR0_GIC_WIDTH U(4)
197#define ID_AA64PFR0_GIC_MASK ULL(0xf)
198
199#define ID_AA64PFR0_SVE_SHIFT U(32)
200#define ID_AA64PFR0_SVE_MASK ULL(0xf)
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000201#define ID_AA64PFR0_SVE_LENGTH U(4)
Sona Mathew9e51f152024-03-11 15:58:15 -0500202#define SVE_IMPLEMENTED ULL(0x1)
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000203
204#define ID_AA64PFR0_SEL2_SHIFT U(36)
205#define ID_AA64PFR0_SEL2_MASK ULL(0xf)
206
207#define ID_AA64PFR0_MPAM_SHIFT U(40)
208#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
209
210#define ID_AA64PFR0_DIT_SHIFT U(48)
211#define ID_AA64PFR0_DIT_MASK ULL(0xf)
212#define ID_AA64PFR0_DIT_LENGTH U(4)
Sona Mathew9e51f152024-03-11 15:58:15 -0500213#define DIT_IMPLEMENTED ULL(1)
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000214
215#define ID_AA64PFR0_CSV2_SHIFT U(56)
216#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
217#define ID_AA64PFR0_CSV2_LENGTH U(4)
Sona Mathew9e51f152024-03-11 15:58:15 -0500218#define CSV2_2_IMPLEMENTED ULL(0x2)
219#define CSV2_3_IMPLEMENTED ULL(0x3)
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000220
Zelalem Aweke81c272b2021-07-08 16:51:14 -0500221#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
222#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
223#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
Sona Mathew9e51f152024-03-11 15:58:15 -0500224#define RME_NOT_IMPLEMENTED ULL(0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100225
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000226#define ID_AA64PFR0_RAS_SHIFT U(28)
227#define ID_AA64PFR0_RAS_MASK ULL(0xf)
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000228#define ID_AA64PFR0_RAS_LENGTH U(4)
229
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100230/* Exception level handling */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100231#define EL_IMPL_NONE ULL(0)
232#define EL_IMPL_A64ONLY ULL(1)
233#define EL_IMPL_A64_A32 ULL(2)
Jeenu Viswambharanf4c8aa92017-02-21 14:40:44 +0000234
Arvind Ram Prakash83271d52024-05-22 15:24:00 -0500235/* ID_AA64DFR0_EL1.DebugVer definitions */
236#define ID_AA64DFR0_DEBUGVER_SHIFT U(0)
237#define ID_AA64DFR0_DEBUGVER_MASK ULL(0xf)
238#define DEBUGVER_V8P9_IMPLEMENTED ULL(0xb)
239
Manish V Badarkhe2031d612021-07-07 16:27:10 +0100240/* ID_AA64DFR0_EL1.TraceVer definitions */
241#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
242#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
Manish V Badarkhe2031d612021-07-07 16:27:10 +0100243#define ID_AA64DFR0_TRACEVER_LENGTH U(4)
Sona Mathew9e51f152024-03-11 15:58:15 -0500244
Manish V Badarkhe5de20ec2021-07-18 02:26:27 +0100245#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
246#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
Manish V Badarkhe5de20ec2021-07-18 02:26:27 +0100247#define ID_AA64DFR0_TRACEFILT_LENGTH U(4)
Sona Mathew9e51f152024-03-11 15:58:15 -0500248#define TRACEFILT_IMPLEMENTED ULL(1)
249
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000250#define ID_AA64DFR0_PMUVER_LENGTH U(4)
251#define ID_AA64DFR0_PMUVER_SHIFT U(8)
252#define ID_AA64DFR0_PMUVER_MASK U(0xf)
253#define ID_AA64DFR0_PMUVER_PMUV3 U(1)
Andre Przywara515d2d42024-03-07 17:40:55 +0000254#define ID_AA64DFR0_PMUVER_PMUV3P8 U(8)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000255#define ID_AA64DFR0_PMUVER_IMP_DEF U(0xf)
Manish V Badarkhe2031d612021-07-07 16:27:10 +0100256
Manish Pandey30f05b42024-01-09 15:55:20 +0000257/* ID_AA64DFR0_EL1.SEBEP definitions */
258#define ID_AA64DFR0_SEBEP_SHIFT U(24)
259#define ID_AA64DFR0_SEBEP_MASK ULL(0xf)
260#define SEBEP_IMPLEMENTED ULL(1)
261
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100262/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000263#define ID_AA64DFR0_PMS_SHIFT U(32)
264#define ID_AA64DFR0_PMS_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500265#define SPE_IMPLEMENTED ULL(0x1)
266#define SPE_NOT_IMPLEMENTED ULL(0x0)
Achin Guptadf373732015-09-03 14:18:02 +0100267
Manish V Badarkhe813524e2021-07-02 09:10:56 +0100268/* ID_AA64DFR0_EL1.TraceBuffer definitions */
269#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
270#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500271#define TRACEBUFFER_IMPLEMENTED ULL(1)
Manish V Badarkhe813524e2021-07-02 09:10:56 +0100272
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000273/* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
274#define ID_AA64DFR0_MTPMU_SHIFT U(48)
275#define ID_AA64DFR0_MTPMU_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500276#define MTPMU_IMPLEMENTED ULL(1)
277#define MTPMU_NOT_IMPLEMENTED ULL(15)
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000278
johpow01744ad972022-01-28 17:06:20 -0600279/* ID_AA64DFR0_EL1.BRBE definitions */
280#define ID_AA64DFR0_BRBE_SHIFT U(52)
281#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500282#define BRBE_IMPLEMENTED ULL(1)
johpow01744ad972022-01-28 17:06:20 -0600283
Manish Pandey30f05b42024-01-09 15:55:20 +0000284/* ID_AA64DFR1_EL1 definitions */
285#define ID_AA64DFR1_EBEP_SHIFT U(48)
286#define ID_AA64DFR1_EBEP_MASK ULL(0xf)
287#define EBEP_IMPLEMENTED ULL(1)
288
Tomas Pilar7c802c72020-10-28 15:34:12 +0000289/* ID_AA64ISAR0_EL1 definitions */
johpow01dc78e622021-07-08 14:14:00 -0500290#define ID_AA64ISAR0_RNDR_SHIFT U(60)
291#define ID_AA64ISAR0_RNDR_MASK ULL(0xf)
Tomas Pilar7c802c72020-10-28 15:34:12 +0000292
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000293/* ID_AA64ISAR1_EL1 definitions */
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000294#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
295
Andre Przywara19d52a82024-08-09 17:04:22 +0100296#define ID_AA64ISAR1_LS64_SHIFT U(60)
297#define ID_AA64ISAR1_LS64_MASK ULL(0xf)
298#define LS64_ACCDATA_IMPLEMENTED ULL(0x3)
299#define LS64_V_IMPLEMENTED ULL(0x2)
300#define LS64_IMPLEMENTED ULL(0x1)
301#define LS64_NOT_IMPLEMENTED ULL(0x0)
302
303#define ID_AA64ISAR1_SB_SHIFT U(36)
304#define ID_AA64ISAR1_SB_MASK ULL(0xf)
305#define SB_IMPLEMENTED ULL(0x1)
306#define SB_NOT_IMPLEMENTED ULL(0x0)
307
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000308#define ID_AA64ISAR1_GPI_SHIFT U(28)
309#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
310#define ID_AA64ISAR1_GPA_SHIFT U(24)
311#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
312
313#define ID_AA64ISAR1_API_SHIFT U(8)
314#define ID_AA64ISAR1_API_MASK ULL(0xf)
315#define ID_AA64ISAR1_APA_SHIFT U(4)
316#define ID_AA64ISAR1_APA_MASK ULL(0xf)
317
Juan Pablo Conde9ff5f752022-06-29 17:44:43 -0400318/* ID_AA64ISAR2_EL1 definitions */
319#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
320
Maksims Svecovs4d0b6632023-03-24 13:05:09 +0000321/* ID_AA64PFR2_EL1 definitions */
322#define ID_AA64PFR2_EL1 S3_0_C0_C4_2
323
Juan Pablo Conde9ff5f752022-06-29 17:44:43 -0400324#define ID_AA64ISAR2_GPA3_SHIFT U(8)
325#define ID_AA64ISAR2_GPA3_MASK ULL(0xf)
326
327#define ID_AA64ISAR2_APA3_SHIFT U(12)
328#define ID_AA64ISAR2_APA3_MASK ULL(0xf)
329
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000330/* ID_AA64MMFR0_EL1 definitions */
331#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
332#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
333
Varun Wadekar030567e2017-05-25 18:04:48 -0700334#define PARANGE_0000 U(32)
335#define PARANGE_0001 U(36)
336#define PARANGE_0010 U(40)
337#define PARANGE_0011 U(42)
338#define PARANGE_0100 U(44)
339#define PARANGE_0101 U(48)
Antonio Nino Diaz6504b2c2017-11-17 09:52:53 +0000340#define PARANGE_0110 U(52)
Govindraj Raja30655132024-09-06 15:43:43 +0100341#define PARANGE_0111 U(56)
Antonio Nino Diaz00296242016-12-13 15:28:54 +0000342
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500343#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
344#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500345#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
346#define ECV_IMPLEMENTED ULL(0x1)
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500347
Jimmy Brisson110ee432020-04-16 10:47:56 -0500348#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
349#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
Arvind Ram Prakash33e6aaa2024-06-06 11:33:37 -0500350#define FGT2_IMPLEMENTED ULL(0x2)
Sona Mathew9e51f152024-03-11 15:58:15 -0500351#define FGT_IMPLEMENTED ULL(0x1)
352#define FGT_NOT_IMPLEMENTED ULL(0x0)
Jimmy Brisson110ee432020-04-16 10:47:56 -0500353
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100354#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100355#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100356
357#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100358#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100359
360#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100361#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500362#define TGRAN16_IMPLEMENTED ULL(0x1)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100363
johpow016cac7242020-04-22 14:05:13 -0500364/* ID_AA64MMFR1_EL1 definitions */
365#define ID_AA64MMFR1_EL1_TWED_SHIFT U(32)
366#define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500367#define TWED_IMPLEMENTED ULL(0x1)
johpow016cac7242020-04-22 14:05:13 -0500368
Alexei Fedorova83103c2020-11-25 14:07:05 +0000369#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
370#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500371#define PAN_IMPLEMENTED ULL(0x1)
372#define PAN2_IMPLEMENTED ULL(0x2)
373#define PAN3_IMPLEMENTED ULL(0x3)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000374
Daniel Boulby37596fc2020-11-25 16:36:46 +0000375#define ID_AA64MMFR1_EL1_VHE_SHIFT U(8)
376#define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf)
377
johpow01dc78e622021-07-08 14:14:00 -0500378#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
379#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500380#define HCX_IMPLEMENTED ULL(0x1)
johpow01cb4ec472021-08-04 19:38:18 -0500381
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000382/* ID_AA64MMFR2_EL1 definitions */
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000383#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Sathees Balyacedfa042019-01-25 11:36:01 +0000384
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000385#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
386#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
Sathees Balyacedfa042019-01-25 11:36:01 +0000387
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000388#define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20)
389#define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf)
390#define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4)
johpow01d0ec1cc2021-12-01 13:18:30 -0600391
Manish Pandey30f05b42024-01-09 15:55:20 +0000392#define ID_AA64MMFR2_EL1_UAO_SHIFT U(4)
393#define ID_AA64MMFR2_EL1_UAO_MASK ULL(0xf)
394
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000395#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
396#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
397
398#define ID_AA64MMFR2_EL1_NV_SHIFT U(24)
399#define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500400#define NV2_IMPLEMENTED ULL(0x2)
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000401
Mark Brownd3331602023-03-14 20:13:03 +0000402/* ID_AA64MMFR3_EL1 definitions */
403#define ID_AA64MMFR3_EL1 S3_0_C0_C7_3
404
Govindraj Raja30655132024-09-06 15:43:43 +0100405#define ID_AA64MMFR3_EL1_D128_SHIFT U(32)
406#define ID_AA64MMFR3_EL1_D128_MASK ULL(0xf)
407#define D128_IMPLEMENTED ULL(0x1)
408
Mark Brown062b6c62023-03-14 20:48:43 +0000409#define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20)
410#define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf)
411
412#define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16)
413#define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf)
414
415#define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12)
416#define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf)
417
418#define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8)
419#define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf)
420
Jayanth Dodderi Chidanand4ec4e542024-09-06 13:49:31 +0100421#define ID_AA64MMFR3_EL1_SCTLR2_SHIFT U(4)
422#define ID_AA64MMFR3_EL1_SCTLR2_MASK ULL(0xf)
423#define SCTLR2_IMPLEMENTED ULL(1)
424
Mark Brownd3331602023-03-14 20:13:03 +0000425#define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0)
426#define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf)
427
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000428/* ID_AA64PFR1_EL1 definitions */
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000429
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100430#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
431#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500432#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100433
Manish Pandey30f05b42024-01-09 15:55:20 +0000434#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
435#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -0500436#define SSBS_NOT_IMPLEMENTED ULL(0) /* No architectural SSBS support */
Manish Pandey30f05b42024-01-09 15:55:20 +0000437
Soby Mathewb7e398d2019-07-12 09:23:38 +0100438#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
439#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
440
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400441#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
442#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK U(0xf)
443
Manish Pandey30f05b42024-01-09 15:55:20 +0000444#define ID_AA64PFR1_EL1_NMI_SHIFT U(36)
445#define ID_AA64PFR1_EL1_NMI_MASK ULL(0xf)
446#define NMI_IMPLEMENTED ULL(1)
447
448#define ID_AA64PFR1_EL1_GCS_SHIFT U(44)
449#define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf)
450#define GCS_IMPLEMENTED ULL(1)
451
Jayanth Dodderi Chidanand6d0433f2024-09-05 22:24:04 +0100452#define ID_AA64PFR1_EL1_THE_SHIFT U(48)
453#define ID_AA64PFR1_EL1_THE_MASK ULL(0xf)
454#define THE_IMPLEMENTED ULL(1)
455
Sona Mathew9e51f152024-03-11 15:58:15 -0500456#define RNG_TRAP_IMPLEMENTED ULL(0x1)
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400457
Maksims Svecovs4d0b6632023-03-24 13:05:09 +0000458/* ID_AA64PFR2_EL1 definitions */
459#define ID_AA64PFR2_EL1_MTEPERM_SHIFT U(0)
460#define ID_AA64PFR2_EL1_MTEPERM_MASK ULL(0xf)
461
462#define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT U(4)
463#define ID_AA64PFR2_EL1_MTESTOREONLY_MASK ULL(0xf)
464
465#define ID_AA64PFR2_EL1_MTEFAR_SHIFT U(8)
466#define ID_AA64PFR2_EL1_MTEFAR_MASK ULL(0xf)
467
Andre Przywara6503ff22023-01-27 12:25:49 +0000468#define VDISR_EL2 S3_4_C12_C1_1
469#define VSESR_EL2 S3_4_C5_C2_3
470
Alexei Fedorov0563ab02020-12-01 13:22:25 +0000471/* Memory Tagging Extension is not implemented */
472#define MTE_UNIMPLEMENTED U(0)
473/* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
474#define MTE_IMPLEMENTED_EL0 U(1)
475/* FEAT_MTE2: Full MTE is implemented */
476#define MTE_IMPLEMENTED_ELX U(2)
477/*
478 * FEAT_MTE3: MTE is implemented with support for
479 * asymmetric Tag Check Fault handling
480 */
481#define MTE_IMPLEMENTED_ASY U(3)
Soby Mathewb7e398d2019-07-12 09:23:38 +0100482
Alexei Fedorovdbcc44a2020-05-26 13:16:41 +0100483#define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16)
484#define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf)
485
Jayanth Dodderi Chidanand45007ac2023-03-06 23:56:14 +0000486#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
487#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
Juan Pablo Conde0bbd4322023-08-14 16:20:52 -0500488#define ID_AA64PFR1_EL1_SME_WIDTH U(4)
Sona Mathew9e51f152024-03-11 15:58:15 -0500489#define SME_IMPLEMENTED ULL(0x1)
490#define SME2_IMPLEMENTED ULL(0x2)
491#define SME_NOT_IMPLEMENTED ULL(0x0)
johpow01dc78e622021-07-08 14:14:00 -0500492
Achin Gupta4f6ad662013-10-25 09:08:21 +0100493/* ID_PFR1_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700494#define ID_PFR1_VIRTEXT_SHIFT U(12)
495#define ID_PFR1_VIRTEXT_MASK U(0xf)
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +0100496#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
Achin Gupta4f6ad662013-10-25 09:08:21 +0100497 & ID_PFR1_VIRTEXT_MASK)
498
499/* SCTLR definitions */
David Cunado18f2efd2017-04-13 22:38:29 +0100500#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekar030567e2017-05-25 18:04:48 -0700501 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
502 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100503
John Powell3443a702020-03-20 14:21:05 -0500504#define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
505 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
Alexei Fedorova83103c2020-11-25 14:07:05 +0000506
Jens Wiklanderae213ce2014-09-04 10:23:27 +0200507#define SCTLR_AARCH32_EL1_RES1 \
Varun Wadekar030567e2017-05-25 18:04:48 -0700508 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
509 (U(1) << 4) | (U(1) << 3))
Jens Wiklanderae213ce2014-09-04 10:23:27 +0200510
David Cunado18f2efd2017-04-13 22:38:29 +0100511#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
512 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
513 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
514
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000515#define SCTLR_M_BIT (ULL(1) << 0)
516#define SCTLR_A_BIT (ULL(1) << 1)
517#define SCTLR_C_BIT (ULL(1) << 2)
518#define SCTLR_SA_BIT (ULL(1) << 3)
519#define SCTLR_SA0_BIT (ULL(1) << 4)
520#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000521#define SCTLR_nAA_BIT (ULL(1) << 6)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000522#define SCTLR_ITD_BIT (ULL(1) << 7)
523#define SCTLR_SED_BIT (ULL(1) << 8)
524#define SCTLR_UMA_BIT (ULL(1) << 9)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000525#define SCTLR_EnRCTX_BIT (ULL(1) << 10)
526#define SCTLR_EOS_BIT (ULL(1) << 11)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000527#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100528#define SCTLR_EnDB_BIT (ULL(1) << 13)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000529#define SCTLR_DZE_BIT (ULL(1) << 14)
530#define SCTLR_UCT_BIT (ULL(1) << 15)
531#define SCTLR_NTWI_BIT (ULL(1) << 16)
532#define SCTLR_NTWE_BIT (ULL(1) << 18)
533#define SCTLR_WXN_BIT (ULL(1) << 19)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000534#define SCTLR_TSCXT_BIT (ULL(1) << 20)
Louis Mayencourt5f5d1ed2019-02-20 12:11:41 +0000535#define SCTLR_IESB_BIT (ULL(1) << 21)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000536#define SCTLR_EIS_BIT (ULL(1) << 22)
537#define SCTLR_SPAN_BIT (ULL(1) << 23)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000538#define SCTLR_E0E_BIT (ULL(1) << 24)
539#define SCTLR_EE_BIT (ULL(1) << 25)
540#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100541#define SCTLR_EnDA_BIT (ULL(1) << 27)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000542#define SCTLR_nTLSMD_BIT (ULL(1) << 28)
543#define SCTLR_LSMAOE_BIT (ULL(1) << 29)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100544#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000545#define SCTLR_EnIA_BIT (ULL(1) << 31)
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100546#define SCTLR_BT0_BIT (ULL(1) << 35)
547#define SCTLR_BT1_BIT (ULL(1) << 36)
548#define SCTLR_BT_BIT (ULL(1) << 36)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000549#define SCTLR_ITFSB_BIT (ULL(1) << 37)
550#define SCTLR_TCF0_SHIFT U(38)
551#define SCTLR_TCF0_MASK ULL(3)
johpow01dc78e622021-07-08 14:14:00 -0500552#define SCTLR_ENTP2_BIT (ULL(1) << 60)
Manish Pandey30f05b42024-01-09 15:55:20 +0000553#define SCTLR_SPINTMASK_BIT (ULL(1) << 62)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000554
555/* Tag Check Faults in EL0 have no effect on the PE */
556#define SCTLR_TCF0_NO_EFFECT U(0)
557/* Tag Check Faults in EL0 cause a synchronous exception */
558#define SCTLR_TCF0_SYNC U(1)
559/* Tag Check Faults in EL0 are asynchronously accumulated */
560#define SCTLR_TCF0_ASYNC U(2)
561/*
562 * Tag Check Faults in EL0 cause a synchronous exception on reads,
563 * and are asynchronously accumulated on writes
564 */
565#define SCTLR_TCF0_SYNCR_ASYNCW U(3)
566
567#define SCTLR_TCF_SHIFT U(40)
568#define SCTLR_TCF_MASK ULL(3)
569
570/* Tag Check Faults in EL1 have no effect on the PE */
571#define SCTLR_TCF_NO_EFFECT U(0)
572/* Tag Check Faults in EL1 cause a synchronous exception */
573#define SCTLR_TCF_SYNC U(1)
574/* Tag Check Faults in EL1 are asynchronously accumulated */
575#define SCTLR_TCF_ASYNC U(2)
576/*
577 * Tag Check Faults in EL1 cause a synchronous exception on reads,
578 * and are asynchronously accumulated on writes
579 */
580#define SCTLR_TCF_SYNCR_ASYNCW U(3)
581
582#define SCTLR_ATA0_BIT (ULL(1) << 42)
583#define SCTLR_ATA_BIT (ULL(1) << 43)
Daniel Boulby37596fc2020-11-25 16:36:46 +0000584#define SCTLR_DSSBS_SHIFT U(44)
585#define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000586#define SCTLR_TWEDEn_BIT (ULL(1) << 45)
587#define SCTLR_TWEDEL_SHIFT U(46)
588#define SCTLR_TWEDEL_MASK ULL(0xf)
589#define SCTLR_EnASR_BIT (ULL(1) << 54)
590#define SCTLR_EnAS0_BIT (ULL(1) << 55)
591#define SCTLR_EnALS_BIT (ULL(1) << 56)
592#define SCTLR_EPAN_BIT (ULL(1) << 57)
David Cunado18f2efd2017-04-13 22:38:29 +0100593#define SCTLR_RESET_VAL SCTLR_EL3_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100594
Alexei Fedorova83103c2020-11-25 14:07:05 +0000595/* CPACR_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700596#define CPACR_EL1_FPEN(x) ((x) << 20)
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500597#define CPACR_EL1_FP_TRAP_EL0 UL(0x1)
598#define CPACR_EL1_FP_TRAP_ALL UL(0x2)
599#define CPACR_EL1_FP_TRAP_NONE UL(0x3)
Jayanth Dodderi Chidanand03d3c0d2022-11-08 10:31:07 +0000600#define CPACR_EL1_SMEN_SHIFT U(24)
601#define CPACR_EL1_SMEN_MASK ULL(0x3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100602
603/* SCR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700604#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
Zelalem Aweke81c272b2021-07-08 16:51:14 -0500605#define SCR_NSE_SHIFT U(62)
Arvind Ram Prakash33e6aaa2024-06-06 11:33:37 -0500606#define SCR_FGTEN2_BIT (UL(1) << 59)
Zelalem Aweke81c272b2021-07-08 16:51:14 -0500607#define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT)
608#define SCR_GPF_BIT (UL(1) << 48)
Govindraj Raja30655132024-09-06 15:43:43 +0100609#define SCR_D128En_BIT (UL(1) << 47)
johpow016cac7242020-04-22 14:05:13 -0500610#define SCR_TWEDEL_SHIFT U(30)
611#define SCR_TWEDEL_MASK ULL(0xf)
Mark Brown062b6c62023-03-14 20:48:43 +0000612#define SCR_PIEN_BIT (UL(1) << 45)
Jayanth Dodderi Chidanand4ec4e542024-09-06 13:49:31 +0100613#define SCR_SCTLR2En_BIT (UL(1) << 44)
Mark Brownd3331602023-03-14 20:13:03 +0000614#define SCR_TCR2EN_BIT (UL(1) << 43)
Jayanth Dodderi Chidanand6d0433f2024-09-05 22:24:04 +0100615#define SCR_RCWMASKEn_BIT (UL(1) << 42)
Andre Przywara19d52a82024-08-09 17:04:22 +0100616#define SCR_ENTP2_SHIFT U(41)
617#define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT)
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400618#define SCR_TRNDR_BIT (UL(1) << 40)
Mark Brown688ab572023-03-14 21:33:04 +0000619#define SCR_GCSEn_BIT (UL(1) << 39)
johpow01dc78e622021-07-08 14:14:00 -0500620#define SCR_HXEn_BIT (UL(1) << 38)
Andre Przywara19d52a82024-08-09 17:04:22 +0100621#define SCR_ADEn_BIT (UL(1) << 37)
622#define SCR_EnAS0_BIT (UL(1) << 36)
John Powella4c39452022-03-29 00:25:59 -0500623#define SCR_AMVOFFEN_SHIFT U(35)
624#define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT)
johpow016cac7242020-04-22 14:05:13 -0500625#define SCR_TWEDEn_BIT (UL(1) << 29)
johpow01873d4242020-10-02 13:41:11 -0500626#define SCR_ECVEN_BIT (UL(1) << 28)
627#define SCR_FGTEN_BIT (UL(1) << 27)
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500628#define SCR_ATA_BIT (UL(1) << 26)
Zelalem Aweke77c27752021-07-09 14:20:03 -0500629#define SCR_EnSCXT_BIT (UL(1) << 25)
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500630#define SCR_FIEN_BIT (UL(1) << 21)
631#define SCR_EEL2_BIT (UL(1) << 18)
632#define SCR_API_BIT (UL(1) << 17)
633#define SCR_APK_BIT (UL(1) << 16)
634#define SCR_TERR_BIT (UL(1) << 15)
635#define SCR_TWE_BIT (UL(1) << 13)
636#define SCR_TWI_BIT (UL(1) << 12)
637#define SCR_ST_BIT (UL(1) << 11)
638#define SCR_RW_BIT (UL(1) << 10)
639#define SCR_SIF_BIT (UL(1) << 9)
640#define SCR_HCE_BIT (UL(1) << 8)
641#define SCR_SMD_BIT (UL(1) << 7)
642#define SCR_EA_BIT (UL(1) << 3)
643#define SCR_FIQ_BIT (UL(1) << 2)
644#define SCR_IRQ_BIT (UL(1) << 1)
645#define SCR_NS_BIT (UL(1) << 0)
johpow01dc78e622021-07-08 14:14:00 -0500646#define SCR_VALID_BIT_MASK U(0x24000002F8F)
David Cunado18f2efd2017-04-13 22:38:29 +0100647#define SCR_RESET_VAL SCR_RES1_BITS
Achin Gupta4f6ad662013-10-25 09:08:21 +0100648
David Cunado18f2efd2017-04-13 22:38:29 +0100649/* MDCR_EL3 definitions */
Arvind Ram Prakash83271d52024-05-22 15:24:00 -0500650#define MDCR_EBWE_BIT (ULL(1) << 43)
Boyan Karatotev9890eab2024-10-18 11:02:54 +0100651#define MDCR_E3BREC (ULL(1) << 38)
652#define MDCR_E3BREW (ULL(1) << 37)
Alexei Fedorov12f6c062021-05-14 11:21:56 +0100653#define MDCR_EnPMSN_BIT (ULL(1) << 36)
654#define MDCR_MPMX_BIT (ULL(1) << 35)
655#define MDCR_MCCD_BIT (ULL(1) << 34)
johpow01744ad972022-01-28 17:06:20 -0600656#define MDCR_SBRBE_SHIFT U(32)
657#define MDCR_SBRBE_MASK ULL(0x3)
Manish V Badarkhe40ff9072021-06-23 20:02:39 +0100658#define MDCR_NSTB(x) ((x) << 24)
659#define MDCR_NSTB_EL1 ULL(0x3)
Boyan Karatotevece8f7d2023-02-13 16:32:47 +0000660#define MDCR_NSTBE_BIT (ULL(1) << 26)
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000661#define MDCR_MTPME_BIT (ULL(1) << 28)
Alexei Fedorov12f6c062021-05-14 11:21:56 +0100662#define MDCR_TDCC_BIT (ULL(1) << 27)
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100663#define MDCR_SCCD_BIT (ULL(1) << 23)
Alexei Fedorov12f6c062021-05-14 11:21:56 +0100664#define MDCR_EPMAD_BIT (ULL(1) << 21)
665#define MDCR_EDAD_BIT (ULL(1) << 20)
666#define MDCR_TTRF_BIT (ULL(1) << 19)
667#define MDCR_STE_BIT (ULL(1) << 18)
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100668#define MDCR_SPME_BIT (ULL(1) << 17)
669#define MDCR_SDD_BIT (ULL(1) << 16)
dp-arm85e93ba2017-02-08 11:51:50 +0000670#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000671#define MDCR_SPD32_LEGACY ULL(0x0)
672#define MDCR_SPD32_DISABLE ULL(0x2)
673#define MDCR_SPD32_ENABLE ULL(0x3)
dp-armd832aee2017-05-23 09:32:49 +0100674#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000675#define MDCR_NSPB_EL1 ULL(0x3)
Boyan Karatotev99506fa2023-02-13 16:38:37 +0000676#define MDCR_NSPBE_BIT (ULL(1) << 11)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000677#define MDCR_TDOSA_BIT (ULL(1) << 10)
678#define MDCR_TDA_BIT (ULL(1) << 9)
679#define MDCR_TPM_BIT (ULL(1) << 6)
Boyan Karatotev33815eb2023-06-15 14:46:20 +0100680#define MDCR_EL3_RESET_VAL MDCR_MTPME_BIT
dp-arm85e93ba2017-02-08 11:51:50 +0000681
David Cunado18f2efd2017-04-13 22:38:29 +0100682/* MDCR_EL2 definitions */
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000683#define MDCR_EL2_MTPME (U(1) << 28)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000684#define MDCR_EL2_HLP_BIT (U(1) << 26)
Manish V Badarkhe40ff9072021-06-23 20:02:39 +0100685#define MDCR_EL2_E2TB(x) ((x) << 24)
686#define MDCR_EL2_E2TB_EL1 U(0x3)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000687#define MDCR_EL2_HCCD_BIT (U(1) << 23)
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100688#define MDCR_EL2_TTRF (U(1) << 19)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000689#define MDCR_EL2_HPMD_BIT (U(1) << 17)
dp-armd832aee2017-05-23 09:32:49 +0100690#define MDCR_EL2_TPMS (U(1) << 14)
691#define MDCR_EL2_E2PB(x) ((x) << 12)
692#define MDCR_EL2_E2PB_EL1 U(0x3)
David Cunado18f2efd2017-04-13 22:38:29 +0100693#define MDCR_EL2_TDRA_BIT (U(1) << 11)
694#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
695#define MDCR_EL2_TDA_BIT (U(1) << 9)
696#define MDCR_EL2_TDE_BIT (U(1) << 8)
697#define MDCR_EL2_HPME_BIT (U(1) << 7)
698#define MDCR_EL2_TPM_BIT (U(1) << 6)
699#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000700#define MDCR_EL2_HPMN_MASK U(0x1f)
David Cunado18f2efd2017-04-13 22:38:29 +0100701#define MDCR_EL2_RESET_VAL U(0x0)
702
703/* HSTR_EL2 definitions */
704#define HSTR_EL2_RESET_VAL U(0x0)
705#define HSTR_EL2_T_MASK U(0xff)
706
707/* CNTHP_CTL_EL2 definitions */
708#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
709#define CNTHP_CTL_RESET_VAL U(0x0)
710
711/* VTTBR_EL2 definitions */
712#define VTTBR_RESET_VAL ULL(0x0)
713#define VTTBR_VMID_MASK ULL(0xff)
714#define VTTBR_VMID_SHIFT U(48)
715#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
716#define VTTBR_BADDR_SHIFT U(0)
dp-arm85e93ba2017-02-08 11:51:50 +0000717
Achin Gupta4f6ad662013-10-25 09:08:21 +0100718/* HCR definitions */
Gary Morrison5fb061e2021-01-27 13:08:47 -0600719#define HCR_RESET_VAL ULL(0x0)
Chris Kay33b9be62021-05-26 11:58:23 +0100720#define HCR_AMVOFFEN_SHIFT U(51)
721#define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT)
Gary Morrison5fb061e2021-01-27 13:08:47 -0600722#define HCR_TEA_BIT (ULL(1) << 47)
Jeenu Viswambharan3ff4aaa2018-08-15 14:29:29 +0100723#define HCR_API_BIT (ULL(1) << 41)
724#define HCR_APK_BIT (ULL(1) << 40)
Manish V Badarkhe45aecff2020-04-28 04:53:32 +0100725#define HCR_E2H_BIT (ULL(1) << 34)
Gary Morrison5fb061e2021-01-27 13:08:47 -0600726#define HCR_HCD_BIT (ULL(1) << 29)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000727#define HCR_TGE_BIT (ULL(1) << 27)
Varun Wadekar030567e2017-05-25 18:04:48 -0700728#define HCR_RW_SHIFT U(31)
729#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
Gary Morrison5fb061e2021-01-27 13:08:47 -0600730#define HCR_TWE_BIT (ULL(1) << 14)
731#define HCR_TWI_BIT (ULL(1) << 13)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100732#define HCR_AMO_BIT (ULL(1) << 5)
733#define HCR_IMO_BIT (ULL(1) << 4)
734#define HCR_FMO_BIT (ULL(1) << 3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100735
Gerald Lejeune6b836cf2016-03-22 11:11:46 +0100736/* ISR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700737#define ISR_A_SHIFT U(8)
738#define ISR_I_SHIFT U(7)
739#define ISR_F_SHIFT U(6)
Gerald Lejeune6b836cf2016-03-22 11:11:46 +0100740
Achin Gupta4f6ad662013-10-25 09:08:21 +0100741/* CNTHCTL_EL2 definitions */
David Cunado18f2efd2017-04-13 22:38:29 +0100742#define CNTHCTL_RESET_VAL U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -0700743#define EVNTEN_BIT (U(1) << 2)
744#define EL1PCEN_BIT (U(1) << 1)
745#define EL1PCTEN_BIT (U(1) << 0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100746
747/* CNTKCTL_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700748#define EL0PTEN_BIT (U(1) << 9)
749#define EL0VTEN_BIT (U(1) << 8)
750#define EL0PCTEN_BIT (U(1) << 0)
751#define EL0VCTEN_BIT (U(1) << 1)
752#define EVNTEN_BIT (U(1) << 2)
753#define EVNTDIR_BIT (U(1) << 3)
754#define EVNTI_SHIFT U(4)
755#define EVNTI_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100756
757/* CPTR_EL3 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700758#define TCPAC_BIT (U(1) << 31)
Chris Kay33b9be62021-05-26 11:58:23 +0100759#define TAM_SHIFT U(30)
760#define TAM_BIT (U(1) << TAM_SHIFT)
Varun Wadekar030567e2017-05-25 18:04:48 -0700761#define TTA_BIT (U(1) << 20)
johpow01dc78e622021-07-08 14:14:00 -0500762#define ESM_BIT (U(1) << 12)
Varun Wadekar030567e2017-05-25 18:04:48 -0700763#define TFP_BIT (U(1) << 10)
David Cunado1a853372017-10-20 11:30:57 +0100764#define CPTR_EZ_BIT (U(1) << 8)
johpow01dc78e622021-07-08 14:14:00 -0500765#define CPTR_EL3_RESET_VAL ((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \
766 ~(CPTR_EZ_BIT | ESM_BIT))
David Cunado18f2efd2017-04-13 22:38:29 +0100767
768/* CPTR_EL2 definitions */
769#define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
770#define CPTR_EL2_TCPAC_BIT (U(1) << 31)
Chris Kay33b9be62021-05-26 11:58:23 +0100771#define CPTR_EL2_TAM_SHIFT U(30)
772#define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT)
johpow01dc78e622021-07-08 14:14:00 -0500773#define CPTR_EL2_SMEN_MASK ULL(0x3)
774#define CPTR_EL2_SMEN_SHIFT U(24)
David Cunado18f2efd2017-04-13 22:38:29 +0100775#define CPTR_EL2_TTA_BIT (U(1) << 20)
johpow01dc78e622021-07-08 14:14:00 -0500776#define CPTR_EL2_TSM_BIT (U(1) << 12)
David Cunado18f2efd2017-04-13 22:38:29 +0100777#define CPTR_EL2_TFP_BIT (U(1) << 10)
David Cunado1a853372017-10-20 11:30:57 +0100778#define CPTR_EL2_TZ_BIT (U(1) << 8)
David Cunado18f2efd2017-04-13 22:38:29 +0100779#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100780
Manish Pandey28bbbf32021-10-06 17:28:09 +0100781/* VTCR_EL2 definitions */
johpow01dc78e622021-07-08 14:14:00 -0500782#define VTCR_RESET_VAL U(0x0)
783#define VTCR_EL2_MSA (U(1) << 31)
Manish Pandey28bbbf32021-10-06 17:28:09 +0100784
Achin Gupta4f6ad662013-10-25 09:08:21 +0100785/* CPSR/SPSR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700786#define DAIF_FIQ_BIT (U(1) << 0)
787#define DAIF_IRQ_BIT (U(1) << 1)
788#define DAIF_ABT_BIT (U(1) << 2)
789#define DAIF_DBG_BIT (U(1) << 3)
Manish Pandey30f05b42024-01-09 15:55:20 +0000790#define SPSR_V_BIT (U(1) << 28)
791#define SPSR_C_BIT (U(1) << 29)
792#define SPSR_Z_BIT (U(1) << 30)
793#define SPSR_N_BIT (U(1) << 31)
Varun Wadekar030567e2017-05-25 18:04:48 -0700794#define SPSR_DAIF_SHIFT U(6)
795#define SPSR_DAIF_MASK U(0xf)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100796
Varun Wadekar030567e2017-05-25 18:04:48 -0700797#define SPSR_AIF_SHIFT U(6)
798#define SPSR_AIF_MASK U(0x7)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100799
Varun Wadekar030567e2017-05-25 18:04:48 -0700800#define SPSR_E_SHIFT U(9)
801#define SPSR_E_MASK U(0x1)
802#define SPSR_E_LITTLE U(0x0)
803#define SPSR_E_BIG U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100804
Varun Wadekar030567e2017-05-25 18:04:48 -0700805#define SPSR_T_SHIFT U(5)
806#define SPSR_T_MASK U(0x1)
807#define SPSR_T_ARM U(0x0)
808#define SPSR_T_THUMB U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100809
Dimitris Papastamosa1781a22017-12-18 13:46:21 +0000810#define SPSR_M_SHIFT U(4)
811#define SPSR_M_MASK U(0x1)
812#define SPSR_M_AARCH64 U(0x0)
813#define SPSR_M_AARCH32 U(0x1)
Manish Pandey30f05b42024-01-09 15:55:20 +0000814#define SPSR_M_EL1H U(0x5)
Zelalem Aweke77c27752021-07-09 14:20:03 -0500815#define SPSR_M_EL2H U(0x9)
Dimitris Papastamosa1781a22017-12-18 13:46:21 +0000816
Alexei Fedorovb4292bc2020-03-03 13:31:58 +0000817#define SPSR_EL_SHIFT U(2)
818#define SPSR_EL_WIDTH U(2)
819
Manish Pandey30f05b42024-01-09 15:55:20 +0000820#define SPSR_BTYPE_SHIFT_AARCH64 U(10)
821#define SPSR_BTYPE_MASK_AARCH64 U(0x3)
822#define SPSR_SSBS_SHIFT_AARCH64 U(12)
Daniel Boulby37596fc2020-11-25 16:36:46 +0000823#define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64)
824#define SPSR_SSBS_SHIFT_AARCH32 U(23)
825#define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32)
Manish Pandey30f05b42024-01-09 15:55:20 +0000826#define SPSR_ALLINT_BIT_AARCH64 BIT_64(13)
827#define SPSR_IL_BIT BIT_64(20)
828#define SPSR_SS_BIT BIT_64(21)
Daniel Boulby37596fc2020-11-25 16:36:46 +0000829#define SPSR_PAN_BIT BIT_64(22)
Manish Pandey30f05b42024-01-09 15:55:20 +0000830#define SPSR_UAO_BIT_AARCH64 BIT_64(23)
Daniel Boulby37596fc2020-11-25 16:36:46 +0000831#define SPSR_DIT_BIT BIT(24)
Daniel Boulby37596fc2020-11-25 16:36:46 +0000832#define SPSR_TCO_BIT_AARCH64 BIT_64(25)
Manish Pandey30f05b42024-01-09 15:55:20 +0000833#define SPSR_PM_BIT_AARCH64 BIT_64(32)
834#define SPSR_PPEND_BIT BIT(33)
835#define SPSR_EXLOCK_BIT_AARCH64 BIT_64(34)
836#define SPSR_NZCV (SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT)
John Tsichritzisc250cc32019-07-23 11:12:41 +0100837
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100838#define DISABLE_ALL_EXCEPTIONS \
839 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000840#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
841
Yatharth Kochar07570d52016-11-14 12:01:04 +0000842/*
843 * RMR_EL3 definitions
844 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700845#define RMR_EL3_RR_BIT (U(1) << 1)
846#define RMR_EL3_AA64_BIT (U(1) << 0)
Yatharth Kochar07570d52016-11-14 12:01:04 +0000847
848/*
849 * HI-VECTOR address for AArch32 state
850 */
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000851#define HI_VECTOR_BASE U(0xFFFF0000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100852
853/*
Elyes Haouas1b491ee2023-02-13 09:14:48 +0100854 * TCR definitions
Achin Gupta4f6ad662013-10-25 09:08:21 +0100855 */
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000856#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Antonio Nino Diaz1a92a0e2018-08-07 19:59:49 +0100857#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Varun Wadekar030567e2017-05-25 18:04:48 -0700858#define TCR_EL1_IPS_SHIFT U(32)
Antonio Nino Diaz1a92a0e2018-08-07 19:59:49 +0100859#define TCR_EL2_PS_SHIFT U(16)
Varun Wadekar030567e2017-05-25 18:04:48 -0700860#define TCR_EL3_PS_SHIFT U(16)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100861
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100862#define TCR_TxSZ_MIN ULL(16)
863#define TCR_TxSZ_MAX ULL(39)
Sathees Balyacedfa042019-01-25 11:36:01 +0000864#define TCR_TxSZ_MAX_TTST ULL(48)
Antonio Nino Diaze8719552016-08-02 09:21:41 +0100865
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000866#define TCR_T0SZ_SHIFT U(0)
867#define TCR_T1SZ_SHIFT U(16)
868
Lin Ma73ad2572014-06-27 16:56:30 -0700869/* (internal) physical address size bits in EL3/EL1 */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100870#define TCR_PS_BITS_4GB ULL(0x0)
871#define TCR_PS_BITS_64GB ULL(0x1)
872#define TCR_PS_BITS_1TB ULL(0x2)
873#define TCR_PS_BITS_4TB ULL(0x3)
874#define TCR_PS_BITS_16TB ULL(0x4)
875#define TCR_PS_BITS_256TB ULL(0x5)
Lin Ma73ad2572014-06-27 16:56:30 -0700876
Varun Wadekar030567e2017-05-25 18:04:48 -0700877#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
878#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
879#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
880#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
881#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
882#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100883
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100884#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
885#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
886#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
887#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100888
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100889#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
890#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
891#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
892#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100893
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100894#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
895#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
896#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100897
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000898#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
899#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
900#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
901#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
902
903#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
904#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
905#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
906#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
907
908#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
909#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
910#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
911
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100912#define TCR_TG0_SHIFT U(14)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100913#define TCR_TG0_MASK ULL(3)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100914#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
915#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
916#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
917
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000918#define TCR_TG1_SHIFT U(30)
919#define TCR_TG1_MASK ULL(3)
920#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
921#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
922#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
923
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100924#define TCR_EPD0_BIT (ULL(1) << 7)
925#define TCR_EPD1_BIT (ULL(1) << 23)
Antonio Nino Diaz3388b382017-09-15 10:30:34 +0100926
Varun Wadekar030567e2017-05-25 18:04:48 -0700927#define MODE_SP_SHIFT U(0x0)
928#define MODE_SP_MASK U(0x1)
929#define MODE_SP_EL0 U(0x0)
930#define MODE_SP_ELX U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100931
Varun Wadekar030567e2017-05-25 18:04:48 -0700932#define MODE_RW_SHIFT U(0x4)
933#define MODE_RW_MASK U(0x1)
934#define MODE_RW_64 U(0x0)
935#define MODE_RW_32 U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100936
Varun Wadekar030567e2017-05-25 18:04:48 -0700937#define MODE_EL_SHIFT U(0x2)
938#define MODE_EL_MASK U(0x3)
Alexei Fedorovb4292bc2020-03-03 13:31:58 +0000939#define MODE_EL_WIDTH U(0x2)
Varun Wadekar030567e2017-05-25 18:04:48 -0700940#define MODE_EL3 U(0x3)
941#define MODE_EL2 U(0x2)
942#define MODE_EL1 U(0x1)
943#define MODE_EL0 U(0x0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100944
Varun Wadekar030567e2017-05-25 18:04:48 -0700945#define MODE32_SHIFT U(0)
946#define MODE32_MASK U(0xf)
947#define MODE32_usr U(0x0)
948#define MODE32_fiq U(0x1)
949#define MODE32_irq U(0x2)
950#define MODE32_svc U(0x3)
951#define MODE32_mon U(0x6)
952#define MODE32_abt U(0x7)
953#define MODE32_hyp U(0xa)
954#define MODE32_und U(0xb)
955#define MODE32_sys U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100956
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100957#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
958#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
959#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
960#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100961
John Tsichritzisc250cc32019-07-23 11:12:41 +0100962#define SPSR_64(el, sp, daif) \
963 (((MODE_RW_64 << MODE_RW_SHIFT) | \
964 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
965 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
966 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \
967 (~(SPSR_SSBS_BIT_AARCH64)))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100968
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100969#define SPSR_MODE32(mode, isa, endian, aif) \
John Tsichritzisc250cc32019-07-23 11:12:41 +0100970 (((MODE_RW_32 << MODE_RW_SHIFT) | \
Varun Wadekar030567e2017-05-25 18:04:48 -0700971 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
972 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
973 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
John Tsichritzisc250cc32019-07-23 11:12:41 +0100974 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \
975 (~(SPSR_SSBS_BIT_AARCH32)))
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100976
Dan Handleyce4c8202015-03-30 17:15:16 +0100977/*
Isla Mitchell9fce2722017-08-07 11:20:13 +0100978 * TTBR Definitions
979 */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100980#define TTBR_CNP_BIT ULL(0x1)
Isla Mitchell9fce2722017-08-07 11:20:13 +0100981
982/*
Dan Handleyce4c8202015-03-30 17:15:16 +0100983 * CTR_EL0 definitions
984 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700985#define CTR_CWG_SHIFT U(24)
986#define CTR_CWG_MASK U(0xf)
987#define CTR_ERG_SHIFT U(20)
988#define CTR_ERG_MASK U(0xf)
989#define CTR_DMINLINE_SHIFT U(16)
990#define CTR_DMINLINE_MASK U(0xf)
991#define CTR_L1IP_SHIFT U(14)
992#define CTR_L1IP_MASK U(0x3)
993#define CTR_IMINLINE_SHIFT U(0)
994#define CTR_IMINLINE_MASK U(0xf)
Dan Handleyce4c8202015-03-30 17:15:16 +0100995
Varun Wadekar030567e2017-05-25 18:04:48 -0700996#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100997
Achin Guptafa9c08b2014-05-09 12:00:17 +0100998/* Physical timer control register bit fields shifts and masks */
johpow01873d4242020-10-02 13:41:11 -0500999#define CNTP_CTL_ENABLE_SHIFT U(0)
1000#define CNTP_CTL_IMASK_SHIFT U(1)
1001#define CNTP_CTL_ISTATUS_SHIFT U(2)
Achin Guptafa9c08b2014-05-09 12:00:17 +01001002
johpow01873d4242020-10-02 13:41:11 -05001003#define CNTP_CTL_ENABLE_MASK U(1)
1004#define CNTP_CTL_IMASK_MASK U(1)
1005#define CNTP_CTL_ISTATUS_MASK U(1)
Achin Guptafa9c08b2014-05-09 12:00:17 +01001006
Varun Wadekardd4f0882018-06-18 16:15:51 -07001007/* Physical timer control macros */
1008#define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT)
1009#define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT)
1010
Achin Gupta4f6ad662013-10-25 09:08:21 +01001011/* Exception Syndrome register bits and bobs */
Varun Wadekar030567e2017-05-25 18:04:48 -07001012#define ESR_EC_SHIFT U(26)
1013#define ESR_EC_MASK U(0x3f)
1014#define ESR_EC_LENGTH U(6)
Justin Chadwell1f461972019-08-20 11:01:52 +01001015#define ESR_ISS_SHIFT U(0)
1016#define ESR_ISS_LENGTH U(25)
Manish Pandey30f05b42024-01-09 15:55:20 +00001017#define ESR_IL_BIT (U(1) << 25)
Varun Wadekar030567e2017-05-25 18:04:48 -07001018#define EC_UNKNOWN U(0x0)
1019#define EC_WFE_WFI U(0x1)
1020#define EC_AARCH32_CP15_MRC_MCR U(0x3)
1021#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
1022#define EC_AARCH32_CP14_MRC_MCR U(0x5)
1023#define EC_AARCH32_CP14_LDC_STC U(0x6)
1024#define EC_FP_SIMD U(0x7)
1025#define EC_AARCH32_CP10_MRC U(0x8)
1026#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
1027#define EC_ILLEGAL U(0xe)
1028#define EC_AARCH32_SVC U(0x11)
1029#define EC_AARCH32_HVC U(0x12)
1030#define EC_AARCH32_SMC U(0x13)
1031#define EC_AARCH64_SVC U(0x15)
1032#define EC_AARCH64_HVC U(0x16)
1033#define EC_AARCH64_SMC U(0x17)
1034#define EC_AARCH64_SYS U(0x18)
Manish Pandey6d22b082023-10-11 11:52:24 +01001035#define EC_IMP_DEF_EL3 U(0x1f)
Varun Wadekar030567e2017-05-25 18:04:48 -07001036#define EC_IABORT_LOWER_EL U(0x20)
1037#define EC_IABORT_CUR_EL U(0x21)
1038#define EC_PC_ALIGN U(0x22)
1039#define EC_DABORT_LOWER_EL U(0x24)
1040#define EC_DABORT_CUR_EL U(0x25)
1041#define EC_SP_ALIGN U(0x26)
1042#define EC_AARCH32_FP U(0x28)
1043#define EC_AARCH64_FP U(0x2c)
1044#define EC_SERROR U(0x2f)
Justin Chadwell1f461972019-08-20 11:01:52 +01001045#define EC_BRK U(0x3c)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001046
Jeenu Viswambharan76454ab2017-11-30 12:54:15 +00001047/*
1048 * External Abort bit in Instruction and Data Aborts synchronous exception
1049 * syndromes.
1050 */
1051#define ESR_ISS_EABORT_EA_BIT U(9)
1052
Varun Wadekar030567e2017-05-25 18:04:48 -07001053#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001054
Vignesh Radhakrishnana9e02602017-03-03 10:58:05 -08001055/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
Varun Wadekar030567e2017-05-25 18:04:48 -07001056#define RMR_RESET_REQUEST_SHIFT U(0x1)
1057#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Vignesh Radhakrishnana9e02602017-03-03 10:58:05 -08001058
Dan Handley5f0cdb02014-05-14 17:44:19 +01001059/*******************************************************************************
Antonio Nino Diaz0b64f4e2017-02-27 17:23:54 +00001060 * Definitions of register offsets, fields and macros for CPU system
1061 * instructions.
1062 ******************************************************************************/
1063
Varun Wadekar030567e2017-05-25 18:04:48 -07001064#define TLBI_ADDR_SHIFT U(12)
Antonio Nino Diaz0b64f4e2017-02-27 17:23:54 +00001065#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
1066#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
1067
1068/*******************************************************************************
Dan Handley5f0cdb02014-05-14 17:44:19 +01001069 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
1070 * system level implementation of the Generic Timer.
1071 ******************************************************************************/
Soby Mathew342d6222018-06-11 16:21:30 +01001072#define CNTCTLBASE_CNTFRQ U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -07001073#define CNTNSAR U(0x4)
1074#define CNTNSAR_NS_SHIFT(x) (x)
Dan Handley5f0cdb02014-05-14 17:44:19 +01001075
Varun Wadekar030567e2017-05-25 18:04:48 -07001076#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
1077#define CNTACR_RPCT_SHIFT U(0x0)
1078#define CNTACR_RVCT_SHIFT U(0x1)
1079#define CNTACR_RFRQ_SHIFT U(0x2)
1080#define CNTACR_RVOFF_SHIFT U(0x3)
1081#define CNTACR_RWVT_SHIFT U(0x4)
1082#define CNTACR_RWPT_SHIFT U(0x5)
Dan Handley5f0cdb02014-05-14 17:44:19 +01001083
Soby Mathew342d6222018-06-11 16:21:30 +01001084/*******************************************************************************
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001085 * Definitions of register offsets and fields in the CNTBaseN Frame of the
Soby Mathew342d6222018-06-11 16:21:30 +01001086 * system level implementation of the Generic Timer.
1087 ******************************************************************************/
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001088/* Physical Count register. */
1089#define CNTPCT_LO U(0x0)
1090/* Counter Frequency register. */
1091#define CNTBASEN_CNTFRQ U(0x10)
1092/* Physical Timer CompareValue register. */
1093#define CNTP_CVAL_LO U(0x20)
1094/* Physical Timer Control register. */
1095#define CNTP_CTL U(0x2c)
Soby Mathew342d6222018-06-11 16:21:30 +01001096
David Cunado495f3d32016-10-31 17:37:34 +00001097/* PMCR_EL0 definitions */
David Cunado3e61b2b2017-10-02 17:41:39 +01001098#define PMCR_EL0_RESET_VAL U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -07001099#define PMCR_EL0_N_SHIFT U(11)
1100#define PMCR_EL0_N_MASK U(0x1f)
David Cunado495f3d32016-10-31 17:37:34 +00001101#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
Alexei Fedorove290a8f2019-08-13 15:17:53 +01001102#define PMCR_EL0_LP_BIT (U(1) << 7)
David Cunado3e61b2b2017-10-02 17:41:39 +01001103#define PMCR_EL0_LC_BIT (U(1) << 6)
1104#define PMCR_EL0_DP_BIT (U(1) << 5)
1105#define PMCR_EL0_X_BIT (U(1) << 4)
1106#define PMCR_EL0_D_BIT (U(1) << 3)
Alexei Fedorove290a8f2019-08-13 15:17:53 +01001107#define PMCR_EL0_C_BIT (U(1) << 2)
1108#define PMCR_EL0_P_BIT (U(1) << 1)
1109#define PMCR_EL0_E_BIT (U(1) << 0)
David Cunado495f3d32016-10-31 17:37:34 +00001110
Isla Mitchell04880e32017-07-21 14:44:36 +01001111/*******************************************************************************
David Cunado1a853372017-10-20 11:30:57 +01001112 * Definitions for system register interface to SVE
1113 ******************************************************************************/
1114#define ZCR_EL3 S3_6_C1_C2_0
1115#define ZCR_EL2 S3_4_C1_C2_0
1116
1117/* ZCR_EL3 definitions */
1118#define ZCR_EL3_LEN_MASK U(0xf)
1119
1120/* ZCR_EL2 definitions */
1121#define ZCR_EL2_LEN_MASK U(0xf)
1122
1123/*******************************************************************************
johpow01dc78e622021-07-08 14:14:00 -05001124 * Definitions for system register interface to SME as needed in EL3
1125 ******************************************************************************/
1126#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
1127#define SMCR_EL3 S3_6_C1_C2_6
1128
1129/* ID_AA64SMFR0_EL1 definitions */
Jayanth Dodderi Chidanand45007ac2023-03-06 23:56:14 +00001130#define ID_AA64SMFR0_EL1_SME_FA64_SHIFT U(63)
1131#define ID_AA64SMFR0_EL1_SME_FA64_MASK U(0x1)
Sona Mathew9e51f152024-03-11 15:58:15 -05001132#define SME_FA64_IMPLEMENTED U(0x1)
Jayanth Dodderi Chidanand03d3c0d2022-11-08 10:31:07 +00001133#define ID_AA64SMFR0_EL1_SME_VER_SHIFT U(55)
1134#define ID_AA64SMFR0_EL1_SME_VER_MASK ULL(0xf)
Sona Mathew9e51f152024-03-11 15:58:15 -05001135#define SME_INST_IMPLEMENTED ULL(0x0)
1136#define SME2_INST_IMPLEMENTED ULL(0x1)
johpow01dc78e622021-07-08 14:14:00 -05001137
1138/* SMCR_ELx definitions */
1139#define SMCR_ELX_LEN_SHIFT U(0)
Jayanth Dodderi Chidanand03d3c0d2022-11-08 10:31:07 +00001140#define SMCR_ELX_LEN_MAX U(0x1ff)
johpow01dc78e622021-07-08 14:14:00 -05001141#define SMCR_ELX_FA64_BIT (U(1) << 31)
Jayanth Dodderi Chidanand03d3c0d2022-11-08 10:31:07 +00001142#define SMCR_ELX_EZT0_BIT (U(1) << 30)
johpow01dc78e622021-07-08 14:14:00 -05001143
1144/*******************************************************************************
Isla Mitchell04880e32017-07-21 14:44:36 +01001145 * Definitions of MAIR encodings for device and normal memory
1146 ******************************************************************************/
1147/*
1148 * MAIR encodings for device memory attributes.
1149 */
1150#define MAIR_DEV_nGnRnE ULL(0x0)
1151#define MAIR_DEV_nGnRE ULL(0x4)
1152#define MAIR_DEV_nGRE ULL(0x8)
1153#define MAIR_DEV_GRE ULL(0xc)
1154
1155/*
1156 * MAIR encodings for normal memory attributes.
1157 *
1158 * Cache Policy
1159 * WT: Write Through
1160 * WB: Write Back
1161 * NC: Non-Cacheable
1162 *
1163 * Transient Hint
1164 * NTR: Non-Transient
1165 * TR: Transient
1166 *
1167 * Allocation Policy
1168 * RA: Read Allocate
1169 * WA: Write Allocate
1170 * RWA: Read and Write Allocate
1171 * NA: No Allocation
1172 */
1173#define MAIR_NORM_WT_TR_WA ULL(0x1)
1174#define MAIR_NORM_WT_TR_RA ULL(0x2)
1175#define MAIR_NORM_WT_TR_RWA ULL(0x3)
1176#define MAIR_NORM_NC ULL(0x4)
1177#define MAIR_NORM_WB_TR_WA ULL(0x5)
1178#define MAIR_NORM_WB_TR_RA ULL(0x6)
1179#define MAIR_NORM_WB_TR_RWA ULL(0x7)
1180#define MAIR_NORM_WT_NTR_NA ULL(0x8)
1181#define MAIR_NORM_WT_NTR_WA ULL(0x9)
1182#define MAIR_NORM_WT_NTR_RA ULL(0xa)
1183#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
1184#define MAIR_NORM_WB_NTR_NA ULL(0xc)
1185#define MAIR_NORM_WB_NTR_WA ULL(0xd)
1186#define MAIR_NORM_WB_NTR_RA ULL(0xe)
1187#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
1188
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001189#define MAIR_NORM_OUTER_SHIFT U(4)
Isla Mitchell04880e32017-07-21 14:44:36 +01001190
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001191#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
1192 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Isla Mitchell04880e32017-07-21 14:44:36 +01001193
Jeenu Viswambharan781f4aa2017-10-19 09:15:15 +01001194/* PAR_EL1 fields */
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001195#define PAR_F_SHIFT U(0)
1196#define PAR_F_MASK ULL(0x1)
Govindraj Raja30655132024-09-06 15:43:43 +01001197
1198#define PAR_D128_ADDR_MASK GENMASK(55, 12) /* 44-bits-wide page address */
1199#define PAR_ADDR_MASK GENMASK(51, 12) /* 40-bits-wide page address */
Jeenu Viswambharan781f4aa2017-10-19 09:15:15 +01001200
Dimitris Papastamos281a08c2017-10-13 12:06:06 +01001201/*******************************************************************************
1202 * Definitions for system register interface to SPE
1203 ******************************************************************************/
1204#define PMBLIMITR_EL1 S3_0_C9_C10_0
1205
Dimitris Papastamos380559c2017-10-12 13:02:29 +01001206/*******************************************************************************
Rohit Mathewed804402022-11-11 18:45:11 +00001207 * Definitions for system register interface, shifts and masks for MPAM
Jeenu Viswambharan5f835912018-07-31 16:13:33 +01001208 ******************************************************************************/
1209#define MPAMIDR_EL1 S3_0_C10_C4_4
1210#define MPAM2_EL2 S3_4_C10_C5_0
1211#define MPAMHCR_EL2 S3_4_C10_C4_0
1212#define MPAM3_EL3 S3_6_C10_C5_0
1213
Andre Przywara9448f2b2022-11-17 16:42:09 +00001214#define MPAMIDR_EL1_VPMR_MAX_SHIFT ULL(18)
1215#define MPAMIDR_EL1_VPMR_MAX_MASK ULL(0x7)
Jeenu Viswambharan5f835912018-07-31 16:13:33 +01001216/*******************************************************************************
johpow01873d4242020-10-02 13:41:11 -05001217 * Definitions for system register interface to AMU for FEAT_AMUv1
Dimitris Papastamos380559c2017-10-12 13:02:29 +01001218 ******************************************************************************/
1219#define AMCR_EL0 S3_3_C13_C2_0
1220#define AMCFGR_EL0 S3_3_C13_C2_1
1221#define AMCGCR_EL0 S3_3_C13_C2_2
1222#define AMUSERENR_EL0 S3_3_C13_C2_3
1223#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
1224#define AMCNTENSET0_EL0 S3_3_C13_C2_5
1225#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
1226#define AMCNTENSET1_EL0 S3_3_C13_C3_1
1227
1228/* Activity Monitor Group 0 Event Counter Registers */
1229#define AMEVCNTR00_EL0 S3_3_C13_C4_0
1230#define AMEVCNTR01_EL0 S3_3_C13_C4_1
1231#define AMEVCNTR02_EL0 S3_3_C13_C4_2
1232#define AMEVCNTR03_EL0 S3_3_C13_C4_3
1233
1234/* Activity Monitor Group 0 Event Type Registers */
1235#define AMEVTYPER00_EL0 S3_3_C13_C6_0
1236#define AMEVTYPER01_EL0 S3_3_C13_C6_1
1237#define AMEVTYPER02_EL0 S3_3_C13_C6_2
1238#define AMEVTYPER03_EL0 S3_3_C13_C6_3
1239
Dimitris Papastamos0767d502017-11-13 09:49:45 +00001240/* Activity Monitor Group 1 Event Counter Registers */
1241#define AMEVCNTR10_EL0 S3_3_C13_C12_0
1242#define AMEVCNTR11_EL0 S3_3_C13_C12_1
1243#define AMEVCNTR12_EL0 S3_3_C13_C12_2
1244#define AMEVCNTR13_EL0 S3_3_C13_C12_3
1245#define AMEVCNTR14_EL0 S3_3_C13_C12_4
1246#define AMEVCNTR15_EL0 S3_3_C13_C12_5
1247#define AMEVCNTR16_EL0 S3_3_C13_C12_6
1248#define AMEVCNTR17_EL0 S3_3_C13_C12_7
1249#define AMEVCNTR18_EL0 S3_3_C13_C13_0
1250#define AMEVCNTR19_EL0 S3_3_C13_C13_1
1251#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
1252#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
1253#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
1254#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
1255#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
1256#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
1257
1258/* Activity Monitor Group 1 Event Type Registers */
1259#define AMEVTYPER10_EL0 S3_3_C13_C14_0
1260#define AMEVTYPER11_EL0 S3_3_C13_C14_1
1261#define AMEVTYPER12_EL0 S3_3_C13_C14_2
1262#define AMEVTYPER13_EL0 S3_3_C13_C14_3
1263#define AMEVTYPER14_EL0 S3_3_C13_C14_4
1264#define AMEVTYPER15_EL0 S3_3_C13_C14_5
1265#define AMEVTYPER16_EL0 S3_3_C13_C14_6
1266#define AMEVTYPER17_EL0 S3_3_C13_C14_7
1267#define AMEVTYPER18_EL0 S3_3_C13_C15_0
1268#define AMEVTYPER19_EL0 S3_3_C13_C15_1
1269#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
1270#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
1271#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
1272#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
1273#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
1274#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
1275
Chris Kay33b9be62021-05-26 11:58:23 +01001276/* AMCNTENSET0_EL0 definitions */
1277#define AMCNTENSET0_EL0_Pn_SHIFT U(0)
1278#define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff)
1279
1280/* AMCNTENSET1_EL0 definitions */
1281#define AMCNTENSET1_EL0_Pn_SHIFT U(0)
1282#define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff)
1283
1284/* AMCNTENCLR0_EL0 definitions */
1285#define AMCNTENCLR0_EL0_Pn_SHIFT U(0)
1286#define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff)
1287
1288/* AMCNTENCLR1_EL0 definitions */
1289#define AMCNTENCLR1_EL0_Pn_SHIFT U(0)
1290#define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff)
1291
Alexei Fedorovf3ccf032020-07-14 08:17:56 +01001292/* AMCFGR_EL0 definitions */
1293#define AMCFGR_EL0_NCG_SHIFT U(28)
1294#define AMCFGR_EL0_NCG_MASK U(0xf)
1295#define AMCFGR_EL0_N_SHIFT U(0)
1296#define AMCFGR_EL0_N_MASK U(0xff)
1297
Dimitris Papastamos0767d502017-11-13 09:49:45 +00001298/* AMCGCR_EL0 definitions */
Chris Kay81e2ff12021-05-25 12:33:18 +01001299#define AMCGCR_EL0_CG0NC_SHIFT U(0)
1300#define AMCGCR_EL0_CG0NC_MASK U(0xff)
Dimitris Papastamos0767d502017-11-13 09:49:45 +00001301#define AMCGCR_EL0_CG1NC_SHIFT U(8)
Dimitris Papastamos0767d502017-11-13 09:49:45 +00001302#define AMCGCR_EL0_CG1NC_MASK U(0xff)
1303
Jeenu Viswambharan5f835912018-07-31 16:13:33 +01001304/* MPAM register definitions */
1305#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Arvind Ram Prakashedebefb2023-10-11 12:10:56 -05001306#define MPAM3_EL3_TRAPLOWER_BIT (ULL(1) << 62)
Louis Mayencourt537fa852019-02-11 11:25:50 +00001307#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
Arvind Ram Prakashedebefb2023-10-11 12:10:56 -05001308#define MPAM3_EL3_RESET_VAL MPAM3_EL3_TRAPLOWER_BIT
Louis Mayencourt537fa852019-02-11 11:25:50 +00001309
1310#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1311#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Jeenu Viswambharan5f835912018-07-31 16:13:33 +01001312
1313#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1314
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001315/*******************************************************************************
johpow01873d4242020-10-02 13:41:11 -05001316 * Definitions for system register interface to AMU for FEAT_AMUv1p1
1317 ******************************************************************************/
1318
1319/* Definition for register defining which virtual offsets are implemented. */
1320#define AMCG1IDR_EL0 S3_3_C13_C2_6
1321#define AMCG1IDR_CTR_MASK ULL(0xffff)
1322#define AMCG1IDR_CTR_SHIFT U(0)
1323#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1324#define AMCG1IDR_VOFF_SHIFT U(16)
1325
1326/* New bit added to AMCR_EL0 */
Chris Kay33b9be62021-05-26 11:58:23 +01001327#define AMCR_CG1RZ_SHIFT U(17)
1328#define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT)
johpow01873d4242020-10-02 13:41:11 -05001329
1330/*
1331 * Definitions for virtual offset registers for architected activity monitor
1332 * event counters.
1333 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist.
1334 */
1335#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1336#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1337#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1338
1339/*
1340 * Definitions for virtual offset registers for auxiliary activity monitor event
1341 * counters.
1342 */
1343#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1344#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1345#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1346#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1347#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1348#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1349#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1350#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1351#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1352#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1353#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1354#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1355#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1356#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1357#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1358#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1359
1360/*******************************************************************************
Zelalem Aweke81c272b2021-07-08 16:51:14 -05001361 * Realm management extension register definitions
1362 ******************************************************************************/
Zelalem Aweke81c272b2021-07-08 16:51:14 -05001363#define GPCCR_EL3 S3_6_C2_C1_6
Zelalem Aweke81c272b2021-07-08 16:51:14 -05001364#define GPTBR_EL3 S3_6_C2_C1_4
1365
Andre Przywara78f56ee2023-03-28 16:55:06 +01001366#define SCXTNUM_EL2 S3_4_C13_C0_7
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001367#define SCXTNUM_EL1 S3_0_C13_C0_7
1368#define SCXTNUM_EL0 S3_3_C13_C0_7
Andre Przywara78f56ee2023-03-28 16:55:06 +01001369
Zelalem Aweke81c272b2021-07-08 16:51:14 -05001370/*******************************************************************************
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001371 * RAS system registers
Sathees Balya65849aa2018-12-06 13:33:24 +00001372 ******************************************************************************/
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001373#define DISR_EL1 S3_0_C12_C1_1
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001374#define DISR_A_BIT U(31)
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001375
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +00001376#define ERRIDR_EL1 S3_0_C5_C3_0
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001377#define ERRIDR_MASK U(0xffff)
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +00001378
1379#define ERRSELR_EL1 S3_0_C5_C3_1
1380
1381/* System register access to Standard Error Record registers */
1382#define ERXFR_EL1 S3_0_C5_C4_0
1383#define ERXCTLR_EL1 S3_0_C5_C4_1
1384#define ERXSTATUS_EL1 S3_0_C5_C4_2
1385#define ERXADDR_EL1 S3_0_C5_C4_3
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001386#define ERXPFGF_EL1 S3_0_C5_C4_4
1387#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1388#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Jan Dabros30125ea2018-08-30 13:52:23 +02001389#define ERXMISC0_EL1 S3_0_C5_C5_0
1390#define ERXMISC1_EL1 S3_0_C5_C5_1
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +00001391
johpow01af220eb2022-03-09 16:23:04 -06001392#define ERXCTLR_ED_SHIFT U(0)
1393#define ERXCTLR_ED_BIT (U(1) << ERXCTLR_ED_SHIFT)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001394#define ERXCTLR_UE_BIT (U(1) << 4)
1395
1396#define ERXPFGCTL_UC_BIT (U(1) << 1)
1397#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1398#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
1399
1400/*******************************************************************************
1401 * Armv8.3 Pointer Authentication Registers
Sathees Balya65849aa2018-12-06 13:33:24 +00001402 ******************************************************************************/
Antonio Nino Diaz52839622019-01-31 11:58:00 +00001403#define APIAKeyLo_EL1 S3_0_C2_C1_0
1404#define APIAKeyHi_EL1 S3_0_C2_C1_1
1405#define APIBKeyLo_EL1 S3_0_C2_C1_2
1406#define APIBKeyHi_EL1 S3_0_C2_C1_3
1407#define APDAKeyLo_EL1 S3_0_C2_C2_0
1408#define APDAKeyHi_EL1 S3_0_C2_C2_1
1409#define APDBKeyLo_EL1 S3_0_C2_C2_2
1410#define APDBKeyHi_EL1 S3_0_C2_C2_3
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001411#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz52839622019-01-31 11:58:00 +00001412#define APGAKeyHi_EL1 S3_0_C2_C3_1
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001413
Sathees Balya65849aa2018-12-06 13:33:24 +00001414/*******************************************************************************
1415 * Armv8.4 Data Independent Timing Registers
1416 ******************************************************************************/
1417#define DIT S3_3_C4_C2_5
1418#define DIT_BIT BIT(24)
1419
John Tsichritzis80744482019-03-04 16:41:26 +00001420/*******************************************************************************
1421 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1422 ******************************************************************************/
1423#define SSBS S3_3_C4_C2_6
1424
Justin Chadwell9dd94382019-07-18 14:25:33 +01001425/*******************************************************************************
1426 * Armv8.5 - Memory Tagging Extension Registers
1427 ******************************************************************************/
1428#define TFSRE0_EL1 S3_0_C5_C6_1
1429#define TFSR_EL1 S3_0_C5_C6_0
1430#define RGSR_EL1 S3_0_C1_C0_5
1431#define GCR_EL1 S3_0_C1_C0_6
1432
Harrison Mutai33c665a2024-01-02 16:55:44 +00001433#define GCR_EL1_RRND_BIT (UL(1) << 16)
1434
Madhukar Pappireddy9cf7f352019-10-30 14:24:39 -05001435/*******************************************************************************
Andre Przywara1ae75522022-11-21 17:07:25 +00001436 * Armv8.5 - Random Number Generator Registers
1437 ******************************************************************************/
1438#define RNDR S3_3_C2_C4_0
1439#define RNDRRS S3_3_C2_C4_1
1440
1441/*******************************************************************************
johpow01cb4ec472021-08-04 19:38:18 -05001442 * FEAT_HCX - Extended Hypervisor Configuration Register
1443 ******************************************************************************/
johpow01dc78e622021-07-08 14:14:00 -05001444#define HCRX_EL2 S3_4_C1_C2_2
Juan Pablo Condeddb615b2023-02-22 10:09:52 -06001445#define HCRX_EL2_MSCEn_BIT (UL(1) << 11)
1446#define HCRX_EL2_MCE2_BIT (UL(1) << 10)
1447#define HCRX_EL2_CMOW_BIT (UL(1) << 9)
1448#define HCRX_EL2_VFNMI_BIT (UL(1) << 8)
1449#define HCRX_EL2_VINMI_BIT (UL(1) << 7)
1450#define HCRX_EL2_TALLINT_BIT (UL(1) << 6)
1451#define HCRX_EL2_SMPME_BIT (UL(1) << 5)
johpow01dc78e622021-07-08 14:14:00 -05001452#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1453#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1454#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1455#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1456#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
Juan Pablo Condeddb615b2023-02-22 10:09:52 -06001457#define HCRX_EL2_INIT_VAL ULL(0x0)
johpow01cb4ec472021-08-04 19:38:18 -05001458
1459/*******************************************************************************
Juan Pablo Conde4a530b42023-07-10 16:00:41 -05001460 * FEAT_FGT - Definitions for Fine-Grained Trap registers
1461 ******************************************************************************/
1462#define HFGITR_EL2_INIT_VAL ULL(0x180000000000000)
1463#define HFGRTR_EL2_INIT_VAL ULL(0xC4000000000000)
1464#define HFGWTR_EL2_INIT_VAL ULL(0xC4000000000000)
1465
1466/*******************************************************************************
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001467 * FEAT_TCR2 - Extended Translation Control Registers
Mark Brownd3331602023-03-14 20:13:03 +00001468 ******************************************************************************/
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001469#define TCR2_EL1 S3_0_C2_C0_3
Mark Brownd3331602023-03-14 20:13:03 +00001470#define TCR2_EL2 S3_4_C2_C0_3
1471
1472/*******************************************************************************
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001473 * Permission indirection and overlay Registers
Mark Brown062b6c62023-03-14 20:48:43 +00001474 ******************************************************************************/
1475
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001476#define PIRE0_EL1 S3_0_C10_C2_2
Mark Brown062b6c62023-03-14 20:48:43 +00001477#define PIRE0_EL2 S3_4_C10_C2_2
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001478#define PIR_EL1 S3_0_C10_C2_3
Mark Brown062b6c62023-03-14 20:48:43 +00001479#define PIR_EL2 S3_4_C10_C2_3
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001480#define POR_EL1 S3_0_C10_C2_4
Mark Brown062b6c62023-03-14 20:48:43 +00001481#define POR_EL2 S3_4_C10_C2_4
1482#define S2PIR_EL2 S3_4_C10_C2_5
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001483#define S2POR_EL1 S3_0_C10_C2_5
Mark Brown062b6c62023-03-14 20:48:43 +00001484
1485/*******************************************************************************
Mark Brown688ab572023-03-14 21:33:04 +00001486 * FEAT_GCS - Guarded Control Stack Registers
1487 ******************************************************************************/
1488#define GCSCR_EL2 S3_4_C2_C5_0
1489#define GCSPR_EL2 S3_4_C2_C5_1
Manish Pandey30f05b42024-01-09 15:55:20 +00001490#define GCSCR_EL1 S3_0_C2_C5_0
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001491#define GCSCRE0_EL1 S3_0_C2_C5_2
1492#define GCSPR_EL1 S3_0_C2_C5_1
1493#define GCSPR_EL0 S3_3_C2_C5_1
Manish Pandey30f05b42024-01-09 15:55:20 +00001494
1495#define GCSCR_EXLOCK_EN_BIT (UL(1) << 6)
Mark Brown688ab572023-03-14 21:33:04 +00001496
1497/*******************************************************************************
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001498 * FEAT_TRF - Trace Filter Control Registers
1499 ******************************************************************************/
1500#define TRFCR_EL2 S3_4_C1_C2_1
1501#define TRFCR_EL1 S3_0_C1_C2_1
1502
1503/*******************************************************************************
Jayanth Dodderi Chidanand6d0433f2024-09-05 22:24:04 +01001504 * FEAT_THE - Translation Hardening Extension Registers
1505 ******************************************************************************/
1506#define RCWMASK_EL1 S3_0_C13_C0_6
1507#define RCWSMASK_EL1 S3_0_C13_C0_3
1508
1509/*******************************************************************************
Jayanth Dodderi Chidanand4ec4e542024-09-06 13:49:31 +01001510 * FEAT_SCTLR2 - Extension to SCTLR_ELx Registers
1511 ******************************************************************************/
1512#define SCTLR2_EL2 S3_4_C1_C0_3
1513#define SCTLR2_EL1 S3_0_C1_C0_3
1514
1515/*******************************************************************************
Andre Przywara19d52a82024-08-09 17:04:22 +01001516 * FEAT_LS64_ACCDATA - LoadStore64B with status data
1517 ******************************************************************************/
1518#define ACCDATA_EL1 S3_0_C13_C0_5
1519
1520/*******************************************************************************
Madhukar Pappireddy9cf7f352019-10-30 14:24:39 -05001521 * Definitions for DynamicIQ Shared Unit registers
1522 ******************************************************************************/
1523#define CLUSTERPWRDN_EL1 S3_0_c15_c3_6
1524
1525/* CLUSTERPWRDN_EL1 register definitions */
1526#define DSU_CLUSTER_PWR_OFF 0
1527#define DSU_CLUSTER_PWR_ON 1
1528#define DSU_CLUSTER_PWR_MASK U(1)
Jacky Bai278beb82023-09-13 09:21:40 +08001529#define DSU_CLUSTER_MEM_RET BIT(1)
Madhukar Pappireddy9cf7f352019-10-30 14:24:39 -05001530
Chris Kay68120782021-05-05 13:38:30 +01001531/*******************************************************************************
1532 * Definitions for CPU Power/Performance Management registers
1533 ******************************************************************************/
1534
1535#define CPUPPMCR_EL3 S3_6_C15_C2_0
1536#define CPUPPMCR_EL3_MPMMPINCTL_SHIFT UINT64_C(0)
1537#define CPUPPMCR_EL3_MPMMPINCTL_MASK UINT64_C(0x1)
1538
1539#define CPUMPMMCR_EL3 S3_6_C15_C2_1
1540#define CPUMPMMCR_EL3_MPMM_EN_SHIFT UINT64_C(0)
1541#define CPUMPMMCR_EL3_MPMM_EN_MASK UINT64_C(0x1)
1542
Andre Przywara387b8802022-11-25 14:10:13 +00001543/* alternative system register encoding for the "sb" speculation barrier */
1544#define SYSREG_SB S0_3_C3_C0_7
1545
Arvind Ram Prakashf99a69c2023-12-21 00:25:52 -06001546#define CLUSTERPMCR_EL1 S3_0_C15_C5_0
1547#define CLUSTERPMCNTENSET_EL1 S3_0_C15_C5_1
1548#define CLUSTERPMCCNTR_EL1 S3_0_C15_C6_0
1549#define CLUSTERPMOVSSET_EL1 S3_0_C15_C5_3
1550#define CLUSTERPMOVSCLR_EL1 S3_0_C15_C5_4
1551#define CLUSTERPMSELR_EL1 S3_0_C15_C5_5
1552#define CLUSTERPMXEVTYPER_EL1 S3_0_C15_C6_1
1553#define CLUSTERPMXEVCNTR_EL1 S3_0_C15_C6_2
1554
1555#define CLUSTERPMCR_E_BIT BIT(0)
1556#define CLUSTERPMCR_N_SHIFT U(11)
1557#define CLUSTERPMCR_N_MASK U(0x1f)
1558
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +01001559#endif /* ARCH_H */