blob: dddecfdec4539204491ca191967fd06a68a79472 [file] [log] [blame]
Ryan Harkin25cff832014-01-13 12:37:03 +00001#
Madhukar Pappireddyd07d4d62024-01-10 14:01:37 -06002# Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Ryan Harkin25cff832014-01-13 12:37:03 +00003#
dp-arm82cb2c12017-05-03 09:38:09 +01004# SPDX-License-Identifier: BSD-3-Clause
Ryan Harkin25cff832014-01-13 12:37:03 +00005#
6
Chris Kay1fa05da2021-09-28 15:52:14 +01007include common/fdt_wrappers.mk
8
Soby Mathewa8af6a42016-04-07 17:40:04 +01009# Use the GICv3 driver on the FVP by default
Govindraj Raja0bd20752024-04-24 13:36:11 -050010FVP_USE_GIC_DRIVER := FVP_GICV3
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000011
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000012# Default cluster count for FVP
Govindraj Raja0bd20752024-04-24 13:36:11 -050013FVP_CLUSTER_COUNT := 2
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000014
Jeenu Viswambharanfe7210c2018-01-31 14:52:08 +000015# Default number of CPUs per cluster on FVP
16FVP_MAX_CPUS_PER_CLUSTER := 4
17
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000018# Default number of threads per CPU on FVP
Govindraj Raja0bd20752024-04-24 13:36:11 -050019FVP_MAX_PE_PER_CPU := 1
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000020
Manish V Badarkhef98630f2021-01-24 03:26:50 +000021# Disable redistributor frame of inactive/fused CPU cores by marking it as read
22# only; enable redistributor frames of all CPU cores by default.
Govindraj Raja0bd20752024-04-24 13:36:11 -050023FVP_GICR_REGION_PROTECTION := 0
Manish V Badarkhef98630f2021-01-24 03:26:50 +000024
Govindraj Raja0bd20752024-04-24 13:36:11 -050025FVP_DT_PREFIX := fvp-base-gicv3-psci
Soby Mathewce6d9642018-02-08 11:39:38 +000026
AlexeiFedorovec0088b2024-03-13 17:07:03 +000027# Size (in kilobytes) of the Trusted SRAM region to utilize when building for
Chris Kay41e56f42023-06-05 17:22:54 +010028# the FVP platform. This option defaults to 256.
Govindraj Raja0bd20752024-04-24 13:36:11 -050029FVP_TRUSTED_SRAM_SIZE := 256
Chris Kay41e56f42023-06-05 17:22:54 +010030
Madhukar Pappireddy20324012023-08-24 16:57:22 -050031# Macro to enable helpers for running SPM tests. Disabled by default.
32PLAT_TEST_SPM := 0
33
Govindraj Raja5af143f2024-05-03 08:06:56 -050034# By default dont build CPUs with no FVP model.
35BUILD_CPUS_WITH_NO_FVP_MODEL ?= 0
36
Govindraj Raja0bd20752024-04-24 13:36:11 -050037ENABLE_FEAT_AMU := 2
38ENABLE_FEAT_AMUv1p1 := 2
39ENABLE_FEAT_HCX := 2
40ENABLE_FEAT_RNG := 2
41ENABLE_FEAT_TWED := 2
42ENABLE_FEAT_GCS := 2
43
Jayanth Dodderi Chidanand2fd2fce2023-04-28 15:14:27 +010044ifeq (${ARCH}, aarch64)
Govindraj Raja0bd20752024-04-24 13:36:11 -050045
Boyan Karatotev138221c2023-03-30 14:56:45 +010046ifeq (${SPM_MM}, 0)
Boyan Karatotev138221c2023-03-30 14:56:45 +010047ifeq (${CTX_INCLUDE_FPREGS}, 0)
Govindraj Raja0bd20752024-04-24 13:36:11 -050048 ENABLE_SME_FOR_NS := 2
49 ENABLE_SME2_FOR_NS := 2
Madhukar Pappireddy3524d072024-06-17 15:28:33 -050050else
51 ENABLE_SVE_FOR_NS := 0
52 ENABLE_SME_FOR_NS := 0
53 ENABLE_SME2_FOR_NS := 0
Boyan Karatotev138221c2023-03-30 14:56:45 +010054endif
55endif
Boyan Karatotev138221c2023-03-30 14:56:45 +010056
Govindraj Raja0bd20752024-04-24 13:36:11 -050057 ENABLE_BRBE_FOR_NS := 2
58 ENABLE_TRBE_FOR_NS := 2
Govindraj Raja30655132024-09-06 15:43:43 +010059 ENABLE_FEAT_D128 := 2
Boyan Karatotev138221c2023-03-30 14:56:45 +010060endif
Govindraj Raja0bd20752024-04-24 13:36:11 -050061
Boyan Karatotev138221c2023-03-30 14:56:45 +010062ENABLE_SYS_REG_TRACE_FOR_NS := 2
63ENABLE_FEAT_CSV2_2 := 2
Sona Mathew30019d82023-10-25 16:48:19 -050064ENABLE_FEAT_CSV2_3 := 2
Arvind Ram Prakash83271d52024-05-22 15:24:00 -050065ENABLE_FEAT_DEBUGV8P9 := 2
Andre Przywara88727fc2023-01-26 16:47:52 +000066ENABLE_FEAT_DIT := 2
Boyan Karatotev138221c2023-03-30 14:56:45 +010067ENABLE_FEAT_PAN := 2
68ENABLE_FEAT_VHE := 2
69CTX_INCLUDE_NEVE_REGS := 2
70ENABLE_FEAT_SEL2 := 2
71ENABLE_TRF_FOR_NS := 2
72ENABLE_FEAT_ECV := 2
73ENABLE_FEAT_FGT := 2
Arvind Ram Prakash33e6aaa2024-06-06 11:33:37 -050074ENABLE_FEAT_FGT2 := 2
Jayanth Dodderi Chidanand6d0433f2024-09-05 22:24:04 +010075ENABLE_FEAT_THE := 2
Boyan Karatotev138221c2023-03-30 14:56:45 +010076ENABLE_FEAT_TCR2 := 2
Mark Brown062b6c62023-03-14 20:48:43 +000077ENABLE_FEAT_S2PIE := 2
78ENABLE_FEAT_S1PIE := 2
79ENABLE_FEAT_S2POE := 2
80ENABLE_FEAT_S1POE := 2
Jayanth Dodderi Chidanand4ec4e542024-09-06 13:49:31 +010081ENABLE_FEAT_SCTLR2 := 2
Andre Przywarad081c612024-09-12 11:43:04 +010082ENABLE_FEAT_MTE2 := 2
Andre Przywara19d52a82024-08-09 17:04:22 +010083ENABLE_FEAT_LS64_ACCDATA := 2
Boyan Karatotev138221c2023-03-30 14:56:45 +010084
Achin Gupta27573c52015-11-03 14:18:34 +000085# The FVP platform depends on this macro to build with correct GIC driver.
86$(eval $(call add_define,FVP_USE_GIC_DRIVER))
87
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000088# Pass FVP_CLUSTER_COUNT to the build system.
Soby Mathew01080472016-02-01 14:04:34 +000089$(eval $(call add_define,FVP_CLUSTER_COUNT))
Soby Mathew71237872016-03-24 10:12:42 +000090
Jeenu Viswambharanfe7210c2018-01-31 14:52:08 +000091# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
92$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
93
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000094# Pass FVP_MAX_PE_PER_CPU to the build system.
95$(eval $(call add_define,FVP_MAX_PE_PER_CPU))
96
Manish V Badarkhef98630f2021-01-24 03:26:50 +000097# Pass FVP_GICR_REGION_PROTECTION to the build system.
98$(eval $(call add_define,FVP_GICR_REGION_PROTECTION))
99
Chris Kay41e56f42023-06-05 17:22:54 +0100100# Pass FVP_TRUSTED_SRAM_SIZE to the build system.
101$(eval $(call add_define,FVP_TRUSTED_SRAM_SIZE))
102
Soby Mathew71237872016-03-24 10:12:42 +0000103# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
104# choose the CCI driver , else the CCN driver
105ifeq ($(FVP_CLUSTER_COUNT), 0)
106$(error "Incorrect cluster count specified for FVP port")
107else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
108FVP_INTERCONNECT_DRIVER := FVP_CCI
109else
110FVP_INTERCONNECT_DRIVER := FVP_CCN
Soby Mathew01080472016-02-01 14:04:34 +0000111endif
112
Soby Mathew71237872016-03-24 10:12:42 +0000113$(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
114
Alexei Fedorova6ea06f2020-03-23 18:45:17 +0000115# Choose the GIC sources depending upon the how the FVP will be invoked
Andre Przywarab4ad3652020-03-25 15:50:38 +0000116ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3)
Alexei Fedorove6e10ec2020-04-07 11:48:00 +0100117
Andre Przywarab4ad3652020-03-25 15:50:38 +0000118# The GIC model (GIC-600 or GIC-500) will be detected at runtime
119GICV3_SUPPORT_GIC600 := 1
Alexei Fedorova6ea06f2020-03-23 18:45:17 +0000120GICV3_OVERRIDE_DISTIF_PWR_OPS := 1
121
122# Include GICv3 driver files
123include drivers/arm/gic/v3/gicv3.mk
124
125FVP_GIC_SOURCES := ${GICV3_SOURCES} \
Achin Gupta27573c52015-11-03 14:18:34 +0000126 plat/common/plat_gicv3.c \
127 plat/arm/common/arm_gicv3.c
Jeenu Viswambharane1c59ab2016-12-06 16:15:22 +0000128
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600129 ifeq ($(filter 1,${RESET_TO_BL2} \
130 ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),)
laurenw-arm8370c8c2020-05-12 10:58:11 -0500131 FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c
132 endif
133
Achin Gupta27573c52015-11-03 14:18:34 +0000134else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
Alexei Fedorove6e10ec2020-04-07 11:48:00 +0100135
136# No GICv4 extension
137GIC_ENABLE_V4_EXTN := 0
138$(eval $(call add_define,GIC_ENABLE_V4_EXTN))
139
Alexei Fedorov1322dc92020-07-14 10:47:25 +0100140# Include GICv2 driver files
141include drivers/arm/gic/v2/gicv2.mk
Alexei Fedorove6e10ec2020-04-07 11:48:00 +0100142
Alexei Fedorov1322dc92020-07-14 10:47:25 +0100143FVP_GIC_SOURCES := ${GICV2_SOURCES} \
Achin Gupta27573c52015-11-03 14:18:34 +0000144 plat/common/plat_gicv2.c \
145 plat/arm/common/arm_gicv2.c
Soby Mathewce6d9642018-02-08 11:39:38 +0000146
147FVP_DT_PREFIX := fvp-base-gicv2-psci
Achin Gupta27573c52015-11-03 14:18:34 +0000148else
149$(error "Incorrect GIC driver chosen on FVP port")
150endif
151
Soby Mathew71237872016-03-24 10:12:42 +0000152ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100153FVP_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c
Soby Mathew71237872016-03-24 10:12:42 +0000154else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
155FVP_INTERCONNECT_SOURCES := drivers/arm/ccn/ccn.c \
156 plat/arm/common/arm_ccn.c
157else
158$(error "Incorrect CCN driver chosen on FVP port")
159endif
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000160
Soby Mathew57f78202016-02-26 14:23:19 +0000161FVP_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000162 plat/arm/board/fvp/fvp_security.c \
163 plat/arm/common/arm_tzc400.c
164
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000165
Manish V Badarkhe72db4582023-03-24 08:22:33 +0000166PLAT_INCLUDES := -Iplat/arm/board/fvp/include \
167 -Iinclude/lib/psa
Sandrine Bailleux53514b22014-05-20 17:28:25 +0100168
Ryan Harkin25cff832014-01-13 12:37:03 +0000169
Soby Mathew3e4b8fd2016-04-08 16:42:58 +0100170PLAT_BL_COMMON_SOURCES := plat/arm/board/fvp/fvp_common.c
Ryan Harkin25cff832014-01-13 12:37:03 +0000171
Soby Mathew877cf3f2016-07-11 14:13:56 +0100172FVP_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S
173
174ifeq (${ARCH}, aarch64)
John Tsichritzis076b5f02019-03-19 17:20:52 +0000175
John Tsichritzis629d04f2019-06-03 13:54:30 +0100176# select a different set of CPU files, depending on whether we compile for
177# hardware assisted coherency cores or not
John Tsichritzis076b5f02019-03-19 17:20:52 +0000178ifeq (${HW_ASSISTED_COHERENCY}, 0)
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100179# Cores used without DSU
John Tsichritzis076b5f02019-03-19 17:20:52 +0000180 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \
Soby Mathew9b476842014-08-14 11:33:56 +0100181 lib/cpus/aarch64/cortex_a53.S \
182 lib/cpus/aarch64/cortex_a57.S \
Yatharth Kochar2460ac12016-02-09 12:00:03 +0000183 lib/cpus/aarch64/cortex_a72.S \
John Tsichritzis076b5f02019-03-19 17:20:52 +0000184 lib/cpus/aarch64/cortex_a73.S
185else
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100186# Cores used with DSU only
John Tsichritzis629d04f2019-06-03 13:54:30 +0100187 ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100188 # AArch64-only cores
Boyan Karatotev0dcb03b2023-04-06 10:31:09 +0100189 # TODO: add all cores to the appropriate lists
190 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a65.S \
191 lib/cpus/aarch64/cortex_a65ae.S \
192 lib/cpus/aarch64/cortex_a76.S \
John Tsichritzis629d04f2019-06-03 13:54:30 +0100193 lib/cpus/aarch64/cortex_a76ae.S \
Balint Dobszayf363deb2019-07-03 13:02:56 +0200194 lib/cpus/aarch64/cortex_a77.S \
Jimmy Brisson83c15842020-06-01 16:49:34 -0500195 lib/cpus/aarch64/cortex_a78.S \
Juan Pablo Condeb996db12023-05-24 22:08:28 -0500196 lib/cpus/aarch64/cortex_a78_ae.S \
Boyan Karatotev0dcb03b2023-04-06 10:31:09 +0100197 lib/cpus/aarch64/cortex_a78c.S \
198 lib/cpus/aarch64/cortex_a710.S \
Sona Mathew15a04612024-02-20 16:59:45 -0600199 lib/cpus/aarch64/cortex_a715.S \
Bipin Ravi152f4cf2024-03-14 16:52:21 -0500200 lib/cpus/aarch64/cortex_a720.S \
Ahmed Azeem81180782024-10-15 10:31:12 +0100201 lib/cpus/aarch64/cortex_a720_ae.S \
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100202 lib/cpus/aarch64/neoverse_n_common.S \
John Tsichritzis629d04f2019-06-03 13:54:30 +0100203 lib/cpus/aarch64/neoverse_n1.S \
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100204 lib/cpus/aarch64/neoverse_n2.S \
Jimmy Brisson467937b2020-09-30 15:28:03 -0500205 lib/cpus/aarch64/neoverse_v1.S \
Boyan Karatotev0dcb03b2023-04-06 10:31:09 +0100206 lib/cpus/aarch64/neoverse_e1.S \
Juan Pablo Conde02586e02023-07-05 11:57:50 -0500207 lib/cpus/aarch64/cortex_x2.S \
Govindraj Raja5af143f2024-05-03 08:06:56 -0500208 lib/cpus/aarch64/cortex_x4.S
John Tsichritzis629d04f2019-06-03 13:54:30 +0100209 endif
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100210 # AArch64/AArch32 cores
211 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \
212 lib/cpus/aarch64/cortex_a75.S
John Tsichritzis076b5f02019-03-19 17:20:52 +0000213endif
John Tsichritzisa4546e82018-10-08 17:09:43 +0100214
Govindraj Raja5af143f2024-05-03 08:06:56 -0500215#Build AArch64-only CPUs with no FVP model yet.
216ifeq (${BUILD_CPUS_WITH_NO_FVP_MODEL},1)
Govindraj Raja8fa54602024-10-02 16:15:35 -0500217 FVP_CPU_LIBS += lib/cpus/aarch64/neoverse_n3.S \
Govindraj Raja5af143f2024-05-03 08:06:56 -0500218 lib/cpus/aarch64/cortex_gelas.S \
219 lib/cpus/aarch64/nevis.S \
Govindraj Raja8fa54602024-10-02 16:15:35 -0500220 lib/cpus/aarch64/travis.S \
Igor Podgainõi940ecd02024-11-29 15:01:54 +0100221 lib/cpus/aarch64/cortex_arcadia.S \
222 lib/cpus/aarch64/cortex_alto.S
Govindraj Raja5af143f2024-05-03 08:06:56 -0500223endif
224
Yatharth Kochar03a30422016-07-12 15:47:03 +0100225else
Boyan Karatotevd5efb1e2023-01-27 10:58:42 +0000226FVP_CPU_LIBS += lib/cpus/aarch32/cortex_a32.S \
Jayanth Dodderi Chidanand60784c32023-05-09 14:12:48 +0100227 lib/cpus/aarch32/cortex_a57.S \
228 lib/cpus/aarch32/cortex_a53.S
Soby Mathew877cf3f2016-07-11 14:13:56 +0100229endif
Sandrine Bailleuxb13ed5e2016-01-13 09:04:26 +0000230
Alexei Fedorov1461ad92019-05-09 12:14:40 +0100231BL1_SOURCES += drivers/arm/smmu/smmu_v3.c \
232 drivers/arm/sp805/sp805.c \
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100233 drivers/delay_timer/delay_timer.c \
Aditya Angadib0c97da2019-04-16 11:29:14 +0530234 drivers/io/io_semihosting.c \
Dan Handley60eea552015-03-19 19:17:53 +0000235 lib/semihosting/semihosting.c \
Yatharth Kochar83fc4a92016-07-04 11:03:49 +0100236 lib/semihosting/${ARCH}/semihosting_call.S \
237 plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
Dan Handley3fc41242015-04-27 19:17:18 +0100238 plat/arm/board/fvp/fvp_bl1_setup.c \
Govindraj Rajad38c64d2024-06-04 11:05:26 -0500239 plat/arm/board/fvp/fvp_cpu_pwr.c \
Ambroise Vincent37b70032019-07-04 14:58:45 +0100240 plat/arm/board/fvp/fvp_err.c \
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000241 plat/arm/board/fvp/fvp_io_storage.c \
Chris Kay6d8546f2024-02-06 17:44:31 +0000242 plat/arm/board/fvp/fvp_topology.c \
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000243 ${FVP_CPU_LIBS} \
244 ${FVP_INTERCONNECT_SOURCES}
245
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500246ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100247BL1_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
248else
249BL1_SOURCES += drivers/delay_timer/generic_delay_timer.c
250endif
251
Dan Handley60eea552015-03-19 19:17:53 +0000252
Ambroise Vincent37b70032019-07-04 14:58:45 +0100253BL2_SOURCES += drivers/arm/sp805/sp805.c \
254 drivers/io/io_semihosting.c \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100255 lib/utils/mem_region.c \
Dan Handley60eea552015-03-19 19:17:53 +0000256 lib/semihosting/semihosting.c \
Yatharth Kochar6fe8aa22016-07-04 11:26:14 +0100257 lib/semihosting/${ARCH}/semihosting_call.S \
Dan Handley3fc41242015-04-27 19:17:18 +0100258 plat/arm/board/fvp/fvp_bl2_setup.c \
Ambroise Vincent37b70032019-07-04 14:58:45 +0100259 plat/arm/board/fvp/fvp_err.c \
Dan Handley3fc41242015-04-27 19:17:18 +0100260 plat/arm/board/fvp/fvp_io_storage.c \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100261 plat/arm/common/arm_nor_psci_mem_protect.c \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000262 ${FVP_SECURITY_SOURCES}
Dan Handley60eea552015-03-19 19:17:53 +0000263
Roberto Vargas9d57a142018-08-06 13:35:31 +0100264
Manish V Badarkhe14d095c2020-08-23 09:58:44 +0100265ifeq (${COT_DESC_IN_DTB},1)
266BL2_SOURCES += plat/arm/common/fconf/fconf_nv_cntr_getter.c
267endif
Roberto Vargas9d57a142018-08-06 13:35:31 +0100268
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500269ifeq (${ENABLE_RME},1)
Govindraj Rajad38c64d2024-06-04 11:05:26 -0500270BL2_SOURCES += plat/arm/board/fvp/aarch64/fvp_helpers.S \
271 plat/arm/board/fvp/fvp_cpu_pwr.c
Manish V Badarkhed679cde2023-03-12 21:34:44 +0000272
Soby Mathewa0435102022-03-22 16:21:19 +0000273BL31_SOURCES += plat/arm/board/fvp/fvp_plat_attest_token.c \
Raghu Krishnamurthy6a88ec82024-06-03 19:02:29 -0700274 plat/arm/board/fvp/fvp_realm_attest_key.c \
275 plat/arm/board/fvp/fvp_el3_token_sign.c
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500276endif
277
Andre Przywara1ae75522022-11-21 17:07:25 +0000278ifeq (${ENABLE_FEAT_RNG_TRAP},1)
279BL31_SOURCES += plat/arm/board/fvp/fvp_sync_traps.c
280endif
281
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600282ifeq (${RESET_TO_BL2},1)
Roberto Vargas81528db2017-11-17 13:22:18 +0000283BL2_SOURCES += plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
Govindraj Rajad38c64d2024-06-04 11:05:26 -0500284 plat/arm/board/fvp/fvp_cpu_pwr.c \
Roberto Vargas81528db2017-11-17 13:22:18 +0000285 plat/arm/board/fvp/fvp_bl2_el3_setup.c \
286 ${FVP_CPU_LIBS} \
287 ${FVP_INTERCONNECT_SOURCES}
288endif
289
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500290ifeq (${USE_SP804_TIMER},1)
Antonio Nino Diaz32cd95f2016-05-17 09:48:10 +0100291BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
Antonio Nino Diaz32cd95f2016-05-17 09:48:10 +0100292endif
293
Yatharth Kochardcda29f2015-10-14 15:28:11 +0100294BL2U_SOURCES += plat/arm/board/fvp/fvp_bl2u_setup.c \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000295 ${FVP_SECURITY_SOURCES}
Yatharth Kochardcda29f2015-10-14 15:28:11 +0100296
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500297ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100298BL2U_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
299endif
300
Antonio Nino Diaz560293b2019-01-23 21:50:09 +0000301BL31_SOURCES += drivers/arm/fvp/fvp_pwrc.c \
302 drivers/arm/smmu/smmu_v3.c \
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100303 drivers/delay_timer/delay_timer.c \
Antonio Nino Diazaa7877c2018-10-10 11:14:44 +0100304 drivers/cfi/v2m/v2m_flash.c \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100305 lib/utils/mem_region.c \
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100306 plat/arm/board/fvp/fvp_bl31_setup.c \
Madhukar Pappireddy12d13432020-04-16 17:54:25 -0500307 plat/arm/board/fvp/fvp_console.c \
Dan Handley3fc41242015-04-27 19:17:18 +0100308 plat/arm/board/fvp/fvp_pm.c \
Dan Handley3fc41242015-04-27 19:17:18 +0100309 plat/arm/board/fvp/fvp_topology.c \
310 plat/arm/board/fvp/aarch64/fvp_helpers.S \
Govindraj Rajad38c64d2024-06-04 11:05:26 -0500311 plat/arm/board/fvp/fvp_cpu_pwr.c \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100312 plat/arm/common/arm_nor_psci_mem_protect.c \
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000313 ${FVP_CPU_LIBS} \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000314 ${FVP_GIC_SOURCES} \
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000315 ${FVP_INTERCONNECT_SOURCES} \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000316 ${FVP_SECURITY_SOURCES}
Juan Castillo6eadf762015-01-07 10:39:25 +0000317
Madhukar Pappireddy26d1e0c2020-01-27 13:37:51 -0600318# Support for fconf in BL31
319# Added separately from the above list for better readability
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600320ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),)
Chris Kay1fa05da2021-09-28 15:52:14 +0100321BL31_SOURCES += lib/fconf/fconf.c \
Manish V Badarkhe7fb9bcd2020-05-30 17:40:44 +0100322 lib/fconf/fconf_dyn_cfg_getter.c \
Madhukar Pappireddy26d1e0c2020-01-27 13:37:51 -0600323 plat/arm/board/fvp/fconf/fconf_hw_config_getter.c
Madhukar Pappireddy452d5e52020-06-02 09:26:30 -0500324
Chris Kay1fa05da2021-09-28 15:52:14 +0100325BL31_SOURCES += ${FDT_WRAPPERS_SOURCES}
326
Madhukar Pappireddy452d5e52020-06-02 09:26:30 -0500327ifeq (${SEC_INT_DESC_IN_FCONF},1)
328BL31_SOURCES += plat/arm/common/fconf/fconf_sec_intr_config.c
329endif
330
Madhukar Pappireddy493545b2020-03-13 13:00:17 -0500331endif
Madhukar Pappireddy26d1e0c2020-01-27 13:37:51 -0600332
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500333ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100334BL31_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
335else
336BL31_SOURCES += drivers/delay_timer/generic_delay_timer.c
337endif
338
Soby Mathew09cc7a62018-02-27 11:17:14 +0000339# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
340ifdef UNIX_MK
Harrison Mutaia5566f62023-12-01 15:50:00 +0000341FVP_TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
Soby Mathewce6d9642018-02-08 11:39:38 +0000342FVP_HW_CONFIG_DTS := fdts/${FVP_DT_PREFIX}.dts
Harrison Mutaia5566f62023-12-01 15:50:00 +0000343
344FDT_SOURCES += ${FVP_HW_CONFIG_DTS}
345$(eval FVP_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
346
347ifeq (${TRANSFER_LIST}, 1)
348FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \
Harrison Mutaia5566f62023-12-01 15:50:00 +0000349 ${PLAT}_tb_fw_config.dts \
350 )
351else
Soby Mathew1d71ba12018-04-04 09:40:32 +0100352FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \
Louis Mayencourt25ac8792019-12-17 13:17:25 +0000353 ${PLAT}_fw_config.dts \
Manish V Badarkhe3cb84a52020-05-31 08:53:40 +0100354 ${PLAT}_tb_fw_config.dts \
Soby Mathew1d71ba12018-04-04 09:40:32 +0100355 ${PLAT}_soc_fw_config.dts \
356 ${PLAT}_nt_fw_config.dts \
357 )
358
Harrison Mutai9c11ed72023-12-22 18:42:27 +0000359FVP_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
Soby Mathew1d71ba12018-04-04 09:40:32 +0100360FVP_SOC_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
361FVP_NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
362
363ifeq (${SPD},tspd)
364FDT_SOURCES += plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
365FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
366
367# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100368$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
Soby Mathew1d71ba12018-04-04 09:40:32 +0100369endif
Soby Mathewce6d9642018-02-08 11:39:38 +0000370
Achin Gupta0cb64d02019-10-11 14:54:48 +0100371ifeq (${SPD},spmd)
Olivier Deprezdb1ef412020-04-01 21:28:26 +0200372
373ifeq ($(ARM_SPMC_MANIFEST_DTS),)
374ARM_SPMC_MANIFEST_DTS := plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts
375endif
376
377FDT_SOURCES += ${ARM_SPMC_MANIFEST_DTS}
378FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb
Achin Gupta0cb64d02019-10-11 14:54:48 +0100379
380# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100381$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
Achin Gupta0cb64d02019-10-11 14:54:48 +0100382endif
383
Harrison Mutai9c11ed72023-12-22 18:42:27 +0000384# Add the FW_CONFIG to FIP and specify the same to certtool
385$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG}))
Soby Mathew1d71ba12018-04-04 09:40:32 +0100386# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100387$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG}))
Soby Mathew1d71ba12018-04-04 09:40:32 +0100388# Add the NT_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100389$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG}))
Harrison Mutaia5566f62023-12-01 15:50:00 +0000390endif
Soby Mathewce6d9642018-02-08 11:39:38 +0000391
Harrison Mutaia5566f62023-12-01 15:50:00 +0000392# Add the TB_FW_CONFIG to FIP and specify the same to certtool
393$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG}))
Soby Mathewce6d9642018-02-08 11:39:38 +0000394# Add the HW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100395$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG}))
Soby Mathew09cc7a62018-02-27 11:17:14 +0000396endif
Soby Mathewce6d9642018-02-08 11:39:38 +0000397
Harrison Mutai1a0ebff2024-05-02 12:40:20 +0000398ifeq (${TRANSFER_LIST}, 1)
399include lib/transfer_list/transfer_list.mk
400
401ifeq ($(RESET_TO_BL31), 1)
402HW_CONFIG := ${FVP_HW_CONFIG}
Harrison Mutai2329e222024-08-28 13:27:19 +0000403FW_HANDOFF_SIZE := 20000
Harrison Mutai1a0ebff2024-05-02 12:40:20 +0000404
Harrison Mutai2329e222024-08-28 13:27:19 +0000405TRANSFER_LIST_DTB_OFFSET := 0x20
406$(eval $(call add_define,TRANSFER_LIST_DTB_OFFSET))
Harrison Mutai1a0ebff2024-05-02 12:40:20 +0000407endif
408endif
409
Dimitris Papastamosee7cda32018-05-31 14:10:06 +0100410# Enable dynamic mitigation support by default
411DYNAMIC_WORKAROUND_CVE_2018_3639 := 1
412
Andre Przywarad23acc92023-03-21 13:53:19 +0000413ifneq (${ENABLE_FEAT_AMU},0)
John Tsichritzis076b5f02019-03-19 17:20:52 +0000414BL31_SOURCES += lib/cpus/aarch64/cpuamu.c \
Dimitris Papastamosa2e702a2018-02-14 10:00:06 +0000415 lib/cpus/aarch64/cpuamu_helpers.S
John Tsichritzis076b5f02019-03-19 17:20:52 +0000416
417ifeq (${HW_ASSISTED_COHERENCY}, 1)
418BL31_SOURCES += lib/cpus/aarch64/cortex_a75_pubsub.c \
419 lib/cpus/aarch64/neoverse_n1_pubsub.c
420endif
Dimitris Papastamos53bfb942017-12-11 11:45:35 +0000421endif
422
Manish Pandeyf87e54f2023-10-10 15:42:19 +0100423ifeq (${HANDLE_EA_EL3_FIRST_NS},1)
Madhukar Pappireddyd07d4d62024-01-10 14:01:37 -0600424 ifeq (${ENABLE_FEAT_RAS},1)
425 ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP},1)
426 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_lsp_ras_sp.c
427 else
428 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ras.c
429 endif
430 else
431 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ea.c
432 endif
Jeenu Viswambharana7055c52018-06-08 08:44:36 +0100433endif
434
Douglas Raillard51faada2017-02-24 18:14:15 +0000435ifneq (${ENABLE_STACK_PROTECTOR},0)
436PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_stack_protector.c
437endif
438
Antonio Nino Diaz3661d8e2019-01-23 16:23:07 +0000439# Enable the dynamic translation tables library.
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600440ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),)
Manish V Badarkhe39f0b862022-03-15 16:05:58 +0000441 ifeq (${ARCH},aarch32)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900442 BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Manish V Badarkhe39f0b862022-03-15 16:05:58 +0000443 else # AArch64
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900444 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Antonio Nino Diaz819dcd72019-02-12 13:32:03 +0000445 endif
Antonio Nino Diaz3661d8e2019-01-23 16:23:07 +0000446endif
447
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000448ifeq (${ALLOW_RO_XLAT_TABLES}, 1)
449 ifeq (${ARCH},aarch32)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900450 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000451 else # AArch64
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900452 BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000453 ifeq (${SPD},tspd)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900454 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000455 endif
456 endif
457endif
458
Ambroise Vincent992f0912019-07-12 13:47:03 +0100459ifeq (${USE_DEBUGFS},1)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900460 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Ambroise Vincent992f0912019-07-12 13:47:03 +0100461endif
462
Soby Mathewa22dffc2017-10-05 12:27:33 +0100463# Add support for platform supplied linker script for BL31 build
464$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT))
465
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600466ifneq (${RESET_TO_BL2}, 0)
Roberto Vargas76d26732018-01-16 10:35:23 +0000467 override BL1_SOURCES =
468endif
469
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100470include plat/arm/board/common/board_common.mk
Dan Handley60eea552015-03-19 19:17:53 +0000471include plat/arm/common/arm_common.mk
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100472
Alexei Fedorov4a135bc2020-07-13 14:59:02 +0100473ifeq (${MEASURED_BOOT},1)
Manish V Badarkhe48ba0342021-09-14 23:12:42 +0100474BL1_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \
Tamas Banc44e50b2022-02-11 09:49:36 +0100475 plat/arm/board/fvp/fvp_bl1_measured_boot.c \
476 lib/psa/measured_boot.c
477
Manish V Badarkhe48ba0342021-09-14 23:12:42 +0100478BL2_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \
Tamas Banc44e50b2022-02-11 09:49:36 +0100479 plat/arm/board/fvp/fvp_bl2_measured_boot.c \
480 lib/psa/measured_boot.c
Alexei Fedorov4a135bc2020-07-13 14:59:02 +0100481endif
482
Lucian Paul-Trifud72c4862022-06-22 18:45:30 +0100483ifeq (${DRTM_SUPPORT}, 1)
Manish V Badarkhe586f60c2022-07-12 21:48:04 +0100484BL31_SOURCES += plat/arm/board/fvp/fvp_drtm_addr.c \
485 plat/arm/board/fvp/fvp_drtm_dma_prot.c \
486 plat/arm/board/fvp/fvp_drtm_err.c \
johpow012a1cdee2022-03-11 17:50:58 -0600487 plat/arm/board/fvp/fvp_drtm_measurement.c \
488 plat/arm/board/fvp/fvp_drtm_stub.c \
Manish V Badarkhe586f60c2022-07-12 21:48:04 +0100489 plat/arm/common/arm_dyn_cfg.c \
490 plat/arm/board/fvp/fvp_err.c
Lucian Paul-Trifud72c4862022-06-22 18:45:30 +0100491endif
492
Manish V Badarkhe88c51c32022-01-08 23:08:02 +0000493ifeq (${TRUSTED_BOARD_BOOT}, 1)
494BL1_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
495BL2_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
496
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100497# FVP being a development platform, enable capability to disable Authentication
Antonio Nino Diaz60e19f52018-09-25 11:37:23 +0100498# dynamically if TRUSTED_BOARD_BOOT is set.
Max Shvetsova6ffdde2019-12-06 11:50:12 +0000499DYN_DISABLE_AUTH := 1
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100500endif
Manish V Badarkhecd3f0ae2021-08-24 14:42:35 +0100501
Marc Bonnici6a0788b2021-12-16 18:31:02 +0000502ifeq (${SPMC_AT_EL3}, 1)
503PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_el3_spmc.c
504endif
Wing Lie75cc242023-01-26 18:33:43 -0800505
506PSCI_OS_INIT_MODE := 1
Manish Pandeyfe38cc62023-04-24 10:46:21 +0100507
Manish Pandey5602ce12023-04-24 14:58:55 +0100508ifeq (${SPD},spmd)
509BL31_SOURCES += plat/arm/board/fvp/fvp_spmd.c
510endif
511
512# Test specific macros, keep them at bottom of this file
Manish Pandeyfe38cc62023-04-24 10:46:21 +0100513$(eval $(call add_define,PLATFORM_TEST_EA_FFH))
514ifeq (${PLATFORM_TEST_EA_FFH}, 1)
Manish Pandeyf87e54f2023-10-10 15:42:19 +0100515 ifeq (${FFH_SUPPORT}, 0)
516 $(error "PLATFORM_TEST_EA_FFH expects FFH_SUPPORT to be 1")
Manish Pandeyfe38cc62023-04-24 10:46:21 +0100517 endif
Manish Pandeyf87e54f2023-10-10 15:42:19 +0100518
Manish Pandeyfe38cc62023-04-24 10:46:21 +0100519endif
Madhukar Pappireddyf0b64e52023-03-02 16:33:25 -0600520
Manish Pandey5602ce12023-04-24 14:58:55 +0100521$(eval $(call add_define,PLATFORM_TEST_RAS_FFH))
522ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
Manish Pandeyf87e54f2023-10-10 15:42:19 +0100523 ifeq (${ENABLE_FEAT_RAS}, 0)
524 $(error "PLATFORM_TEST_RAS_FFH expects ENABLE_FEAT_RAS to be 1")
525 endif
526 ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
527 $(error "PLATFORM_TEST_RAS_FFH expects HANDLE_EA_EL3_FIRST_NS to be 1")
Manish Pandey5602ce12023-04-24 14:58:55 +0100528 endif
Madhukar Pappireddyf0b64e52023-03-02 16:33:25 -0600529endif
Sona Mathewd3bed152023-03-14 17:58:13 -0500530
Madhukar Pappireddyd07d4d62024-01-10 14:01:37 -0600531$(eval $(call add_define,PLATFORM_TEST_FFH_LSP_RAS_SP))
532ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP}, 1)
533 ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
534 $(error "PLATFORM_TEST_RAS_FFH is incompatible with PLATFORM_TEST_FFH_LSP_RAS_SP")
535 endif
536 ifeq (${ENABLE_SPMD_LP}, 0)
537 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_SPMD_LP to be 1")
538 endif
539 ifeq (${ENABLE_FEAT_RAS}, 0)
540 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_FEAT_RAS to be 1")
541 endif
542 ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
543 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects HANDLE_EA_EL3_FIRST_NS to be 1")
544 endif
545endif
546
Sona Mathewd3bed152023-03-14 17:58:13 -0500547ifeq (${ERRATA_ABI_SUPPORT}, 1)
548include plat/arm/board/fvp/fvp_cpu_errata.mk
549endif
Madhukar Pappireddy20324012023-08-24 16:57:22 -0500550
551# Build macro necessary for running SPM tests on FVP platform
552$(eval $(call add_define,PLAT_TEST_SPM))