blob: 0feabc3431a3a806bee11005ab2c2ef5760df258 [file] [log] [blame]
Ryan Harkin25cff832014-01-13 12:37:03 +00001#
Manish V Badarkhe88c51c32022-01-08 23:08:02 +00002# Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
Ryan Harkin25cff832014-01-13 12:37:03 +00003#
dp-arm82cb2c12017-05-03 09:38:09 +01004# SPDX-License-Identifier: BSD-3-Clause
Ryan Harkin25cff832014-01-13 12:37:03 +00005#
6
Chris Kay1fa05da2021-09-28 15:52:14 +01007include common/fdt_wrappers.mk
8
Soby Mathewa8af6a42016-04-07 17:40:04 +01009# Use the GICv3 driver on the FVP by default
10FVP_USE_GIC_DRIVER := FVP_GICV3
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000011
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000012# Default cluster count for FVP
13FVP_CLUSTER_COUNT := 2
14
Jeenu Viswambharanfe7210c2018-01-31 14:52:08 +000015# Default number of CPUs per cluster on FVP
16FVP_MAX_CPUS_PER_CLUSTER := 4
17
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000018# Default number of threads per CPU on FVP
19FVP_MAX_PE_PER_CPU := 1
20
Manish V Badarkhef98630f2021-01-24 03:26:50 +000021# Disable redistributor frame of inactive/fused CPU cores by marking it as read
22# only; enable redistributor frames of all CPU cores by default.
23FVP_GICR_REGION_PROTECTION := 0
24
Soby Mathewce6d9642018-02-08 11:39:38 +000025FVP_DT_PREFIX := fvp-base-gicv3-psci
26
Chris Kay1e4b4362023-06-05 17:22:54 +010027# Size (in kilobytes) of the Trusted SRAM region to utilize when building for
28# the FVP platform. This option defaults to 256.
29FVP_TRUSTED_SRAM_SIZE := 256
30
Achin Gupta27573c52015-11-03 14:18:34 +000031# The FVP platform depends on this macro to build with correct GIC driver.
32$(eval $(call add_define,FVP_USE_GIC_DRIVER))
33
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000034# Pass FVP_CLUSTER_COUNT to the build system.
Soby Mathew01080472016-02-01 14:04:34 +000035$(eval $(call add_define,FVP_CLUSTER_COUNT))
Soby Mathew71237872016-03-24 10:12:42 +000036
Jeenu Viswambharanfe7210c2018-01-31 14:52:08 +000037# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
38$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
39
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000040# Pass FVP_MAX_PE_PER_CPU to the build system.
41$(eval $(call add_define,FVP_MAX_PE_PER_CPU))
42
Manish V Badarkhef98630f2021-01-24 03:26:50 +000043# Pass FVP_GICR_REGION_PROTECTION to the build system.
44$(eval $(call add_define,FVP_GICR_REGION_PROTECTION))
45
Chris Kay1e4b4362023-06-05 17:22:54 +010046# Pass FVP_TRUSTED_SRAM_SIZE to the build system.
47$(eval $(call add_define,FVP_TRUSTED_SRAM_SIZE))
48
Soby Mathew71237872016-03-24 10:12:42 +000049# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
50# choose the CCI driver , else the CCN driver
51ifeq ($(FVP_CLUSTER_COUNT), 0)
52$(error "Incorrect cluster count specified for FVP port")
53else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
54FVP_INTERCONNECT_DRIVER := FVP_CCI
55else
56FVP_INTERCONNECT_DRIVER := FVP_CCN
Soby Mathew01080472016-02-01 14:04:34 +000057endif
58
Soby Mathew71237872016-03-24 10:12:42 +000059$(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
60
Alexei Fedorova6ea06f2020-03-23 18:45:17 +000061# Choose the GIC sources depending upon the how the FVP will be invoked
Andre Przywarab4ad3652020-03-25 15:50:38 +000062ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3)
Alexei Fedorove6e10ec2020-04-07 11:48:00 +010063
Andre Przywarab4ad3652020-03-25 15:50:38 +000064# The GIC model (GIC-600 or GIC-500) will be detected at runtime
65GICV3_SUPPORT_GIC600 := 1
Alexei Fedorova6ea06f2020-03-23 18:45:17 +000066GICV3_OVERRIDE_DISTIF_PWR_OPS := 1
67
68# Include GICv3 driver files
69include drivers/arm/gic/v3/gicv3.mk
70
71FVP_GIC_SOURCES := ${GICV3_SOURCES} \
Achin Gupta27573c52015-11-03 14:18:34 +000072 plat/common/plat_gicv3.c \
73 plat/arm/common/arm_gicv3.c
Jeenu Viswambharane1c59ab2016-12-06 16:15:22 +000074
laurenw-arm8370c8c2020-05-12 10:58:11 -050075 ifeq ($(filter 1,${BL2_AT_EL3} ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),)
76 FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c
77 endif
78
Achin Gupta27573c52015-11-03 14:18:34 +000079else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
Alexei Fedorove6e10ec2020-04-07 11:48:00 +010080
81# No GICv4 extension
82GIC_ENABLE_V4_EXTN := 0
83$(eval $(call add_define,GIC_ENABLE_V4_EXTN))
84
Alexei Fedorov1322dc92020-07-14 10:47:25 +010085# Include GICv2 driver files
86include drivers/arm/gic/v2/gicv2.mk
Alexei Fedorove6e10ec2020-04-07 11:48:00 +010087
Alexei Fedorov1322dc92020-07-14 10:47:25 +010088FVP_GIC_SOURCES := ${GICV2_SOURCES} \
Achin Gupta27573c52015-11-03 14:18:34 +000089 plat/common/plat_gicv2.c \
90 plat/arm/common/arm_gicv2.c
Soby Mathewce6d9642018-02-08 11:39:38 +000091
92FVP_DT_PREFIX := fvp-base-gicv2-psci
Achin Gupta27573c52015-11-03 14:18:34 +000093else
94$(error "Incorrect GIC driver chosen on FVP port")
95endif
96
Soby Mathew71237872016-03-24 10:12:42 +000097ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
Jeenu Viswambharan955242d2017-07-18 15:42:50 +010098FVP_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c
Soby Mathew71237872016-03-24 10:12:42 +000099else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
100FVP_INTERCONNECT_SOURCES := drivers/arm/ccn/ccn.c \
101 plat/arm/common/arm_ccn.c
102else
103$(error "Incorrect CCN driver chosen on FVP port")
104endif
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000105
Soby Mathew57f78202016-02-26 14:23:19 +0000106FVP_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000107 plat/arm/board/fvp/fvp_security.c \
108 plat/arm/common/arm_tzc400.c
109
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000110
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100111PLAT_INCLUDES := -Iplat/arm/board/fvp/include
Sandrine Bailleux53514b22014-05-20 17:28:25 +0100112
Ryan Harkin25cff832014-01-13 12:37:03 +0000113
Soby Mathew3e4b8fd2016-04-08 16:42:58 +0100114PLAT_BL_COMMON_SOURCES := plat/arm/board/fvp/fvp_common.c
Ryan Harkin25cff832014-01-13 12:37:03 +0000115
Soby Mathew877cf3f2016-07-11 14:13:56 +0100116FVP_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S
117
118ifeq (${ARCH}, aarch64)
John Tsichritzis076b5f02019-03-19 17:20:52 +0000119
John Tsichritzis629d04f2019-06-03 13:54:30 +0100120# select a different set of CPU files, depending on whether we compile for
121# hardware assisted coherency cores or not
John Tsichritzis076b5f02019-03-19 17:20:52 +0000122ifeq (${HW_ASSISTED_COHERENCY}, 0)
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100123# Cores used without DSU
John Tsichritzis076b5f02019-03-19 17:20:52 +0000124 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \
Soby Mathew9b476842014-08-14 11:33:56 +0100125 lib/cpus/aarch64/cortex_a53.S \
126 lib/cpus/aarch64/cortex_a57.S \
Yatharth Kochar2460ac12016-02-09 12:00:03 +0000127 lib/cpus/aarch64/cortex_a72.S \
John Tsichritzis076b5f02019-03-19 17:20:52 +0000128 lib/cpus/aarch64/cortex_a73.S
129else
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100130# Cores used with DSU only
John Tsichritzis629d04f2019-06-03 13:54:30 +0100131 ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100132 # AArch64-only cores
Boyan Karatotev4089e8e2023-04-06 10:31:09 +0100133 # TODO: add all cores to the appropriate lists
134 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a65.S \
135 lib/cpus/aarch64/cortex_a65ae.S \
136 lib/cpus/aarch64/cortex_a76.S \
John Tsichritzis629d04f2019-06-03 13:54:30 +0100137 lib/cpus/aarch64/cortex_a76ae.S \
Balint Dobszayf363deb2019-07-03 13:02:56 +0200138 lib/cpus/aarch64/cortex_a77.S \
Jimmy Brisson83c15842020-06-01 16:49:34 -0500139 lib/cpus/aarch64/cortex_a78.S \
Boyan Karatotev4089e8e2023-04-06 10:31:09 +0100140 lib/cpus/aarch64/cortex_a78c.S \
141 lib/cpus/aarch64/cortex_a710.S \
Sona Mathew81270d92024-02-20 16:59:45 -0600142 lib/cpus/aarch64/cortex_a715.S \
Bipin Ravi205980a2024-03-14 16:52:21 -0500143 lib/cpus/aarch64/cortex_a720.S \
John Tsichritzis629d04f2019-06-03 13:54:30 +0100144 lib/cpus/aarch64/neoverse_n1.S \
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100145 lib/cpus/aarch64/neoverse_n2.S \
Jimmy Brisson467937b2020-09-30 15:28:03 -0500146 lib/cpus/aarch64/neoverse_v1.S \
Boyan Karatotev4089e8e2023-04-06 10:31:09 +0100147 lib/cpus/aarch64/neoverse_e1.S \
Sona Mathew656c4312024-03-01 13:36:21 -0600148 lib/cpus/aarch64/cortex_x2.S \
149 lib/cpus/aarch64/cortex_x4.S
John Tsichritzis629d04f2019-06-03 13:54:30 +0100150 endif
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100151 # AArch64/AArch32 cores
152 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \
153 lib/cpus/aarch64/cortex_a75.S
John Tsichritzis076b5f02019-03-19 17:20:52 +0000154endif
John Tsichritzisa4546e82018-10-08 17:09:43 +0100155
Yatharth Kochar03a30422016-07-12 15:47:03 +0100156else
157FVP_CPU_LIBS += lib/cpus/aarch32/cortex_a32.S
Soby Mathew877cf3f2016-07-11 14:13:56 +0100158endif
Sandrine Bailleuxb13ed5e2016-01-13 09:04:26 +0000159
Alexei Fedorov1461ad92019-05-09 12:14:40 +0100160BL1_SOURCES += drivers/arm/smmu/smmu_v3.c \
161 drivers/arm/sp805/sp805.c \
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100162 drivers/delay_timer/delay_timer.c \
Aditya Angadib0c97da2019-04-16 11:29:14 +0530163 drivers/io/io_semihosting.c \
Dan Handley60eea552015-03-19 19:17:53 +0000164 lib/semihosting/semihosting.c \
Yatharth Kochar83fc4a92016-07-04 11:03:49 +0100165 lib/semihosting/${ARCH}/semihosting_call.S \
166 plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
Dan Handley3fc41242015-04-27 19:17:18 +0100167 plat/arm/board/fvp/fvp_bl1_setup.c \
Govindraj Raja4220b832024-06-04 11:05:26 -0500168 plat/arm/board/fvp/fvp_cpu_pwr.c \
Ambroise Vincent37b70032019-07-04 14:58:45 +0100169 plat/arm/board/fvp/fvp_err.c \
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000170 plat/arm/board/fvp/fvp_io_storage.c \
171 ${FVP_CPU_LIBS} \
172 ${FVP_INTERCONNECT_SOURCES}
173
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500174ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100175BL1_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
176else
177BL1_SOURCES += drivers/delay_timer/generic_delay_timer.c
178endif
179
Dan Handley60eea552015-03-19 19:17:53 +0000180
Ambroise Vincent37b70032019-07-04 14:58:45 +0100181BL2_SOURCES += drivers/arm/sp805/sp805.c \
182 drivers/io/io_semihosting.c \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100183 lib/utils/mem_region.c \
Dan Handley60eea552015-03-19 19:17:53 +0000184 lib/semihosting/semihosting.c \
Yatharth Kochar6fe8aa22016-07-04 11:26:14 +0100185 lib/semihosting/${ARCH}/semihosting_call.S \
Dan Handley3fc41242015-04-27 19:17:18 +0100186 plat/arm/board/fvp/fvp_bl2_setup.c \
Ambroise Vincent37b70032019-07-04 14:58:45 +0100187 plat/arm/board/fvp/fvp_err.c \
Dan Handley3fc41242015-04-27 19:17:18 +0100188 plat/arm/board/fvp/fvp_io_storage.c \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100189 plat/arm/common/arm_nor_psci_mem_protect.c \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000190 ${FVP_SECURITY_SOURCES}
Dan Handley60eea552015-03-19 19:17:53 +0000191
Roberto Vargas9d57a142018-08-06 13:35:31 +0100192
Manish V Badarkhe14d095c2020-08-23 09:58:44 +0100193ifeq (${COT_DESC_IN_DTB},1)
194BL2_SOURCES += plat/arm/common/fconf/fconf_nv_cntr_getter.c
195endif
Roberto Vargas9d57a142018-08-06 13:35:31 +0100196
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500197ifeq (${ENABLE_RME},1)
Govindraj Raja4220b832024-06-04 11:05:26 -0500198BL2_SOURCES += plat/arm/board/fvp/aarch64/fvp_helpers.S \
199 plat/arm/board/fvp/fvp_cpu_pwr.c
200
Soby Mathewa0435102022-03-22 16:21:19 +0000201BL31_SOURCES += plat/arm/board/fvp/fvp_plat_attest_token.c \
202 plat/arm/board/fvp/fvp_realm_attest_key.c
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500203endif
204
Roberto Vargas81528db2017-11-17 13:22:18 +0000205ifeq (${BL2_AT_EL3},1)
206BL2_SOURCES += plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
Govindraj Raja4220b832024-06-04 11:05:26 -0500207 plat/arm/board/fvp/fvp_cpu_pwr.c \
Roberto Vargas81528db2017-11-17 13:22:18 +0000208 plat/arm/board/fvp/fvp_bl2_el3_setup.c \
209 ${FVP_CPU_LIBS} \
210 ${FVP_INTERCONNECT_SOURCES}
211endif
212
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500213ifeq (${USE_SP804_TIMER},1)
Antonio Nino Diaz32cd95f2016-05-17 09:48:10 +0100214BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
Antonio Nino Diaz32cd95f2016-05-17 09:48:10 +0100215endif
216
Yatharth Kochardcda29f2015-10-14 15:28:11 +0100217BL2U_SOURCES += plat/arm/board/fvp/fvp_bl2u_setup.c \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000218 ${FVP_SECURITY_SOURCES}
Yatharth Kochardcda29f2015-10-14 15:28:11 +0100219
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500220ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100221BL2U_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
222endif
223
Antonio Nino Diaz560293b2019-01-23 21:50:09 +0000224BL31_SOURCES += drivers/arm/fvp/fvp_pwrc.c \
225 drivers/arm/smmu/smmu_v3.c \
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100226 drivers/delay_timer/delay_timer.c \
Antonio Nino Diazaa7877c2018-10-10 11:14:44 +0100227 drivers/cfi/v2m/v2m_flash.c \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100228 lib/utils/mem_region.c \
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100229 plat/arm/board/fvp/fvp_bl31_setup.c \
Madhukar Pappireddy12d13432020-04-16 17:54:25 -0500230 plat/arm/board/fvp/fvp_console.c \
Dan Handley3fc41242015-04-27 19:17:18 +0100231 plat/arm/board/fvp/fvp_pm.c \
Dan Handley3fc41242015-04-27 19:17:18 +0100232 plat/arm/board/fvp/fvp_topology.c \
233 plat/arm/board/fvp/aarch64/fvp_helpers.S \
Govindraj Raja4220b832024-06-04 11:05:26 -0500234 plat/arm/board/fvp/fvp_cpu_pwr.c \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100235 plat/arm/common/arm_nor_psci_mem_protect.c \
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000236 ${FVP_CPU_LIBS} \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000237 ${FVP_GIC_SOURCES} \
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000238 ${FVP_INTERCONNECT_SOURCES} \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000239 ${FVP_SECURITY_SOURCES}
Juan Castillo6eadf762015-01-07 10:39:25 +0000240
Madhukar Pappireddy26d1e0c2020-01-27 13:37:51 -0600241# Support for fconf in BL31
242# Added separately from the above list for better readability
Madhukar Pappireddy493545b2020-03-13 13:00:17 -0500243ifeq ($(filter 1,${BL2_AT_EL3} ${RESET_TO_BL31}),)
Chris Kay1fa05da2021-09-28 15:52:14 +0100244BL31_SOURCES += lib/fconf/fconf.c \
Manish V Badarkhe7fb9bcd2020-05-30 17:40:44 +0100245 lib/fconf/fconf_dyn_cfg_getter.c \
Madhukar Pappireddy26d1e0c2020-01-27 13:37:51 -0600246 plat/arm/board/fvp/fconf/fconf_hw_config_getter.c
Madhukar Pappireddy452d5e52020-06-02 09:26:30 -0500247
Chris Kay1fa05da2021-09-28 15:52:14 +0100248BL31_SOURCES += ${FDT_WRAPPERS_SOURCES}
249
Madhukar Pappireddy452d5e52020-06-02 09:26:30 -0500250ifeq (${SEC_INT_DESC_IN_FCONF},1)
251BL31_SOURCES += plat/arm/common/fconf/fconf_sec_intr_config.c
252endif
253
Madhukar Pappireddy493545b2020-03-13 13:00:17 -0500254endif
Madhukar Pappireddy26d1e0c2020-01-27 13:37:51 -0600255
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500256ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100257BL31_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
258else
259BL31_SOURCES += drivers/delay_timer/generic_delay_timer.c
260endif
261
Soby Mathew09cc7a62018-02-27 11:17:14 +0000262# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
263ifdef UNIX_MK
Soby Mathewce6d9642018-02-08 11:39:38 +0000264FVP_HW_CONFIG_DTS := fdts/${FVP_DT_PREFIX}.dts
Soby Mathew1d71ba12018-04-04 09:40:32 +0100265FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \
Louis Mayencourt25ac8792019-12-17 13:17:25 +0000266 ${PLAT}_fw_config.dts \
Manish V Badarkhe3cb84a52020-05-31 08:53:40 +0100267 ${PLAT}_tb_fw_config.dts \
Soby Mathew1d71ba12018-04-04 09:40:32 +0100268 ${PLAT}_soc_fw_config.dts \
269 ${PLAT}_nt_fw_config.dts \
270 )
271
Manish V Badarkhe3cb84a52020-05-31 08:53:40 +0100272FVP_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
273FVP_TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
Soby Mathew1d71ba12018-04-04 09:40:32 +0100274FVP_SOC_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
275FVP_NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
276
277ifeq (${SPD},tspd)
278FDT_SOURCES += plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
279FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
280
281# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100282$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
Soby Mathew1d71ba12018-04-04 09:40:32 +0100283endif
Soby Mathewce6d9642018-02-08 11:39:38 +0000284
Achin Gupta0cb64d02019-10-11 14:54:48 +0100285ifeq (${SPD},spmd)
Olivier Deprezdb1ef412020-04-01 21:28:26 +0200286
287ifeq ($(ARM_SPMC_MANIFEST_DTS),)
288ARM_SPMC_MANIFEST_DTS := plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts
289endif
290
291FDT_SOURCES += ${ARM_SPMC_MANIFEST_DTS}
292FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb
Achin Gupta0cb64d02019-10-11 14:54:48 +0100293
294# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100295$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
Achin Gupta0cb64d02019-10-11 14:54:48 +0100296endif
297
Manish V Badarkhe3cb84a52020-05-31 08:53:40 +0100298# Add the FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100299$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG}))
Soby Mathewce6d9642018-02-08 11:39:38 +0000300# Add the TB_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100301$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG}))
Soby Mathew1d71ba12018-04-04 09:40:32 +0100302# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100303$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG}))
Soby Mathew1d71ba12018-04-04 09:40:32 +0100304# Add the NT_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100305$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG}))
Soby Mathewce6d9642018-02-08 11:39:38 +0000306
307FDT_SOURCES += ${FVP_HW_CONFIG_DTS}
308$(eval FVP_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
309
310# Add the HW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100311$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG}))
Soby Mathew09cc7a62018-02-27 11:17:14 +0000312endif
Soby Mathewce6d9642018-02-08 11:39:38 +0000313
Dimitris Papastamos3a6a9ad2017-11-14 13:27:41 +0000314# Enable Activity Monitor Unit extensions by default
315ENABLE_AMU := 1
316
Dimitris Papastamosee7cda32018-05-31 14:10:06 +0100317# Enable dynamic mitigation support by default
318DYNAMIC_WORKAROUND_CVE_2018_3639 := 1
319
Dimitris Papastamos53bfb942017-12-11 11:45:35 +0000320ifeq (${ENABLE_AMU},1)
John Tsichritzis076b5f02019-03-19 17:20:52 +0000321BL31_SOURCES += lib/cpus/aarch64/cpuamu.c \
Dimitris Papastamosa2e702a2018-02-14 10:00:06 +0000322 lib/cpus/aarch64/cpuamu_helpers.S
John Tsichritzis076b5f02019-03-19 17:20:52 +0000323
324ifeq (${HW_ASSISTED_COHERENCY}, 1)
325BL31_SOURCES += lib/cpus/aarch64/cortex_a75_pubsub.c \
326 lib/cpus/aarch64/neoverse_n1_pubsub.c
327endif
Dimitris Papastamos53bfb942017-12-11 11:45:35 +0000328endif
329
Jeenu Viswambharana7055c52018-06-08 08:44:36 +0100330ifeq (${RAS_EXTENSION},1)
331BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ras.c
332endif
333
Douglas Raillard51faada2017-02-24 18:14:15 +0000334ifneq (${ENABLE_STACK_PROTECTOR},0)
335PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_stack_protector.c
336endif
337
dp-arma4409002017-02-15 11:07:55 +0000338ifeq (${ARCH},aarch32)
339 NEED_BL32 := yes
340endif
341
Antonio Nino Diaz3661d8e2019-01-23 16:23:07 +0000342# Enable the dynamic translation tables library.
Manish V Badarkhe39f0b862022-03-15 16:05:58 +0000343ifeq ($(filter 1,${BL2_AT_EL3} ${ARM_XLAT_TABLES_LIB_V1}),)
344 ifeq (${ARCH},aarch32)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900345 BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Manish V Badarkhe39f0b862022-03-15 16:05:58 +0000346 else # AArch64
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900347 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Antonio Nino Diaz819dcd72019-02-12 13:32:03 +0000348 endif
Antonio Nino Diaz3661d8e2019-01-23 16:23:07 +0000349endif
350
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000351ifeq (${ALLOW_RO_XLAT_TABLES}, 1)
352 ifeq (${ARCH},aarch32)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900353 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000354 else # AArch64
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900355 BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000356 ifeq (${SPD},tspd)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900357 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000358 endif
359 endif
360endif
361
Ambroise Vincent992f0912019-07-12 13:47:03 +0100362ifeq (${USE_DEBUGFS},1)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900363 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Ambroise Vincent992f0912019-07-12 13:47:03 +0100364endif
365
Soby Mathewa22dffc2017-10-05 12:27:33 +0100366# Add support for platform supplied linker script for BL31 build
367$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT))
368
Roberto Vargas76d26732018-01-16 10:35:23 +0000369ifneq (${BL2_AT_EL3}, 0)
370 override BL1_SOURCES =
371endif
372
Tamas Banc44e50b2022-02-11 09:49:36 +0100373# Include Measured Boot makefile before any Crypto library makefile.
374# Crypto library makefile may need default definitions of Measured Boot build
375# flags present in Measured Boot makefile.
376ifeq (${MEASURED_BOOT},1)
377 RSS_MEASURED_BOOT_MK := drivers/measured_boot/rss/rss_measured_boot.mk
378 $(info Including ${RSS_MEASURED_BOOT_MK})
379 include ${RSS_MEASURED_BOOT_MK}
380
laurenw-arm78da42a2022-05-31 16:39:09 -0500381 ifneq (${MBOOT_RSS_HASH_ALG}, sha256)
382 $(eval $(call add_define,TF_MBEDTLS_MBOOT_USE_SHA512))
383 endif
384
Tamas Banc44e50b2022-02-11 09:49:36 +0100385 BL1_SOURCES += ${MEASURED_BOOT_SOURCES}
386 BL2_SOURCES += ${MEASURED_BOOT_SOURCES}
387endif
388
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100389include plat/arm/board/common/board_common.mk
Dan Handley60eea552015-03-19 19:17:53 +0000390include plat/arm/common/arm_common.mk
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100391
Alexei Fedorov4a135bc2020-07-13 14:59:02 +0100392ifeq (${MEASURED_BOOT},1)
Manish V Badarkhe48ba0342021-09-14 23:12:42 +0100393BL1_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \
Tamas Banc44e50b2022-02-11 09:49:36 +0100394 plat/arm/board/fvp/fvp_bl1_measured_boot.c \
395 lib/psa/measured_boot.c
396
Manish V Badarkhe48ba0342021-09-14 23:12:42 +0100397BL2_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \
Tamas Banc44e50b2022-02-11 09:49:36 +0100398 plat/arm/board/fvp/fvp_bl2_measured_boot.c \
399 lib/psa/measured_boot.c
400
Sandrine Bailleux0271edd2022-10-12 14:46:56 +0200401# Note that attestation code does not depend on measured boot interfaces per se,
402# but the two features go together - attestation without boot measurements is
403# pretty much pointless...
404BL31_SOURCES += lib/psa/delegated_attestation.c
405
Tamas Banc44e50b2022-02-11 09:49:36 +0100406PLAT_INCLUDES += -Iinclude/lib/psa
407
408# RSS is not supported on FVP right now. Thus, we use the mocked version
Sandrine Bailleux29e6fc52022-08-31 14:05:38 +0200409# of the provided PSA APIs. They return with success and hard-coded data.
Tamas Banc44e50b2022-02-11 09:49:36 +0100410PLAT_RSS_NOT_SUPPORTED := 1
411
Sandrine Bailleux29e6fc52022-08-31 14:05:38 +0200412# Even though RSS is not supported on FVP (see above), we support overriding
413# PLAT_RSS_NOT_SUPPORTED from the command line, just for the purpose of building
414# the code to detect any build regressions. The resulting firmware will not be
415# functional.
416ifneq (${PLAT_RSS_NOT_SUPPORTED},1)
417 $(warning "RSS is not supported on FVP. The firmware will not be functional.")
418 include drivers/arm/rss/rss_comms.mk
419 BL1_SOURCES += ${RSS_COMMS_SOURCES}
420 BL2_SOURCES += ${RSS_COMMS_SOURCES}
Sandrine Bailleux0271edd2022-10-12 14:46:56 +0200421 BL31_SOURCES += ${RSS_COMMS_SOURCES} \
422 lib/psa/delegated_attestation.c
Sandrine Bailleux29e6fc52022-08-31 14:05:38 +0200423
Tamas Ban70247dd2022-10-05 11:56:04 +0200424 BL1_CFLAGS += -DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0
425 BL2_CFLAGS += -DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0
Sandrine Bailleux0271edd2022-10-12 14:46:56 +0200426 BL31_CFLAGS += -DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0
Sandrine Bailleux29e6fc52022-08-31 14:05:38 +0200427endif
428
Alexei Fedorov4a135bc2020-07-13 14:59:02 +0100429endif
430
Lucian Paul-Trifud72c4862022-06-22 18:45:30 +0100431ifeq (${DRTM_SUPPORT}, 1)
Manish V Badarkhe586f60c2022-07-12 21:48:04 +0100432BL31_SOURCES += plat/arm/board/fvp/fvp_drtm_addr.c \
433 plat/arm/board/fvp/fvp_drtm_dma_prot.c \
434 plat/arm/board/fvp/fvp_drtm_err.c \
johpow012a1cdee2022-03-11 17:50:58 -0600435 plat/arm/board/fvp/fvp_drtm_measurement.c \
436 plat/arm/board/fvp/fvp_drtm_stub.c \
Manish V Badarkhe586f60c2022-07-12 21:48:04 +0100437 plat/arm/common/arm_dyn_cfg.c \
438 plat/arm/board/fvp/fvp_err.c
Lucian Paul-Trifud72c4862022-06-22 18:45:30 +0100439endif
440
Manish V Badarkhe88c51c32022-01-08 23:08:02 +0000441ifeq (${TRUSTED_BOARD_BOOT}, 1)
442BL1_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
443BL2_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
444
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100445# FVP being a development platform, enable capability to disable Authentication
Antonio Nino Diaz60e19f52018-09-25 11:37:23 +0100446# dynamically if TRUSTED_BOARD_BOOT is set.
Max Shvetsova6ffdde2019-12-06 11:50:12 +0000447DYN_DISABLE_AUTH := 1
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100448endif
Manish V Badarkhecd3f0ae2021-08-24 14:42:35 +0100449
450# enable trace buffer control registers access to NS by default
451ENABLE_TRBE_FOR_NS := 1
452
johpow01744ad972022-01-28 17:06:20 -0600453# enable branch record buffer control registers access in NS by default
454# only enable for aarch64
455# do not enable when ENABLE_RME=1
456ifeq (${ARCH}, aarch64)
457ifeq (${ENABLE_RME},0)
458 ENABLE_BRBE_FOR_NS := 1
459endif
460endif
461
Manish V Badarkhecd3f0ae2021-08-24 14:42:35 +0100462# enable trace system registers access to NS by default
463ENABLE_SYS_REG_TRACE_FOR_NS := 1
464
465# enable trace filter control registers access to NS by default
466ENABLE_TRF_FOR_NS := 1
Marc Bonnici6a0788b2021-12-16 18:31:02 +0000467
468ifeq (${SPMC_AT_EL3}, 1)
469PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_el3_spmc.c
470endif
Sona Mathewb8bb1e32023-03-14 17:58:13 -0500471
472ifeq (${ERRATA_ABI_SUPPORT}, 1)
473include plat/arm/board/fvp/fvp_cpu_errata.mk
474endif