blob: ed22beb478ed3ada9c9e2e3e739c9925412ef132 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Sona Mathew578d3572024-07-10 18:04:40 -05002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Varun Wadekar2b287272022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-arm82cb2c12017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Dan Handley97043ac2014-04-09 13:14:54 +01008#include <assert.h>
Antonio Nino Diaz40daecc2018-10-25 16:52:26 +01009#include <stdbool.h>
Andrew Thoelke167a9352014-06-04 21:10:52 +010010#include <string.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000011
12#include <platform_def.h>
13
14#include <arch.h>
15#include <arch_helpers.h>
Soby Mathewb7e398d2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen885e2682022-09-12 22:42:58 +000019#include <common/debug.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000020#include <context.h>
Zelalem Aweke8b95e842022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Arvind Ram Prakash10cd41d2024-08-05 16:11:42 -050022#include <lib/cpus/cpu_ops.h>
23#include <lib/cpus/errata.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000024#include <lib/el3_runtime/context_mgmt.h>
25#include <lib/el3_runtime/pubsub_events.h>
26#include <lib/extensions/amu.h>
johpow01744ad972022-01-28 17:06:20 -060027#include <lib/extensions/brbe.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000028#include <lib/extensions/mpam.h>
johpow01dc78e622021-07-08 14:14:00 -050029#include <lib/extensions/sme.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000030#include <lib/extensions/spe.h>
31#include <lib/extensions/sve.h>
Manish V Badarkhed4582d32021-06-29 11:44:20 +010032#include <lib/extensions/sys_reg_trace.h>
Manish V Badarkhe813524e2021-07-02 09:10:56 +010033#include <lib/extensions/trbe.h>
Manish V Badarkhe8fcd3d92021-07-08 09:33:18 +010034#include <lib/extensions/trf.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000035#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000036
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +010037#if ENABLE_FEAT_TWED
38/* Make sure delay value fits within the range(0-15) */
39CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
40#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000041
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +010042static void manage_extensions_secure(cpu_context_t *ctx);
Zelalem Awekeb515f542022-04-08 16:48:05 -050043
44static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
45{
46 u_register_t sctlr_elx, actlr_elx;
47
48 /*
49 * Initialise SCTLR_EL1 to the reset value corresponding to the target
50 * execution state setting all fields rather than relying on the hw.
51 * Some fields have architecturally UNKNOWN reset values and these are
52 * set to zero.
53 *
54 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
55 *
56 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
57 * required by PSCI specification)
58 */
59 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
60 if (GET_RW(ep->spsr) == MODE_RW_64) {
61 sctlr_elx |= SCTLR_EL1_RES1;
62 } else {
63 /*
64 * If the target execution state is AArch32 then the following
65 * fields need to be set.
66 *
67 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
68 * instructions are not trapped to EL1.
69 *
70 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
71 * instructions are not trapped to EL1.
72 *
73 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
74 * CP15DMB, CP15DSB, and CP15ISB instructions.
75 */
76 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
77 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
78 }
79
Zelalem Awekeb515f542022-04-08 16:48:05 -050080 /*
81 * If workaround of errata 764081 for Cortex-A75 is used then set
82 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
83 */
Sona Mathew578d3572024-07-10 18:04:40 -050084 if (errata_a75_764081_applies()) {
85 sctlr_elx |= SCTLR_IESB_BIT;
86 }
87
Zelalem Awekeb515f542022-04-08 16:48:05 -050088 /* Store the initialised SCTLR_EL1 value in the cpu_context */
89 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
90
91 /*
92 * Base the context ACTLR_EL1 on the current value, as it is
93 * implementation defined. The context restore process will write
94 * the value from the context to the actual register and can cause
95 * problems for processor cores that don't expect certain bits to
96 * be zero.
97 */
98 actlr_elx = read_actlr_el1();
99 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
100}
101
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600102/******************************************************************************
103 * This function performs initializations that are specific to SECURE state
104 * and updates the cpu context specified by 'ctx'.
105 *****************************************************************************/
106static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000107{
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600108 u_register_t scr_el3;
109 el3_state_t *state;
110
111 state = get_el3state_ctx(ctx);
112 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
113
114#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000115 /*
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600116 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
117 * indicated by the interrupt routing model for BL31.
Achin Gupta7aea9082014-02-01 07:51:28 +0000118 */
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600119 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
120#endif
121
122#if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
123 /* Get Memory Tagging Extension support level */
124 unsigned int mte = get_armv8_5_mte_support();
125#endif
126 /*
127 * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS
128 * is set, or when MTE is only implemented at EL0.
129 */
130#if CTX_INCLUDE_MTE_REGS
131 assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
132 scr_el3 |= SCR_ATA_BIT;
133#else
134 if (mte == MTE_IMPLEMENTED_EL0) {
135 scr_el3 |= SCR_ATA_BIT;
136 }
137#endif /* CTX_INCLUDE_MTE_REGS */
138
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600139 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
140
Zelalem Awekeb515f542022-04-08 16:48:05 -0500141 /*
142 * Initialize EL1 context registers unless SPMC is running
143 * at S-EL2.
144 */
145#if !SPMD_SPM_AT_SEL2
146 setup_el1_context(ctx, ep);
147#endif
148
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600149 manage_extensions_secure(ctx);
150}
151
152#if ENABLE_RME
153/******************************************************************************
154 * This function performs initializations that are specific to REALM state
155 * and updates the cpu context specified by 'ctx'.
156 *****************************************************************************/
157static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
158{
159 u_register_t scr_el3;
160 el3_state_t *state;
161
162 state = get_el3state_ctx(ctx);
163 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
164
165 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT | SCR_EnSCXT_BIT;
166
167 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
168}
169#endif /* ENABLE_RME */
170
171/******************************************************************************
172 * This function performs initializations that are specific to NON-SECURE state
173 * and updates the cpu context specified by 'ctx'.
174 *****************************************************************************/
175static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
176{
177 u_register_t scr_el3;
178 el3_state_t *state;
179
180 state = get_el3state_ctx(ctx);
181 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
182
183 /* SCR_NS: Set the NS bit */
184 scr_el3 |= SCR_NS_BIT;
185
186#if !CTX_INCLUDE_PAUTH_REGS
187 /*
188 * If the pointer authentication registers aren't saved during world
189 * switches the value of the registers can be leaked from the Secure to
190 * the Non-secure world. To prevent this, rather than enabling pointer
191 * authentication everywhere, we only enable it in the Non-secure world.
192 *
193 * If the Secure world wants to use pointer authentication,
194 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
195 */
196 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
197#endif /* !CTX_INCLUDE_PAUTH_REGS */
198
199 /* Allow access to Allocation Tags when MTE is implemented. */
200 scr_el3 |= SCR_ATA_BIT;
201
Manish Pandey46cc41d2022-10-10 11:43:08 +0100202#if HANDLE_EA_EL3_FIRST_NS
203 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
204 scr_el3 |= SCR_EA_BIT;
205#endif
206
Manish Pandey00e8f792022-09-27 14:30:34 +0100207#if RAS_TRAP_NS_ERR_REC_ACCESS
208 /*
209 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
210 * and RAS ERX registers from EL1 and EL2(from any security state)
211 * are trapped to EL3.
212 * Set here to trap only for NS EL1/EL2
213 *
214 */
215 scr_el3 |= SCR_TERR_BIT;
216#endif
217
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600218#ifdef IMAGE_BL31
219 /*
220 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
221 * indicated by the interrupt routing model for BL31.
222 */
223 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
224#endif
225 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600226
Zelalem Awekeb515f542022-04-08 16:48:05 -0500227 /* Initialize EL1 context registers */
228 setup_el1_context(ctx, ep);
229
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600230 /* Initialize EL2 context registers */
231#if CTX_INCLUDE_EL2_REGS
232
233 /*
234 * Initialize SCTLR_EL2 context register using Endianness value
235 * taken from the entrypoint attribute.
236 */
237 u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
238 sctlr_el2 |= SCTLR_EL2_RES1;
239 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2,
240 sctlr_el2);
241
242 /*
Varun Wadekar2b287272022-09-13 12:38:47 +0100243 * Program the ICC_SRE_EL2 to make sure the correct bits are set
244 * when restoring NS context.
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600245 */
Varun Wadekar2b287272022-09-13 12:38:47 +0100246 u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
247 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600248 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_ICC_SRE_EL2,
249 icc_sre_el2);
Boyan Karatotev7f856192022-10-26 15:10:39 +0100250
251 /*
252 * Initialize MDCR_EL2.HPMN to its hardware reset value so we don't
253 * throw anyone off who expects this to be sensible.
254 * TODO: A similar thing happens in cm_prepare_el3_exit. They should be
255 * unified with the proper PMU implementation
256 */
257 u_register_t mdcr_el2 = ((read_pmcr_el0() >> PMCR_EL0_N_SHIFT) &
258 PMCR_EL0_N_MASK);
259 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_MDCR_EL2, mdcr_el2);
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600260#endif /* CTX_INCLUDE_EL2_REGS */
Achin Gupta7aea9082014-02-01 07:51:28 +0000261}
262
263/*******************************************************************************
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600264 * The following function performs initialization of the cpu_context 'ctx'
265 * for first use that is common to all security states, and sets the
266 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke167a9352014-06-04 21:10:52 +0100267 *
Paul Beesley8aabea32019-01-11 18:26:51 +0000268 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathew12d0d002015-04-09 13:40:55 +0100269 * timer availability for the new execution context.
Andrew Thoelke167a9352014-06-04 21:10:52 +0100270 ******************************************************************************/
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600271static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke167a9352014-06-04 21:10:52 +0100272{
Louis Mayencourtf1be00d2020-01-24 13:30:28 +0000273 u_register_t scr_el3;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100274 el3_state_t *state;
275 gp_regs_t *gp_regs;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100276
Andrew Thoelke167a9352014-06-04 21:10:52 +0100277 /* Clear any residual register values from the context */
Douglas Raillard32f0d3c2017-01-26 15:54:44 +0000278 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke167a9352014-06-04 21:10:52 +0100279
280 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100281 * SCR_EL3 was initialised during reset sequence in macro
282 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
283 * affect the next EL.
284 *
285 * The following fields are initially set to zero and then updated to
286 * the required value depending on the state of the SPSR_EL3 and the
287 * Security state and entrypoint attributes of the next EL.
Andrew Thoelke167a9352014-06-04 21:10:52 +0100288 */
Louis Mayencourtf1be00d2020-01-24 13:30:28 +0000289 scr_el3 = read_scr();
Manish Pandey46cc41d2022-10-10 11:43:08 +0100290 scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_EA_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600291 SCR_ST_BIT | SCR_HCE_BIT | SCR_NSE_BIT);
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500292
David Cunado18f2efd2017-04-13 22:38:29 +0100293 /*
294 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
295 * Exception level as specified by SPSR.
296 */
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500297 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke167a9352014-06-04 21:10:52 +0100298 scr_el3 |= SCR_RW_BIT;
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500299 }
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600300
David Cunado18f2efd2017-04-13 22:38:29 +0100301 /*
302 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Awekeb515f542022-04-08 16:48:05 -0500303 * Secure timer registers to EL3, from AArch64 state only, if specified
304 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
305 * bit always behaves as 1 (i.e. secure physical timer register access
306 * is not trapped)
David Cunado18f2efd2017-04-13 22:38:29 +0100307 */
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500308 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke167a9352014-06-04 21:10:52 +0100309 scr_el3 |= SCR_ST_BIT;
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500310 }
Andrew Thoelke167a9352014-06-04 21:10:52 +0100311
johpow01cb4ec472021-08-04 19:38:18 -0500312 /*
313 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
314 * SCR_EL3.HXEn.
315 */
316#if ENABLE_FEAT_HCX
317 scr_el3 |= SCR_HXEn_BIT;
318#endif
319
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400320 /*
321 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
322 * registers are trapped to EL3.
323 */
324#if ENABLE_FEAT_RNG_TRAP
325 scr_el3 |= SCR_TRNDR_BIT;
326#endif
327
Jeenu Viswambharan1a7c1cf2017-12-08 12:13:51 +0000328#if FAULT_INJECTION_SUPPORT
329 /* Enable fault injection from lower ELs */
330 scr_el3 |= SCR_FIEN_BIT;
331#endif
332
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000333 /*
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600334 * CPTR_EL3 was initialized out of reset, copy that value to the
335 * context register.
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000336 */
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100337 write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3());
Andrew Thoelke167a9352014-06-04 21:10:52 +0100338
339 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100340 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
341 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
342 * next mode is Hyp.
Jimmy Brisson110ee432020-04-16 10:47:56 -0500343 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
344 * same conditions as HVC instructions and when the processor supports
345 * ARMv8.6-FGT.
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500346 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
347 * CNTPOFF_EL2 register under the same conditions as HVC instructions
348 * and when the processor supports ECV.
Andrew Thoelke167a9352014-06-04 21:10:52 +0100349 */
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000350 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
351 || ((GET_RW(ep->spsr) != MODE_RW_64)
352 && (GET_M32(ep->spsr) == MODE32_hyp))) {
Andrew Thoelke167a9352014-06-04 21:10:52 +0100353 scr_el3 |= SCR_HCE_BIT;
Jimmy Brisson110ee432020-04-16 10:47:56 -0500354
355 if (is_armv8_6_fgt_present()) {
356 scr_el3 |= SCR_FGTEN_BIT;
357 }
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500358
359 if (get_armv8_6_ecv_support()
360 == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) {
361 scr_el3 |= SCR_ECVEN_BIT;
362 }
Andrew Thoelke167a9352014-06-04 21:10:52 +0100363 }
364
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +0100365#if ENABLE_FEAT_TWED
johpow016cac7242020-04-22 14:05:13 -0500366 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +0100367 /* Set delay in SCR_EL3 */
368 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
369 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
370 << SCR_TWEDEL_SHIFT);
johpow016cac7242020-04-22 14:05:13 -0500371
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +0100372 /* Enable WFE delay */
373 scr_el3 |= SCR_TWEDEn_BIT;
374#endif /* ENABLE_FEAT_TWED */
johpow016cac7242020-04-22 14:05:13 -0500375
Manish Pandey1e785ab2024-03-13 10:41:11 +0000376#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
377 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
378 if (is_armv8_4_sel2_present()) {
379 scr_el3 |= SCR_EEL2_BIT;
380 }
381#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
382
David Cunado18f2efd2017-04-13 22:38:29 +0100383 /*
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100384 * Populate EL3 state so that we've the right context
385 * before doing ERET
386 */
Andrew Thoelke167a9352014-06-04 21:10:52 +0100387 state = get_el3state_ctx(ctx);
388 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
389 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
390 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
391
392 /*
393 * Store the X0-X7 value from the entrypoint into the context
394 * Use memcpy as we are in control of the layout of the structures
395 */
396 gp_regs = get_gpregs_ctx(ctx);
397 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
398}
399
400/*******************************************************************************
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600401 * Context management library initialization routine. This library is used by
402 * runtime services to share pointers to 'cpu_context' structures for secure
403 * non-secure and realm states. Management of the structures and their associated
404 * memory is not done by the context management library e.g. the PSCI service
405 * manages the cpu context used for entry from and exit to the non-secure state.
406 * The Secure payload dispatcher service manages the context(s) corresponding to
407 * the secure state. It also uses this library to get access to the non-secure
408 * state cpu context pointers.
409 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
410 * which will be used for programming an entry into a lower EL. The same context
411 * will be used to save state upon exception entry from that EL.
412 ******************************************************************************/
413void __init cm_init(void)
414{
415 /*
416 * The context management library has only global data to intialize, but
417 * that will be done when the BSS is zeroed out.
418 */
419}
420
421/*******************************************************************************
422 * This is the high-level function used to initialize the cpu_context 'ctx' for
423 * first use. It performs initializations that are common to all security states
424 * and initializations specific to the security state specified in 'ep'
425 ******************************************************************************/
426void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
427{
428 unsigned int security_state;
429
430 assert(ctx != NULL);
431
432 /*
433 * Perform initializations that are common
434 * to all security states
435 */
436 setup_context_common(ctx, ep);
437
438 security_state = GET_SECURITY_STATE(ep->h.attr);
439
440 /* Perform security state specific initializations */
441 switch (security_state) {
442 case SECURE:
443 setup_secure_context(ctx, ep);
444 break;
445#if ENABLE_RME
446 case REALM:
447 setup_realm_context(ctx, ep);
448 break;
449#endif
450 case NON_SECURE:
451 setup_ns_context(ctx, ep);
452 break;
453 default:
454 ERROR("Invalid security state\n");
455 panic();
456 break;
457 }
458}
459
460/*******************************************************************************
Dimitris Papastamos0fd0f222017-11-07 09:55:29 +0000461 * Enable architecture extensions on first entry to Non-secure world.
462 * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
463 * it is zero.
464 ******************************************************************************/
johpow01dc78e622021-07-08 14:14:00 -0500465static void manage_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx)
Dimitris Papastamos0fd0f222017-11-07 09:55:29 +0000466{
467#if IMAGE_BL31
Dimitris Papastamos281a08c2017-10-13 12:06:06 +0100468#if ENABLE_SPE_FOR_LOWER_ELS
469 spe_enable(el2_unused);
470#endif
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100471
472#if ENABLE_AMU
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100473 amu_enable(el2_unused, ctx);
474#endif
475
johpow01dc78e622021-07-08 14:14:00 -0500476#if ENABLE_SME_FOR_NS
477 /* Enable SME, SVE, and FPU/SIMD for non-secure world. */
478 sme_enable(ctx);
479#elif ENABLE_SVE_FOR_NS
480 /* Enable SVE and FPU/SIMD for non-secure world. */
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100481 sve_enable(ctx);
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100482#endif
David Cunado1a853372017-10-20 11:30:57 +0100483
Jeenu Viswambharan5f835912018-07-31 16:13:33 +0100484#if ENABLE_MPAM_FOR_LOWER_ELS
485 mpam_enable(el2_unused);
486#endif
Manish V Badarkhe813524e2021-07-02 09:10:56 +0100487
488#if ENABLE_TRBE_FOR_NS
489 trbe_enable();
490#endif /* ENABLE_TRBE_FOR_NS */
491
johpow01744ad972022-01-28 17:06:20 -0600492#if ENABLE_BRBE_FOR_NS
493 brbe_enable();
494#endif /* ENABLE_BRBE_FOR_NS */
495
Manish V Badarkhed4582d32021-06-29 11:44:20 +0100496#if ENABLE_SYS_REG_TRACE_FOR_NS
497 sys_reg_trace_enable(ctx);
498#endif /* ENABLE_SYS_REG_TRACE_FOR_NS */
499
Manish V Badarkhe8fcd3d92021-07-08 09:33:18 +0100500#if ENABLE_TRF_FOR_NS
501 trf_enable();
502#endif /* ENABLE_TRF_FOR_NS */
Dimitris Papastamos0fd0f222017-11-07 09:55:29 +0000503#endif
504}
505
506/*******************************************************************************
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100507 * Enable architecture extensions on first entry to Secure world.
508 ******************************************************************************/
johpow01dc78e622021-07-08 14:14:00 -0500509static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100510{
511#if IMAGE_BL31
johpow01dc78e622021-07-08 14:14:00 -0500512 #if ENABLE_SME_FOR_NS
513 #if ENABLE_SME_FOR_SWD
514 /*
515 * Enable SME, SVE, FPU/SIMD in secure context, secure manager must
516 * ensure SME, SVE, and FPU/SIMD context properly managed.
517 */
518 sme_enable(ctx);
519 #else /* ENABLE_SME_FOR_SWD */
520 /*
521 * Disable SME, SVE, FPU/SIMD in secure context so non-secure world can
522 * safely use the associated registers.
523 */
524 sme_disable(ctx);
525 #endif /* ENABLE_SME_FOR_SWD */
526 #elif ENABLE_SVE_FOR_NS
527 #if ENABLE_SVE_FOR_SWD
528 /*
529 * Enable SVE and FPU in secure context, secure manager must ensure that
530 * the SVE and FPU register contexts are properly managed.
531 */
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100532 sve_enable(ctx);
johpow01dc78e622021-07-08 14:14:00 -0500533 #else /* ENABLE_SVE_FOR_SWD */
534 /*
535 * Disable SVE and FPU in secure context so non-secure world can safely
536 * use them.
537 */
538 sve_disable(ctx);
539 #endif /* ENABLE_SVE_FOR_SWD */
540 #endif /* ENABLE_SVE_FOR_NS */
541#endif /* IMAGE_BL31 */
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100542}
543
544/*******************************************************************************
Soby Mathew12d0d002015-04-09 13:40:55 +0100545 * The following function initializes the cpu_context for a CPU specified by
546 * its `cpu_idx` for first use, and sets the initial entrypoint state as
547 * specified by the entry_point_info structure.
548 ******************************************************************************/
549void cm_init_context_by_index(unsigned int cpu_idx,
550 const entry_point_info_t *ep)
551{
552 cpu_context_t *ctx;
553 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz1634cae2018-05-22 10:09:10 +0100554 cm_setup_context(ctx, ep);
Soby Mathew12d0d002015-04-09 13:40:55 +0100555}
556
557/*******************************************************************************
558 * The following function initializes the cpu_context for the current CPU
559 * for first use, and sets the initial entrypoint state as specified by the
560 * entry_point_info structure.
561 ******************************************************************************/
562void cm_init_my_context(const entry_point_info_t *ep)
563{
564 cpu_context_t *ctx;
565 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz1634cae2018-05-22 10:09:10 +0100566 cm_setup_context(ctx, ep);
Soby Mathew12d0d002015-04-09 13:40:55 +0100567}
568
569/*******************************************************************************
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500570 * Prepare the CPU system registers for first entry into realm, secure, or
571 * normal world.
Andrew Thoelke167a9352014-06-04 21:10:52 +0100572 *
573 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
574 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
575 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
576 * For all entries, the EL1 registers are initialized from the cpu_context
577 ******************************************************************************/
578void cm_prepare_el3_exit(uint32_t security_state)
579{
Louis Mayencourtf1be00d2020-01-24 13:30:28 +0000580 u_register_t sctlr_elx, scr_el3, mdcr_el2;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100581 cpu_context_t *ctx = cm_get_context(security_state);
Antonio Nino Diaz40daecc2018-10-25 16:52:26 +0100582 bool el2_unused = false;
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000583 uint64_t hcr_el2 = 0U;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100584
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000585 assert(ctx != NULL);
Andrew Thoelke167a9352014-06-04 21:10:52 +0100586
587 if (security_state == NON_SECURE) {
Louis Mayencourtf1be00d2020-01-24 13:30:28 +0000588 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000589 CTX_SCR_EL3);
590 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Andrew Thoelke167a9352014-06-04 21:10:52 +0100591 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
Max Shvetsov28259462020-02-17 16:15:47 +0000592 sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000593 CTX_SCTLR_EL1);
Ken Kuang2e09d4f2017-08-23 16:03:29 +0800594 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100595 sctlr_elx |= SCTLR_EL2_RES1;
Sona Mathew578d3572024-07-10 18:04:40 -0500596
Louis Mayencourt5f5d1ed2019-02-20 12:11:41 +0000597 /*
598 * If workaround of errata 764081 for Cortex-A75 is used
599 * then set SCTLR_EL2.IESB to enable Implicit Error
600 * Synchronization Barrier.
601 */
Sona Mathew578d3572024-07-10 18:04:40 -0500602 if (errata_a75_764081_applies()) {
603 sctlr_elx |= SCTLR_IESB_BIT;
604 }
605
Andrew Thoelke167a9352014-06-04 21:10:52 +0100606 write_sctlr_el2(sctlr_elx);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000607 } else if (el_implemented(2) != EL_IMPL_NONE) {
Antonio Nino Diaz40daecc2018-10-25 16:52:26 +0100608 el2_unused = true;
Dimitris Papastamos0fd0f222017-11-07 09:55:29 +0000609
David Cunado18f2efd2017-04-13 22:38:29 +0100610 /*
611 * EL2 present but unused, need to disable safely.
612 * SCTLR_EL2 can be ignored in this case.
613 *
Jeenu Viswambharan3ff4aaa2018-08-15 14:29:29 +0100614 * Set EL2 register width appropriately: Set HCR_EL2
615 * field to match SCR_EL3.RW.
David Cunado18f2efd2017-04-13 22:38:29 +0100616 */
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000617 if ((scr_el3 & SCR_RW_BIT) != 0U)
Jeenu Viswambharan3ff4aaa2018-08-15 14:29:29 +0100618 hcr_el2 |= HCR_RW_BIT;
619
620 /*
621 * For Armv8.3 pointer authentication feature, disable
622 * traps to EL2 when accessing key registers or using
623 * pointer authentication instructions from lower ELs.
624 */
625 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
626
627 write_hcr_el2(hcr_el2);
Andrew Thoelke167a9352014-06-04 21:10:52 +0100628
David Cunado18f2efd2017-04-13 22:38:29 +0100629 /*
630 * Initialise CPTR_EL2 setting all fields rather than
631 * relying on the hw. All fields have architecturally
632 * UNKNOWN reset values.
633 *
634 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
635 * accesses to the CPACR_EL1 or CPACR from both
636 * Execution states do not trap to EL2.
637 *
638 * CPTR_EL2.TTA: Set to zero so that Non-secure System
639 * register accesses to the trace registers from both
640 * Execution states do not trap to EL2.
Manish V Badarkhed4582d32021-06-29 11:44:20 +0100641 * If PE trace unit System registers are not implemented
642 * then this bit is reserved, and must be set to zero.
David Cunado18f2efd2017-04-13 22:38:29 +0100643 *
644 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
645 * to SIMD and floating-point functionality from both
646 * Execution states do not trap to EL2.
647 */
648 write_cptr_el2(CPTR_EL2_RESET_VAL &
649 ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
650 | CPTR_EL2_TFP_BIT));
Andrew Thoelke167a9352014-06-04 21:10:52 +0100651
David Cunado18f2efd2017-04-13 22:38:29 +0100652 /*
Paul Beesley8aabea32019-01-11 18:26:51 +0000653 * Initialise CNTHCTL_EL2. All fields are
David Cunado18f2efd2017-04-13 22:38:29 +0100654 * architecturally UNKNOWN on reset and are set to zero
655 * except for field(s) listed below.
656 *
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500657 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to
David Cunado18f2efd2017-04-13 22:38:29 +0100658 * Hyp mode of Non-secure EL0 and EL1 accesses to the
659 * physical timer registers.
660 *
661 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
662 * Hyp mode of Non-secure EL0 and EL1 accesses to the
663 * physical counter registers.
664 */
665 write_cnthctl_el2(CNTHCTL_RESET_VAL |
666 EL1PCEN_BIT | EL1PCTEN_BIT);
Andrew Thoelke167a9352014-06-04 21:10:52 +0100667
David Cunado18f2efd2017-04-13 22:38:29 +0100668 /*
669 * Initialise CNTVOFF_EL2 to zero as it resets to an
670 * architecturally UNKNOWN value.
671 */
Soby Mathew14c05262014-08-29 14:41:58 +0100672 write_cntvoff_el2(0);
673
David Cunado18f2efd2017-04-13 22:38:29 +0100674 /*
675 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
676 * MPIDR_EL1 respectively.
677 */
Andrew Thoelke167a9352014-06-04 21:10:52 +0100678 write_vpidr_el2(read_midr_el1());
679 write_vmpidr_el2(read_mpidr_el1());
Sandrine Bailleux85d80e52015-11-25 17:00:44 +0000680
681 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100682 * Initialise VTTBR_EL2. All fields are architecturally
683 * UNKNOWN on reset.
684 *
685 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
686 * 2 address translation is disabled, cache maintenance
687 * operations depend on the VMID.
688 *
689 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
690 * translation is disabled.
Sandrine Bailleux85d80e52015-11-25 17:00:44 +0000691 */
David Cunado18f2efd2017-04-13 22:38:29 +0100692 write_vttbr_el2(VTTBR_RESET_VAL &
693 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
694 | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
695
David Cunado495f3d32016-10-31 17:37:34 +0000696 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100697 * Initialise MDCR_EL2, setting all fields rather than
698 * relying on hw. Some fields are architecturally
699 * UNKNOWN on reset.
700 *
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100701 * MDCR_EL2.HLP: Set to one so that event counter
702 * overflow, that is recorded in PMOVSCLR_EL0[0-30],
703 * occurs on the increment that changes
704 * PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
705 * implemented. This bit is RES0 in versions of the
706 * architecture earlier than ARMv8.5, setting it to 1
707 * doesn't have any effect on them.
708 *
709 * MDCR_EL2.TTRF: Set to zero so that access to Trace
710 * Filter Control register TRFCR_EL1 at EL1 is not
711 * trapped to EL2. This bit is RES0 in versions of
712 * the architecture earlier than ARMv8.4.
713 *
714 * MDCR_EL2.HPMD: Set to one so that event counting is
715 * prohibited at EL2. This bit is RES0 in versions of
716 * the architecture earlier than ARMv8.1, setting it
717 * to 1 doesn't have any effect on them.
718 *
719 * MDCR_EL2.TPMS: Set to zero so that accesses to
720 * Statistical Profiling control registers from EL1
721 * do not trap to EL2. This bit is RES0 when SPE is
722 * not implemented.
723 *
David Cunado18f2efd2017-04-13 22:38:29 +0100724 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
725 * EL1 System register accesses to the Debug ROM
726 * registers are not trapped to EL2.
727 *
728 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
729 * System register accesses to the powerdown debug
730 * registers are not trapped to EL2.
731 *
732 * MDCR_EL2.TDA: Set to zero so that System register
733 * accesses to the debug registers do not trap to EL2.
734 *
735 * MDCR_EL2.TDE: Set to zero so that debug exceptions
736 * are not routed to EL2.
737 *
738 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
739 * Monitors.
740 *
741 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
742 * EL1 accesses to all Performance Monitors registers
743 * are not trapped to EL2.
744 *
745 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
746 * and EL1 accesses to the PMCR_EL0 or PMCR are not
747 * trapped to EL2.
748 *
749 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
750 * architecturally-defined reset value.
Manish V Badarkhe40ff9072021-06-23 20:02:39 +0100751 *
752 * MDCR_EL2.E2TB: Set to zero so that the trace Buffer
753 * owning exception level is NS-EL1 and, tracing is
754 * prohibited at NS-EL2. These bits are RES0 when
755 * FEAT_TRBE is not implemented.
David Cunado495f3d32016-10-31 17:37:34 +0000756 */
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100757 mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
758 MDCR_EL2_HPMD) |
759 ((read_pmcr_el0() & PMCR_EL0_N_BITS)
760 >> PMCR_EL0_N_SHIFT)) &
761 ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
762 MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
763 MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
764 MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
Manish V Badarkhe40ff9072021-06-23 20:02:39 +0100765 MDCR_EL2_TPMCR_BIT |
766 MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1));
dp-armd832aee2017-05-23 09:32:49 +0100767
dp-armd832aee2017-05-23 09:32:49 +0100768 write_mdcr_el2(mdcr_el2);
769
David Cunado939f66d2016-11-25 00:21:59 +0000770 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100771 * Initialise HSTR_EL2. All fields are architecturally
772 * UNKNOWN on reset.
773 *
774 * HSTR_EL2.T<n>: Set all these fields to zero so that
775 * Non-secure EL0 or EL1 accesses to System registers
776 * do not trap to EL2.
David Cunado939f66d2016-11-25 00:21:59 +0000777 */
David Cunado18f2efd2017-04-13 22:38:29 +0100778 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
David Cunado939f66d2016-11-25 00:21:59 +0000779 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100780 * Initialise CNTHP_CTL_EL2. All fields are
781 * architecturally UNKNOWN on reset.
782 *
783 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
784 * physical timer and prevent timer interrupts.
David Cunado939f66d2016-11-25 00:21:59 +0000785 */
David Cunado18f2efd2017-04-13 22:38:29 +0100786 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
787 ~(CNTHP_CTL_ENABLE_BIT));
Andrew Thoelke167a9352014-06-04 21:10:52 +0100788 }
johpow01dc78e622021-07-08 14:14:00 -0500789 manage_extensions_nonsecure(el2_unused, ctx);
Andrew Thoelke167a9352014-06-04 21:10:52 +0100790 }
791
Dimitris Papastamos17b4c0d2017-10-13 15:27:58 +0100792 cm_el1_sysregs_context_restore(security_state);
793 cm_set_next_eret_context(security_state);
Andrew Thoelke167a9352014-06-04 21:10:52 +0100794}
795
Max Shvetsov28f39f02020-02-25 13:56:19 +0000796#if CTX_INCLUDE_EL2_REGS
797/*******************************************************************************
798 * Save EL2 sysreg context
799 ******************************************************************************/
800void cm_el2_sysregs_context_save(uint32_t security_state)
801{
802 u_register_t scr_el3 = read_scr();
803
804 /*
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500805 * Always save the non-secure and realm EL2 context, only save the
Max Shvetsov28f39f02020-02-25 13:56:19 +0000806 * S-EL2 context if S-EL2 is enabled.
807 */
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500808 if ((security_state != SECURE) ||
Ruari Phipps6b704da2020-07-28 11:26:29 +0100809 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsov28f39f02020-02-25 13:56:19 +0000810 cpu_context_t *ctx;
Zelalem Aweked20052f2022-04-04 17:42:48 -0500811 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsov28f39f02020-02-25 13:56:19 +0000812
813 ctx = cm_get_context(security_state);
814 assert(ctx != NULL);
815
Zelalem Aweked20052f2022-04-04 17:42:48 -0500816 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
817
818 el2_sysregs_context_save_common(el2_sysregs_ctx);
819#if ENABLE_SPE_FOR_LOWER_ELS
820 el2_sysregs_context_save_spe(el2_sysregs_ctx);
821#endif
822#if CTX_INCLUDE_MTE_REGS
823 el2_sysregs_context_save_mte(el2_sysregs_ctx);
824#endif
825#if ENABLE_MPAM_FOR_LOWER_ELS
826 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
827#endif
828#if ENABLE_FEAT_FGT
829 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
830#endif
831#if ENABLE_FEAT_ECV
832 el2_sysregs_context_save_ecv(el2_sysregs_ctx);
833#endif
834#if ENABLE_FEAT_VHE
835 el2_sysregs_context_save_vhe(el2_sysregs_ctx);
836#endif
837#if RAS_EXTENSION
838 el2_sysregs_context_save_ras(el2_sysregs_ctx);
839#endif
840#if CTX_INCLUDE_NEVE_REGS
841 el2_sysregs_context_save_nv2(el2_sysregs_ctx);
842#endif
843#if ENABLE_TRF_FOR_NS
844 el2_sysregs_context_save_trf(el2_sysregs_ctx);
845#endif
846#if ENABLE_FEAT_CSV2_2
847 el2_sysregs_context_save_csv2(el2_sysregs_ctx);
848#endif
849#if ENABLE_FEAT_HCX
850 el2_sysregs_context_save_hcx(el2_sysregs_ctx);
851#endif
Max Shvetsov28f39f02020-02-25 13:56:19 +0000852 }
853}
854
855/*******************************************************************************
856 * Restore EL2 sysreg context
857 ******************************************************************************/
858void cm_el2_sysregs_context_restore(uint32_t security_state)
859{
860 u_register_t scr_el3 = read_scr();
861
862 /*
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500863 * Always restore the non-secure and realm EL2 context, only restore the
Max Shvetsov28f39f02020-02-25 13:56:19 +0000864 * S-EL2 context if S-EL2 is enabled.
865 */
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500866 if ((security_state != SECURE) ||
Ruari Phipps6b704da2020-07-28 11:26:29 +0100867 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsov28f39f02020-02-25 13:56:19 +0000868 cpu_context_t *ctx;
Zelalem Aweked20052f2022-04-04 17:42:48 -0500869 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsov28f39f02020-02-25 13:56:19 +0000870
871 ctx = cm_get_context(security_state);
872 assert(ctx != NULL);
873
Zelalem Aweked20052f2022-04-04 17:42:48 -0500874 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
875
876 el2_sysregs_context_restore_common(el2_sysregs_ctx);
877#if ENABLE_SPE_FOR_LOWER_ELS
878 el2_sysregs_context_restore_spe(el2_sysregs_ctx);
879#endif
880#if CTX_INCLUDE_MTE_REGS
881 el2_sysregs_context_restore_mte(el2_sysregs_ctx);
882#endif
883#if ENABLE_MPAM_FOR_LOWER_ELS
884 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
885#endif
886#if ENABLE_FEAT_FGT
887 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
888#endif
889#if ENABLE_FEAT_ECV
890 el2_sysregs_context_restore_ecv(el2_sysregs_ctx);
891#endif
892#if ENABLE_FEAT_VHE
893 el2_sysregs_context_restore_vhe(el2_sysregs_ctx);
894#endif
895#if RAS_EXTENSION
896 el2_sysregs_context_restore_ras(el2_sysregs_ctx);
897#endif
898#if CTX_INCLUDE_NEVE_REGS
899 el2_sysregs_context_restore_nv2(el2_sysregs_ctx);
900#endif
901#if ENABLE_TRF_FOR_NS
902 el2_sysregs_context_restore_trf(el2_sysregs_ctx);
903#endif
904#if ENABLE_FEAT_CSV2_2
905 el2_sysregs_context_restore_csv2(el2_sysregs_ctx);
906#endif
907#if ENABLE_FEAT_HCX
908 el2_sysregs_context_restore_hcx(el2_sysregs_ctx);
909#endif
Max Shvetsov28f39f02020-02-25 13:56:19 +0000910 }
911}
912#endif /* CTX_INCLUDE_EL2_REGS */
913
Andrew Thoelke167a9352014-06-04 21:10:52 +0100914/*******************************************************************************
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600915 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
916 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
917 * updating EL1 and EL2 registers. Otherwise, it calls the generic
918 * cm_prepare_el3_exit function.
919 ******************************************************************************/
920void cm_prepare_el3_exit_ns(void)
921{
Arvind Ram Prakash10cd41d2024-08-05 16:11:42 -0500922#ifdef IMAGE_BL31
923#if ERRATA_A520_2938996 || ERRATA_X4_2726228
924 cpu_context_t *trbe_ctx = cm_get_context(NON_SECURE);
925
926 assert(trbe_ctx != NULL);
927 if (check_if_affected_core() == ERRATA_APPLIES) {
928 if (is_feat_trbe_supported()) {
929 trbe_disable(ctx);
930 }
931 }
932#endif
933#endif /* IMAGE_BL31 */
934
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600935#if CTX_INCLUDE_EL2_REGS
936 cpu_context_t *ctx = cm_get_context(NON_SECURE);
937 assert(ctx != NULL);
938
Zelalem Awekeb515f542022-04-08 16:48:05 -0500939 /* Assert that EL2 is used. */
940#if ENABLE_ASSERTIONS
941 el3_state_t *state = get_el3state_ctx(ctx);
942 u_register_t scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
943#endif
944 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
945 (el_implemented(2U) != EL_IMPL_NONE));
946
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600947 /*
948 * Currently some extensions are configured using
949 * direct register updates. Therefore, do this here
950 * instead of when setting up context.
951 */
952 manage_extensions_nonsecure(0, ctx);
953
954 /*
955 * Set the NS bit to be able to access the ICC_SRE_EL2
956 * register when restoring context.
957 */
958 write_scr_el3(read_scr_el3() | SCR_NS_BIT);
959
Olivier Deprez04825032022-05-09 17:34:02 +0200960 /*
961 * Ensure the NS bit change is committed before the EL2/EL1
962 * state restoration.
963 */
964 isb();
965
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600966 /* Restore EL2 and EL1 sysreg contexts */
967 cm_el2_sysregs_context_restore(NON_SECURE);
968 cm_el1_sysregs_context_restore(NON_SECURE);
969 cm_set_next_eret_context(NON_SECURE);
970#else
971 cm_prepare_el3_exit(NON_SECURE);
972#endif /* CTX_INCLUDE_EL2_REGS */
973}
974
975/*******************************************************************************
Soby Mathewfdfabec2014-07-04 16:02:26 +0100976 * The next four functions are used by runtime services to save and restore
977 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +0000978 * state.
979 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +0000980void cm_el1_sysregs_context_save(uint32_t security_state)
981{
Dan Handleyfb037bf2014-04-10 15:37:22 +0100982 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000983
Andrew Thoelke08ab89d2014-05-14 17:09:32 +0100984 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000985 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000986
Max Shvetsov28259462020-02-17 16:15:47 +0000987 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamos17b4c0d2017-10-13 15:27:58 +0100988
989#if IMAGE_BL31
990 if (security_state == SECURE)
991 PUBLISH_EVENT(cm_exited_secure_world);
992 else
993 PUBLISH_EVENT(cm_exited_normal_world);
994#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000995}
996
997void cm_el1_sysregs_context_restore(uint32_t security_state)
998{
Dan Handleyfb037bf2014-04-10 15:37:22 +0100999 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001000
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001001 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001002 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001003
Max Shvetsov28259462020-02-17 16:15:47 +00001004 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamos17b4c0d2017-10-13 15:27:58 +01001005
1006#if IMAGE_BL31
1007 if (security_state == SECURE)
1008 PUBLISH_EVENT(cm_entering_secure_world);
1009 else
1010 PUBLISH_EVENT(cm_entering_normal_world);
1011#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001012}
1013
1014/*******************************************************************************
Achin Guptac429b5e2014-05-04 18:38:28 +01001015 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1016 * given security state with the given entrypoint
Achin Gupta607084e2014-02-09 18:24:19 +00001017 ******************************************************************************/
Soby Mathew4c0d0392016-06-16 14:52:04 +01001018void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Achin Gupta607084e2014-02-09 18:24:19 +00001019{
Dan Handleyfb037bf2014-04-10 15:37:22 +01001020 cpu_context_t *ctx;
1021 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001022
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001023 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001024 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001025
1026 /* Populate EL3 state so that ERET jumps to the correct entry */
1027 state = get_el3state_ctx(ctx);
1028 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1029}
1030
1031/*******************************************************************************
Andrew Thoelke167a9352014-06-04 21:10:52 +01001032 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1033 * pertaining to the given security state
1034 ******************************************************************************/
1035void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathew4c0d0392016-06-16 14:52:04 +01001036 uintptr_t entrypoint, uint32_t spsr)
Andrew Thoelke167a9352014-06-04 21:10:52 +01001037{
1038 cpu_context_t *ctx;
1039 el3_state_t *state;
1040
1041 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001042 assert(ctx != NULL);
Andrew Thoelke167a9352014-06-04 21:10:52 +01001043
1044 /* Populate EL3 state so that ERET jumps to the correct entry */
1045 state = get_el3state_ctx(ctx);
1046 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1047 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
1048}
1049
1050/*******************************************************************************
Achin Guptac429b5e2014-05-04 18:38:28 +01001051 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1052 * pertaining to the given security state using the value and bit position
1053 * specified in the parameters. It preserves all other bits.
1054 ******************************************************************************/
1055void cm_write_scr_el3_bit(uint32_t security_state,
1056 uint32_t bit_pos,
1057 uint32_t value)
1058{
1059 cpu_context_t *ctx;
1060 el3_state_t *state;
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001061 u_register_t scr_el3;
Achin Guptac429b5e2014-05-04 18:38:28 +01001062
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001063 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001064 assert(ctx != NULL);
Achin Guptac429b5e2014-05-04 18:38:28 +01001065
1066 /* Ensure that the bit position is a valid one */
Jimmy Brissond7b5f402020-08-04 16:18:52 -05001067 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Guptac429b5e2014-05-04 18:38:28 +01001068
1069 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001070 assert(value <= 1U);
Achin Guptac429b5e2014-05-04 18:38:28 +01001071
1072 /*
1073 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1074 * and set it to its new value.
1075 */
1076 state = get_el3state_ctx(ctx);
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001077 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissond7b5f402020-08-04 16:18:52 -05001078 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001079 scr_el3 |= (u_register_t)value << bit_pos;
Achin Guptac429b5e2014-05-04 18:38:28 +01001080 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1081}
1082
1083/*******************************************************************************
1084 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1085 * given security state.
1086 ******************************************************************************/
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001087u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Guptac429b5e2014-05-04 18:38:28 +01001088{
1089 cpu_context_t *ctx;
1090 el3_state_t *state;
1091
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001092 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001093 assert(ctx != NULL);
Achin Guptac429b5e2014-05-04 18:38:28 +01001094
1095 /* Populate EL3 state so that ERET jumps to the correct entry */
1096 state = get_el3state_ctx(ctx);
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001097 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Guptac429b5e2014-05-04 18:38:28 +01001098}
1099
1100/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001101 * This function is used to program the context that's used for exception
1102 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1103 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001104 ******************************************************************************/
1105void cm_set_next_eret_context(uint32_t security_state)
1106{
Dan Handleyfb037bf2014-04-10 15:37:22 +01001107 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001108
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001109 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001110 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001111
Andrew Thoelke167a9352014-06-04 21:10:52 +01001112 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00001113}