blob: 0d701ae93d76bcb30fde232d23603e20c795e6bc [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Zelalem Aweked20052f2022-04-04 17:42:48 -05002 * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
Varun Wadekar2b287272022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-arm82cb2c12017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Dan Handley97043ac2014-04-09 13:14:54 +01008#include <assert.h>
Antonio Nino Diaz40daecc2018-10-25 16:52:26 +01009#include <stdbool.h>
Andrew Thoelke167a9352014-06-04 21:10:52 +010010#include <string.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000011
12#include <platform_def.h>
13
14#include <arch.h>
15#include <arch_helpers.h>
Soby Mathewb7e398d2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen885e2682022-09-12 22:42:58 +000019#include <common/debug.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000020#include <context.h>
Zelalem Aweke8b95e842022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Arvind Ram Prakash10cd41d2024-08-05 16:11:42 -050022#include <lib/cpus/cpu_ops.h>
23#include <lib/cpus/errata.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000024#include <lib/el3_runtime/context_mgmt.h>
25#include <lib/el3_runtime/pubsub_events.h>
26#include <lib/extensions/amu.h>
johpow01744ad972022-01-28 17:06:20 -060027#include <lib/extensions/brbe.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000028#include <lib/extensions/mpam.h>
johpow01dc78e622021-07-08 14:14:00 -050029#include <lib/extensions/sme.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000030#include <lib/extensions/spe.h>
31#include <lib/extensions/sve.h>
Manish V Badarkhed4582d32021-06-29 11:44:20 +010032#include <lib/extensions/sys_reg_trace.h>
Manish V Badarkhe813524e2021-07-02 09:10:56 +010033#include <lib/extensions/trbe.h>
Manish V Badarkhe8fcd3d92021-07-08 09:33:18 +010034#include <lib/extensions/trf.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000035#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000036
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +010037#if ENABLE_FEAT_TWED
38/* Make sure delay value fits within the range(0-15) */
39CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
40#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000041
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +010042static void manage_extensions_secure(cpu_context_t *ctx);
Zelalem Awekeb515f542022-04-08 16:48:05 -050043
44static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
45{
46 u_register_t sctlr_elx, actlr_elx;
47
48 /*
49 * Initialise SCTLR_EL1 to the reset value corresponding to the target
50 * execution state setting all fields rather than relying on the hw.
51 * Some fields have architecturally UNKNOWN reset values and these are
52 * set to zero.
53 *
54 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
55 *
56 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
57 * required by PSCI specification)
58 */
59 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
60 if (GET_RW(ep->spsr) == MODE_RW_64) {
61 sctlr_elx |= SCTLR_EL1_RES1;
62 } else {
63 /*
64 * If the target execution state is AArch32 then the following
65 * fields need to be set.
66 *
67 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
68 * instructions are not trapped to EL1.
69 *
70 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
71 * instructions are not trapped to EL1.
72 *
73 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
74 * CP15DMB, CP15DSB, and CP15ISB instructions.
75 */
76 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
77 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
78 }
79
80#if ERRATA_A75_764081
81 /*
82 * If workaround of errata 764081 for Cortex-A75 is used then set
83 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
84 */
85 sctlr_elx |= SCTLR_IESB_BIT;
86#endif
87 /* Store the initialised SCTLR_EL1 value in the cpu_context */
88 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
89
90 /*
91 * Base the context ACTLR_EL1 on the current value, as it is
92 * implementation defined. The context restore process will write
93 * the value from the context to the actual register and can cause
94 * problems for processor cores that don't expect certain bits to
95 * be zero.
96 */
97 actlr_elx = read_actlr_el1();
98 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
99}
100
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600101/******************************************************************************
102 * This function performs initializations that are specific to SECURE state
103 * and updates the cpu context specified by 'ctx'.
104 *****************************************************************************/
105static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000106{
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600107 u_register_t scr_el3;
108 el3_state_t *state;
109
110 state = get_el3state_ctx(ctx);
111 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
112
113#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000114 /*
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600115 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
116 * indicated by the interrupt routing model for BL31.
Achin Gupta7aea9082014-02-01 07:51:28 +0000117 */
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600118 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
119#endif
120
121#if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
122 /* Get Memory Tagging Extension support level */
123 unsigned int mte = get_armv8_5_mte_support();
124#endif
125 /*
126 * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS
127 * is set, or when MTE is only implemented at EL0.
128 */
129#if CTX_INCLUDE_MTE_REGS
130 assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
131 scr_el3 |= SCR_ATA_BIT;
132#else
133 if (mte == MTE_IMPLEMENTED_EL0) {
134 scr_el3 |= SCR_ATA_BIT;
135 }
136#endif /* CTX_INCLUDE_MTE_REGS */
137
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600138 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
139
Zelalem Awekeb515f542022-04-08 16:48:05 -0500140 /*
141 * Initialize EL1 context registers unless SPMC is running
142 * at S-EL2.
143 */
144#if !SPMD_SPM_AT_SEL2
145 setup_el1_context(ctx, ep);
146#endif
147
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600148 manage_extensions_secure(ctx);
149}
150
151#if ENABLE_RME
152/******************************************************************************
153 * This function performs initializations that are specific to REALM state
154 * and updates the cpu context specified by 'ctx'.
155 *****************************************************************************/
156static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
157{
158 u_register_t scr_el3;
159 el3_state_t *state;
160
161 state = get_el3state_ctx(ctx);
162 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
163
164 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT | SCR_EnSCXT_BIT;
165
166 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
167}
168#endif /* ENABLE_RME */
169
170/******************************************************************************
171 * This function performs initializations that are specific to NON-SECURE state
172 * and updates the cpu context specified by 'ctx'.
173 *****************************************************************************/
174static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
175{
176 u_register_t scr_el3;
177 el3_state_t *state;
178
179 state = get_el3state_ctx(ctx);
180 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
181
182 /* SCR_NS: Set the NS bit */
183 scr_el3 |= SCR_NS_BIT;
184
185#if !CTX_INCLUDE_PAUTH_REGS
186 /*
187 * If the pointer authentication registers aren't saved during world
188 * switches the value of the registers can be leaked from the Secure to
189 * the Non-secure world. To prevent this, rather than enabling pointer
190 * authentication everywhere, we only enable it in the Non-secure world.
191 *
192 * If the Secure world wants to use pointer authentication,
193 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
194 */
195 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
196#endif /* !CTX_INCLUDE_PAUTH_REGS */
197
198 /* Allow access to Allocation Tags when MTE is implemented. */
199 scr_el3 |= SCR_ATA_BIT;
200
Manish Pandey46cc41d2022-10-10 11:43:08 +0100201#if HANDLE_EA_EL3_FIRST_NS
202 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
203 scr_el3 |= SCR_EA_BIT;
204#endif
205
Manish Pandey00e8f792022-09-27 14:30:34 +0100206#if RAS_TRAP_NS_ERR_REC_ACCESS
207 /*
208 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
209 * and RAS ERX registers from EL1 and EL2(from any security state)
210 * are trapped to EL3.
211 * Set here to trap only for NS EL1/EL2
212 *
213 */
214 scr_el3 |= SCR_TERR_BIT;
215#endif
216
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600217#ifdef IMAGE_BL31
218 /*
219 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
220 * indicated by the interrupt routing model for BL31.
221 */
222 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
223#endif
224 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600225
Zelalem Awekeb515f542022-04-08 16:48:05 -0500226 /* Initialize EL1 context registers */
227 setup_el1_context(ctx, ep);
228
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600229 /* Initialize EL2 context registers */
230#if CTX_INCLUDE_EL2_REGS
231
232 /*
233 * Initialize SCTLR_EL2 context register using Endianness value
234 * taken from the entrypoint attribute.
235 */
236 u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
237 sctlr_el2 |= SCTLR_EL2_RES1;
238 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2,
239 sctlr_el2);
240
241 /*
Varun Wadekar2b287272022-09-13 12:38:47 +0100242 * Program the ICC_SRE_EL2 to make sure the correct bits are set
243 * when restoring NS context.
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600244 */
Varun Wadekar2b287272022-09-13 12:38:47 +0100245 u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
246 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600247 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_ICC_SRE_EL2,
248 icc_sre_el2);
Boyan Karatotev7f856192022-10-26 15:10:39 +0100249
250 /*
251 * Initialize MDCR_EL2.HPMN to its hardware reset value so we don't
252 * throw anyone off who expects this to be sensible.
253 * TODO: A similar thing happens in cm_prepare_el3_exit. They should be
254 * unified with the proper PMU implementation
255 */
256 u_register_t mdcr_el2 = ((read_pmcr_el0() >> PMCR_EL0_N_SHIFT) &
257 PMCR_EL0_N_MASK);
258 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_MDCR_EL2, mdcr_el2);
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600259#endif /* CTX_INCLUDE_EL2_REGS */
Achin Gupta7aea9082014-02-01 07:51:28 +0000260}
261
262/*******************************************************************************
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600263 * The following function performs initialization of the cpu_context 'ctx'
264 * for first use that is common to all security states, and sets the
265 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke167a9352014-06-04 21:10:52 +0100266 *
Paul Beesley8aabea32019-01-11 18:26:51 +0000267 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathew12d0d002015-04-09 13:40:55 +0100268 * timer availability for the new execution context.
Andrew Thoelke167a9352014-06-04 21:10:52 +0100269 ******************************************************************************/
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600270static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke167a9352014-06-04 21:10:52 +0100271{
Louis Mayencourtf1be00d2020-01-24 13:30:28 +0000272 u_register_t scr_el3;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100273 el3_state_t *state;
274 gp_regs_t *gp_regs;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100275
Andrew Thoelke167a9352014-06-04 21:10:52 +0100276 /* Clear any residual register values from the context */
Douglas Raillard32f0d3c2017-01-26 15:54:44 +0000277 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke167a9352014-06-04 21:10:52 +0100278
279 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100280 * SCR_EL3 was initialised during reset sequence in macro
281 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
282 * affect the next EL.
283 *
284 * The following fields are initially set to zero and then updated to
285 * the required value depending on the state of the SPSR_EL3 and the
286 * Security state and entrypoint attributes of the next EL.
Andrew Thoelke167a9352014-06-04 21:10:52 +0100287 */
Louis Mayencourtf1be00d2020-01-24 13:30:28 +0000288 scr_el3 = read_scr();
Manish Pandey46cc41d2022-10-10 11:43:08 +0100289 scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_EA_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600290 SCR_ST_BIT | SCR_HCE_BIT | SCR_NSE_BIT);
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500291
David Cunado18f2efd2017-04-13 22:38:29 +0100292 /*
293 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
294 * Exception level as specified by SPSR.
295 */
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500296 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke167a9352014-06-04 21:10:52 +0100297 scr_el3 |= SCR_RW_BIT;
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500298 }
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600299
David Cunado18f2efd2017-04-13 22:38:29 +0100300 /*
301 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Awekeb515f542022-04-08 16:48:05 -0500302 * Secure timer registers to EL3, from AArch64 state only, if specified
303 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
304 * bit always behaves as 1 (i.e. secure physical timer register access
305 * is not trapped)
David Cunado18f2efd2017-04-13 22:38:29 +0100306 */
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500307 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke167a9352014-06-04 21:10:52 +0100308 scr_el3 |= SCR_ST_BIT;
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500309 }
Andrew Thoelke167a9352014-06-04 21:10:52 +0100310
johpow01cb4ec472021-08-04 19:38:18 -0500311 /*
312 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
313 * SCR_EL3.HXEn.
314 */
315#if ENABLE_FEAT_HCX
316 scr_el3 |= SCR_HXEn_BIT;
317#endif
318
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400319 /*
320 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
321 * registers are trapped to EL3.
322 */
323#if ENABLE_FEAT_RNG_TRAP
324 scr_el3 |= SCR_TRNDR_BIT;
325#endif
326
Jeenu Viswambharan1a7c1cf2017-12-08 12:13:51 +0000327#if FAULT_INJECTION_SUPPORT
328 /* Enable fault injection from lower ELs */
329 scr_el3 |= SCR_FIEN_BIT;
330#endif
331
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000332 /*
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600333 * CPTR_EL3 was initialized out of reset, copy that value to the
334 * context register.
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000335 */
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100336 write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3());
Andrew Thoelke167a9352014-06-04 21:10:52 +0100337
338 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100339 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
340 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
341 * next mode is Hyp.
Jimmy Brisson110ee432020-04-16 10:47:56 -0500342 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
343 * same conditions as HVC instructions and when the processor supports
344 * ARMv8.6-FGT.
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500345 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
346 * CNTPOFF_EL2 register under the same conditions as HVC instructions
347 * and when the processor supports ECV.
Andrew Thoelke167a9352014-06-04 21:10:52 +0100348 */
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000349 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
350 || ((GET_RW(ep->spsr) != MODE_RW_64)
351 && (GET_M32(ep->spsr) == MODE32_hyp))) {
Andrew Thoelke167a9352014-06-04 21:10:52 +0100352 scr_el3 |= SCR_HCE_BIT;
Jimmy Brisson110ee432020-04-16 10:47:56 -0500353
354 if (is_armv8_6_fgt_present()) {
355 scr_el3 |= SCR_FGTEN_BIT;
356 }
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500357
358 if (get_armv8_6_ecv_support()
359 == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) {
360 scr_el3 |= SCR_ECVEN_BIT;
361 }
Andrew Thoelke167a9352014-06-04 21:10:52 +0100362 }
363
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +0100364#if ENABLE_FEAT_TWED
johpow016cac7242020-04-22 14:05:13 -0500365 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +0100366 /* Set delay in SCR_EL3 */
367 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
368 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
369 << SCR_TWEDEL_SHIFT);
johpow016cac7242020-04-22 14:05:13 -0500370
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +0100371 /* Enable WFE delay */
372 scr_el3 |= SCR_TWEDEn_BIT;
373#endif /* ENABLE_FEAT_TWED */
johpow016cac7242020-04-22 14:05:13 -0500374
Manish Pandey1e785ab2024-03-13 10:41:11 +0000375#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
376 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
377 if (is_armv8_4_sel2_present()) {
378 scr_el3 |= SCR_EEL2_BIT;
379 }
380#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
381
David Cunado18f2efd2017-04-13 22:38:29 +0100382 /*
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100383 * Populate EL3 state so that we've the right context
384 * before doing ERET
385 */
Andrew Thoelke167a9352014-06-04 21:10:52 +0100386 state = get_el3state_ctx(ctx);
387 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
388 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
389 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
390
391 /*
392 * Store the X0-X7 value from the entrypoint into the context
393 * Use memcpy as we are in control of the layout of the structures
394 */
395 gp_regs = get_gpregs_ctx(ctx);
396 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
397}
398
399/*******************************************************************************
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600400 * Context management library initialization routine. This library is used by
401 * runtime services to share pointers to 'cpu_context' structures for secure
402 * non-secure and realm states. Management of the structures and their associated
403 * memory is not done by the context management library e.g. the PSCI service
404 * manages the cpu context used for entry from and exit to the non-secure state.
405 * The Secure payload dispatcher service manages the context(s) corresponding to
406 * the secure state. It also uses this library to get access to the non-secure
407 * state cpu context pointers.
408 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
409 * which will be used for programming an entry into a lower EL. The same context
410 * will be used to save state upon exception entry from that EL.
411 ******************************************************************************/
412void __init cm_init(void)
413{
414 /*
415 * The context management library has only global data to intialize, but
416 * that will be done when the BSS is zeroed out.
417 */
418}
419
420/*******************************************************************************
421 * This is the high-level function used to initialize the cpu_context 'ctx' for
422 * first use. It performs initializations that are common to all security states
423 * and initializations specific to the security state specified in 'ep'
424 ******************************************************************************/
425void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
426{
427 unsigned int security_state;
428
429 assert(ctx != NULL);
430
431 /*
432 * Perform initializations that are common
433 * to all security states
434 */
435 setup_context_common(ctx, ep);
436
437 security_state = GET_SECURITY_STATE(ep->h.attr);
438
439 /* Perform security state specific initializations */
440 switch (security_state) {
441 case SECURE:
442 setup_secure_context(ctx, ep);
443 break;
444#if ENABLE_RME
445 case REALM:
446 setup_realm_context(ctx, ep);
447 break;
448#endif
449 case NON_SECURE:
450 setup_ns_context(ctx, ep);
451 break;
452 default:
453 ERROR("Invalid security state\n");
454 panic();
455 break;
456 }
457}
458
459/*******************************************************************************
Dimitris Papastamos0fd0f222017-11-07 09:55:29 +0000460 * Enable architecture extensions on first entry to Non-secure world.
461 * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
462 * it is zero.
463 ******************************************************************************/
johpow01dc78e622021-07-08 14:14:00 -0500464static void manage_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx)
Dimitris Papastamos0fd0f222017-11-07 09:55:29 +0000465{
466#if IMAGE_BL31
Dimitris Papastamos281a08c2017-10-13 12:06:06 +0100467#if ENABLE_SPE_FOR_LOWER_ELS
468 spe_enable(el2_unused);
469#endif
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100470
471#if ENABLE_AMU
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100472 amu_enable(el2_unused, ctx);
473#endif
474
johpow01dc78e622021-07-08 14:14:00 -0500475#if ENABLE_SME_FOR_NS
476 /* Enable SME, SVE, and FPU/SIMD for non-secure world. */
477 sme_enable(ctx);
478#elif ENABLE_SVE_FOR_NS
479 /* Enable SVE and FPU/SIMD for non-secure world. */
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100480 sve_enable(ctx);
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100481#endif
David Cunado1a853372017-10-20 11:30:57 +0100482
Jeenu Viswambharan5f835912018-07-31 16:13:33 +0100483#if ENABLE_MPAM_FOR_LOWER_ELS
484 mpam_enable(el2_unused);
485#endif
Manish V Badarkhe813524e2021-07-02 09:10:56 +0100486
487#if ENABLE_TRBE_FOR_NS
488 trbe_enable();
489#endif /* ENABLE_TRBE_FOR_NS */
490
johpow01744ad972022-01-28 17:06:20 -0600491#if ENABLE_BRBE_FOR_NS
492 brbe_enable();
493#endif /* ENABLE_BRBE_FOR_NS */
494
Manish V Badarkhed4582d32021-06-29 11:44:20 +0100495#if ENABLE_SYS_REG_TRACE_FOR_NS
496 sys_reg_trace_enable(ctx);
497#endif /* ENABLE_SYS_REG_TRACE_FOR_NS */
498
Manish V Badarkhe8fcd3d92021-07-08 09:33:18 +0100499#if ENABLE_TRF_FOR_NS
500 trf_enable();
501#endif /* ENABLE_TRF_FOR_NS */
Dimitris Papastamos0fd0f222017-11-07 09:55:29 +0000502#endif
503}
504
505/*******************************************************************************
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100506 * Enable architecture extensions on first entry to Secure world.
507 ******************************************************************************/
johpow01dc78e622021-07-08 14:14:00 -0500508static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100509{
510#if IMAGE_BL31
johpow01dc78e622021-07-08 14:14:00 -0500511 #if ENABLE_SME_FOR_NS
512 #if ENABLE_SME_FOR_SWD
513 /*
514 * Enable SME, SVE, FPU/SIMD in secure context, secure manager must
515 * ensure SME, SVE, and FPU/SIMD context properly managed.
516 */
517 sme_enable(ctx);
518 #else /* ENABLE_SME_FOR_SWD */
519 /*
520 * Disable SME, SVE, FPU/SIMD in secure context so non-secure world can
521 * safely use the associated registers.
522 */
523 sme_disable(ctx);
524 #endif /* ENABLE_SME_FOR_SWD */
525 #elif ENABLE_SVE_FOR_NS
526 #if ENABLE_SVE_FOR_SWD
527 /*
528 * Enable SVE and FPU in secure context, secure manager must ensure that
529 * the SVE and FPU register contexts are properly managed.
530 */
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100531 sve_enable(ctx);
johpow01dc78e622021-07-08 14:14:00 -0500532 #else /* ENABLE_SVE_FOR_SWD */
533 /*
534 * Disable SVE and FPU in secure context so non-secure world can safely
535 * use them.
536 */
537 sve_disable(ctx);
538 #endif /* ENABLE_SVE_FOR_SWD */
539 #endif /* ENABLE_SVE_FOR_NS */
540#endif /* IMAGE_BL31 */
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100541}
542
543/*******************************************************************************
Soby Mathew12d0d002015-04-09 13:40:55 +0100544 * The following function initializes the cpu_context for a CPU specified by
545 * its `cpu_idx` for first use, and sets the initial entrypoint state as
546 * specified by the entry_point_info structure.
547 ******************************************************************************/
548void cm_init_context_by_index(unsigned int cpu_idx,
549 const entry_point_info_t *ep)
550{
551 cpu_context_t *ctx;
552 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz1634cae2018-05-22 10:09:10 +0100553 cm_setup_context(ctx, ep);
Soby Mathew12d0d002015-04-09 13:40:55 +0100554}
555
556/*******************************************************************************
557 * The following function initializes the cpu_context for the current CPU
558 * for first use, and sets the initial entrypoint state as specified by the
559 * entry_point_info structure.
560 ******************************************************************************/
561void cm_init_my_context(const entry_point_info_t *ep)
562{
563 cpu_context_t *ctx;
564 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz1634cae2018-05-22 10:09:10 +0100565 cm_setup_context(ctx, ep);
Soby Mathew12d0d002015-04-09 13:40:55 +0100566}
567
568/*******************************************************************************
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500569 * Prepare the CPU system registers for first entry into realm, secure, or
570 * normal world.
Andrew Thoelke167a9352014-06-04 21:10:52 +0100571 *
572 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
573 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
574 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
575 * For all entries, the EL1 registers are initialized from the cpu_context
576 ******************************************************************************/
577void cm_prepare_el3_exit(uint32_t security_state)
578{
Louis Mayencourtf1be00d2020-01-24 13:30:28 +0000579 u_register_t sctlr_elx, scr_el3, mdcr_el2;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100580 cpu_context_t *ctx = cm_get_context(security_state);
Antonio Nino Diaz40daecc2018-10-25 16:52:26 +0100581 bool el2_unused = false;
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000582 uint64_t hcr_el2 = 0U;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100583
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000584 assert(ctx != NULL);
Andrew Thoelke167a9352014-06-04 21:10:52 +0100585
586 if (security_state == NON_SECURE) {
Louis Mayencourtf1be00d2020-01-24 13:30:28 +0000587 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000588 CTX_SCR_EL3);
589 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Andrew Thoelke167a9352014-06-04 21:10:52 +0100590 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
Max Shvetsov28259462020-02-17 16:15:47 +0000591 sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000592 CTX_SCTLR_EL1);
Ken Kuang2e09d4f2017-08-23 16:03:29 +0800593 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100594 sctlr_elx |= SCTLR_EL2_RES1;
Louis Mayencourt5f5d1ed2019-02-20 12:11:41 +0000595#if ERRATA_A75_764081
596 /*
597 * If workaround of errata 764081 for Cortex-A75 is used
598 * then set SCTLR_EL2.IESB to enable Implicit Error
599 * Synchronization Barrier.
600 */
601 sctlr_elx |= SCTLR_IESB_BIT;
602#endif
Andrew Thoelke167a9352014-06-04 21:10:52 +0100603 write_sctlr_el2(sctlr_elx);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000604 } else if (el_implemented(2) != EL_IMPL_NONE) {
Antonio Nino Diaz40daecc2018-10-25 16:52:26 +0100605 el2_unused = true;
Dimitris Papastamos0fd0f222017-11-07 09:55:29 +0000606
David Cunado18f2efd2017-04-13 22:38:29 +0100607 /*
608 * EL2 present but unused, need to disable safely.
609 * SCTLR_EL2 can be ignored in this case.
610 *
Jeenu Viswambharan3ff4aaa2018-08-15 14:29:29 +0100611 * Set EL2 register width appropriately: Set HCR_EL2
612 * field to match SCR_EL3.RW.
David Cunado18f2efd2017-04-13 22:38:29 +0100613 */
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000614 if ((scr_el3 & SCR_RW_BIT) != 0U)
Jeenu Viswambharan3ff4aaa2018-08-15 14:29:29 +0100615 hcr_el2 |= HCR_RW_BIT;
616
617 /*
618 * For Armv8.3 pointer authentication feature, disable
619 * traps to EL2 when accessing key registers or using
620 * pointer authentication instructions from lower ELs.
621 */
622 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
623
624 write_hcr_el2(hcr_el2);
Andrew Thoelke167a9352014-06-04 21:10:52 +0100625
David Cunado18f2efd2017-04-13 22:38:29 +0100626 /*
627 * Initialise CPTR_EL2 setting all fields rather than
628 * relying on the hw. All fields have architecturally
629 * UNKNOWN reset values.
630 *
631 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
632 * accesses to the CPACR_EL1 or CPACR from both
633 * Execution states do not trap to EL2.
634 *
635 * CPTR_EL2.TTA: Set to zero so that Non-secure System
636 * register accesses to the trace registers from both
637 * Execution states do not trap to EL2.
Manish V Badarkhed4582d32021-06-29 11:44:20 +0100638 * If PE trace unit System registers are not implemented
639 * then this bit is reserved, and must be set to zero.
David Cunado18f2efd2017-04-13 22:38:29 +0100640 *
641 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
642 * to SIMD and floating-point functionality from both
643 * Execution states do not trap to EL2.
644 */
645 write_cptr_el2(CPTR_EL2_RESET_VAL &
646 ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
647 | CPTR_EL2_TFP_BIT));
Andrew Thoelke167a9352014-06-04 21:10:52 +0100648
David Cunado18f2efd2017-04-13 22:38:29 +0100649 /*
Paul Beesley8aabea32019-01-11 18:26:51 +0000650 * Initialise CNTHCTL_EL2. All fields are
David Cunado18f2efd2017-04-13 22:38:29 +0100651 * architecturally UNKNOWN on reset and are set to zero
652 * except for field(s) listed below.
653 *
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500654 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to
David Cunado18f2efd2017-04-13 22:38:29 +0100655 * Hyp mode of Non-secure EL0 and EL1 accesses to the
656 * physical timer registers.
657 *
658 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
659 * Hyp mode of Non-secure EL0 and EL1 accesses to the
660 * physical counter registers.
661 */
662 write_cnthctl_el2(CNTHCTL_RESET_VAL |
663 EL1PCEN_BIT | EL1PCTEN_BIT);
Andrew Thoelke167a9352014-06-04 21:10:52 +0100664
David Cunado18f2efd2017-04-13 22:38:29 +0100665 /*
666 * Initialise CNTVOFF_EL2 to zero as it resets to an
667 * architecturally UNKNOWN value.
668 */
Soby Mathew14c05262014-08-29 14:41:58 +0100669 write_cntvoff_el2(0);
670
David Cunado18f2efd2017-04-13 22:38:29 +0100671 /*
672 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
673 * MPIDR_EL1 respectively.
674 */
Andrew Thoelke167a9352014-06-04 21:10:52 +0100675 write_vpidr_el2(read_midr_el1());
676 write_vmpidr_el2(read_mpidr_el1());
Sandrine Bailleux85d80e52015-11-25 17:00:44 +0000677
678 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100679 * Initialise VTTBR_EL2. All fields are architecturally
680 * UNKNOWN on reset.
681 *
682 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
683 * 2 address translation is disabled, cache maintenance
684 * operations depend on the VMID.
685 *
686 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
687 * translation is disabled.
Sandrine Bailleux85d80e52015-11-25 17:00:44 +0000688 */
David Cunado18f2efd2017-04-13 22:38:29 +0100689 write_vttbr_el2(VTTBR_RESET_VAL &
690 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
691 | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
692
David Cunado495f3d32016-10-31 17:37:34 +0000693 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100694 * Initialise MDCR_EL2, setting all fields rather than
695 * relying on hw. Some fields are architecturally
696 * UNKNOWN on reset.
697 *
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100698 * MDCR_EL2.HLP: Set to one so that event counter
699 * overflow, that is recorded in PMOVSCLR_EL0[0-30],
700 * occurs on the increment that changes
701 * PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
702 * implemented. This bit is RES0 in versions of the
703 * architecture earlier than ARMv8.5, setting it to 1
704 * doesn't have any effect on them.
705 *
706 * MDCR_EL2.TTRF: Set to zero so that access to Trace
707 * Filter Control register TRFCR_EL1 at EL1 is not
708 * trapped to EL2. This bit is RES0 in versions of
709 * the architecture earlier than ARMv8.4.
710 *
711 * MDCR_EL2.HPMD: Set to one so that event counting is
712 * prohibited at EL2. This bit is RES0 in versions of
713 * the architecture earlier than ARMv8.1, setting it
714 * to 1 doesn't have any effect on them.
715 *
716 * MDCR_EL2.TPMS: Set to zero so that accesses to
717 * Statistical Profiling control registers from EL1
718 * do not trap to EL2. This bit is RES0 when SPE is
719 * not implemented.
720 *
David Cunado18f2efd2017-04-13 22:38:29 +0100721 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
722 * EL1 System register accesses to the Debug ROM
723 * registers are not trapped to EL2.
724 *
725 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
726 * System register accesses to the powerdown debug
727 * registers are not trapped to EL2.
728 *
729 * MDCR_EL2.TDA: Set to zero so that System register
730 * accesses to the debug registers do not trap to EL2.
731 *
732 * MDCR_EL2.TDE: Set to zero so that debug exceptions
733 * are not routed to EL2.
734 *
735 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
736 * Monitors.
737 *
738 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
739 * EL1 accesses to all Performance Monitors registers
740 * are not trapped to EL2.
741 *
742 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
743 * and EL1 accesses to the PMCR_EL0 or PMCR are not
744 * trapped to EL2.
745 *
746 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
747 * architecturally-defined reset value.
Manish V Badarkhe40ff9072021-06-23 20:02:39 +0100748 *
749 * MDCR_EL2.E2TB: Set to zero so that the trace Buffer
750 * owning exception level is NS-EL1 and, tracing is
751 * prohibited at NS-EL2. These bits are RES0 when
752 * FEAT_TRBE is not implemented.
David Cunado495f3d32016-10-31 17:37:34 +0000753 */
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100754 mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
755 MDCR_EL2_HPMD) |
756 ((read_pmcr_el0() & PMCR_EL0_N_BITS)
757 >> PMCR_EL0_N_SHIFT)) &
758 ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
759 MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
760 MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
761 MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
Manish V Badarkhe40ff9072021-06-23 20:02:39 +0100762 MDCR_EL2_TPMCR_BIT |
763 MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1));
dp-armd832aee2017-05-23 09:32:49 +0100764
dp-armd832aee2017-05-23 09:32:49 +0100765 write_mdcr_el2(mdcr_el2);
766
David Cunado939f66d2016-11-25 00:21:59 +0000767 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100768 * Initialise HSTR_EL2. All fields are architecturally
769 * UNKNOWN on reset.
770 *
771 * HSTR_EL2.T<n>: Set all these fields to zero so that
772 * Non-secure EL0 or EL1 accesses to System registers
773 * do not trap to EL2.
David Cunado939f66d2016-11-25 00:21:59 +0000774 */
David Cunado18f2efd2017-04-13 22:38:29 +0100775 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
David Cunado939f66d2016-11-25 00:21:59 +0000776 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100777 * Initialise CNTHP_CTL_EL2. All fields are
778 * architecturally UNKNOWN on reset.
779 *
780 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
781 * physical timer and prevent timer interrupts.
David Cunado939f66d2016-11-25 00:21:59 +0000782 */
David Cunado18f2efd2017-04-13 22:38:29 +0100783 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
784 ~(CNTHP_CTL_ENABLE_BIT));
Andrew Thoelke167a9352014-06-04 21:10:52 +0100785 }
johpow01dc78e622021-07-08 14:14:00 -0500786 manage_extensions_nonsecure(el2_unused, ctx);
Andrew Thoelke167a9352014-06-04 21:10:52 +0100787 }
788
Dimitris Papastamos17b4c0d2017-10-13 15:27:58 +0100789 cm_el1_sysregs_context_restore(security_state);
790 cm_set_next_eret_context(security_state);
Andrew Thoelke167a9352014-06-04 21:10:52 +0100791}
792
Max Shvetsov28f39f02020-02-25 13:56:19 +0000793#if CTX_INCLUDE_EL2_REGS
794/*******************************************************************************
795 * Save EL2 sysreg context
796 ******************************************************************************/
797void cm_el2_sysregs_context_save(uint32_t security_state)
798{
799 u_register_t scr_el3 = read_scr();
800
801 /*
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500802 * Always save the non-secure and realm EL2 context, only save the
Max Shvetsov28f39f02020-02-25 13:56:19 +0000803 * S-EL2 context if S-EL2 is enabled.
804 */
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500805 if ((security_state != SECURE) ||
Ruari Phipps6b704da2020-07-28 11:26:29 +0100806 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsov28f39f02020-02-25 13:56:19 +0000807 cpu_context_t *ctx;
Zelalem Aweked20052f2022-04-04 17:42:48 -0500808 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsov28f39f02020-02-25 13:56:19 +0000809
810 ctx = cm_get_context(security_state);
811 assert(ctx != NULL);
812
Zelalem Aweked20052f2022-04-04 17:42:48 -0500813 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
814
815 el2_sysregs_context_save_common(el2_sysregs_ctx);
816#if ENABLE_SPE_FOR_LOWER_ELS
817 el2_sysregs_context_save_spe(el2_sysregs_ctx);
818#endif
819#if CTX_INCLUDE_MTE_REGS
820 el2_sysregs_context_save_mte(el2_sysregs_ctx);
821#endif
822#if ENABLE_MPAM_FOR_LOWER_ELS
823 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
824#endif
825#if ENABLE_FEAT_FGT
826 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
827#endif
828#if ENABLE_FEAT_ECV
829 el2_sysregs_context_save_ecv(el2_sysregs_ctx);
830#endif
831#if ENABLE_FEAT_VHE
832 el2_sysregs_context_save_vhe(el2_sysregs_ctx);
833#endif
834#if RAS_EXTENSION
835 el2_sysregs_context_save_ras(el2_sysregs_ctx);
836#endif
837#if CTX_INCLUDE_NEVE_REGS
838 el2_sysregs_context_save_nv2(el2_sysregs_ctx);
839#endif
840#if ENABLE_TRF_FOR_NS
841 el2_sysregs_context_save_trf(el2_sysregs_ctx);
842#endif
843#if ENABLE_FEAT_CSV2_2
844 el2_sysregs_context_save_csv2(el2_sysregs_ctx);
845#endif
846#if ENABLE_FEAT_HCX
847 el2_sysregs_context_save_hcx(el2_sysregs_ctx);
848#endif
Max Shvetsov28f39f02020-02-25 13:56:19 +0000849 }
850}
851
852/*******************************************************************************
853 * Restore EL2 sysreg context
854 ******************************************************************************/
855void cm_el2_sysregs_context_restore(uint32_t security_state)
856{
857 u_register_t scr_el3 = read_scr();
858
859 /*
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500860 * Always restore the non-secure and realm EL2 context, only restore the
Max Shvetsov28f39f02020-02-25 13:56:19 +0000861 * S-EL2 context if S-EL2 is enabled.
862 */
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500863 if ((security_state != SECURE) ||
Ruari Phipps6b704da2020-07-28 11:26:29 +0100864 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsov28f39f02020-02-25 13:56:19 +0000865 cpu_context_t *ctx;
Zelalem Aweked20052f2022-04-04 17:42:48 -0500866 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsov28f39f02020-02-25 13:56:19 +0000867
868 ctx = cm_get_context(security_state);
869 assert(ctx != NULL);
870
Zelalem Aweked20052f2022-04-04 17:42:48 -0500871 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
872
873 el2_sysregs_context_restore_common(el2_sysregs_ctx);
874#if ENABLE_SPE_FOR_LOWER_ELS
875 el2_sysregs_context_restore_spe(el2_sysregs_ctx);
876#endif
877#if CTX_INCLUDE_MTE_REGS
878 el2_sysregs_context_restore_mte(el2_sysregs_ctx);
879#endif
880#if ENABLE_MPAM_FOR_LOWER_ELS
881 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
882#endif
883#if ENABLE_FEAT_FGT
884 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
885#endif
886#if ENABLE_FEAT_ECV
887 el2_sysregs_context_restore_ecv(el2_sysregs_ctx);
888#endif
889#if ENABLE_FEAT_VHE
890 el2_sysregs_context_restore_vhe(el2_sysregs_ctx);
891#endif
892#if RAS_EXTENSION
893 el2_sysregs_context_restore_ras(el2_sysregs_ctx);
894#endif
895#if CTX_INCLUDE_NEVE_REGS
896 el2_sysregs_context_restore_nv2(el2_sysregs_ctx);
897#endif
898#if ENABLE_TRF_FOR_NS
899 el2_sysregs_context_restore_trf(el2_sysregs_ctx);
900#endif
901#if ENABLE_FEAT_CSV2_2
902 el2_sysregs_context_restore_csv2(el2_sysregs_ctx);
903#endif
904#if ENABLE_FEAT_HCX
905 el2_sysregs_context_restore_hcx(el2_sysregs_ctx);
906#endif
Max Shvetsov28f39f02020-02-25 13:56:19 +0000907 }
908}
909#endif /* CTX_INCLUDE_EL2_REGS */
910
Andrew Thoelke167a9352014-06-04 21:10:52 +0100911/*******************************************************************************
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600912 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
913 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
914 * updating EL1 and EL2 registers. Otherwise, it calls the generic
915 * cm_prepare_el3_exit function.
916 ******************************************************************************/
917void cm_prepare_el3_exit_ns(void)
918{
Arvind Ram Prakash10cd41d2024-08-05 16:11:42 -0500919#ifdef IMAGE_BL31
920#if ERRATA_A520_2938996 || ERRATA_X4_2726228
921 cpu_context_t *trbe_ctx = cm_get_context(NON_SECURE);
922
923 assert(trbe_ctx != NULL);
924 if (check_if_affected_core() == ERRATA_APPLIES) {
925 if (is_feat_trbe_supported()) {
926 trbe_disable(ctx);
927 }
928 }
929#endif
930#endif /* IMAGE_BL31 */
931
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600932#if CTX_INCLUDE_EL2_REGS
933 cpu_context_t *ctx = cm_get_context(NON_SECURE);
934 assert(ctx != NULL);
935
Zelalem Awekeb515f542022-04-08 16:48:05 -0500936 /* Assert that EL2 is used. */
937#if ENABLE_ASSERTIONS
938 el3_state_t *state = get_el3state_ctx(ctx);
939 u_register_t scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
940#endif
941 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
942 (el_implemented(2U) != EL_IMPL_NONE));
943
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600944 /*
945 * Currently some extensions are configured using
946 * direct register updates. Therefore, do this here
947 * instead of when setting up context.
948 */
949 manage_extensions_nonsecure(0, ctx);
950
951 /*
952 * Set the NS bit to be able to access the ICC_SRE_EL2
953 * register when restoring context.
954 */
955 write_scr_el3(read_scr_el3() | SCR_NS_BIT);
956
Olivier Deprez04825032022-05-09 17:34:02 +0200957 /*
958 * Ensure the NS bit change is committed before the EL2/EL1
959 * state restoration.
960 */
961 isb();
962
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600963 /* Restore EL2 and EL1 sysreg contexts */
964 cm_el2_sysregs_context_restore(NON_SECURE);
965 cm_el1_sysregs_context_restore(NON_SECURE);
966 cm_set_next_eret_context(NON_SECURE);
967#else
968 cm_prepare_el3_exit(NON_SECURE);
969#endif /* CTX_INCLUDE_EL2_REGS */
970}
971
972/*******************************************************************************
Soby Mathewfdfabec2014-07-04 16:02:26 +0100973 * The next four functions are used by runtime services to save and restore
974 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +0000975 * state.
976 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +0000977void cm_el1_sysregs_context_save(uint32_t security_state)
978{
Dan Handleyfb037bf2014-04-10 15:37:22 +0100979 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000980
Andrew Thoelke08ab89d2014-05-14 17:09:32 +0100981 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000982 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000983
Max Shvetsov28259462020-02-17 16:15:47 +0000984 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamos17b4c0d2017-10-13 15:27:58 +0100985
986#if IMAGE_BL31
987 if (security_state == SECURE)
988 PUBLISH_EVENT(cm_exited_secure_world);
989 else
990 PUBLISH_EVENT(cm_exited_normal_world);
991#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000992}
993
994void cm_el1_sysregs_context_restore(uint32_t security_state)
995{
Dan Handleyfb037bf2014-04-10 15:37:22 +0100996 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000997
Andrew Thoelke08ab89d2014-05-14 17:09:32 +0100998 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000999 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001000
Max Shvetsov28259462020-02-17 16:15:47 +00001001 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamos17b4c0d2017-10-13 15:27:58 +01001002
1003#if IMAGE_BL31
1004 if (security_state == SECURE)
1005 PUBLISH_EVENT(cm_entering_secure_world);
1006 else
1007 PUBLISH_EVENT(cm_entering_normal_world);
1008#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001009}
1010
1011/*******************************************************************************
Achin Guptac429b5e2014-05-04 18:38:28 +01001012 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1013 * given security state with the given entrypoint
Achin Gupta607084e2014-02-09 18:24:19 +00001014 ******************************************************************************/
Soby Mathew4c0d0392016-06-16 14:52:04 +01001015void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Achin Gupta607084e2014-02-09 18:24:19 +00001016{
Dan Handleyfb037bf2014-04-10 15:37:22 +01001017 cpu_context_t *ctx;
1018 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001019
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001020 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001021 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001022
1023 /* Populate EL3 state so that ERET jumps to the correct entry */
1024 state = get_el3state_ctx(ctx);
1025 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1026}
1027
1028/*******************************************************************************
Andrew Thoelke167a9352014-06-04 21:10:52 +01001029 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1030 * pertaining to the given security state
1031 ******************************************************************************/
1032void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathew4c0d0392016-06-16 14:52:04 +01001033 uintptr_t entrypoint, uint32_t spsr)
Andrew Thoelke167a9352014-06-04 21:10:52 +01001034{
1035 cpu_context_t *ctx;
1036 el3_state_t *state;
1037
1038 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001039 assert(ctx != NULL);
Andrew Thoelke167a9352014-06-04 21:10:52 +01001040
1041 /* Populate EL3 state so that ERET jumps to the correct entry */
1042 state = get_el3state_ctx(ctx);
1043 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1044 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
1045}
1046
1047/*******************************************************************************
Achin Guptac429b5e2014-05-04 18:38:28 +01001048 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1049 * pertaining to the given security state using the value and bit position
1050 * specified in the parameters. It preserves all other bits.
1051 ******************************************************************************/
1052void cm_write_scr_el3_bit(uint32_t security_state,
1053 uint32_t bit_pos,
1054 uint32_t value)
1055{
1056 cpu_context_t *ctx;
1057 el3_state_t *state;
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001058 u_register_t scr_el3;
Achin Guptac429b5e2014-05-04 18:38:28 +01001059
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001060 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001061 assert(ctx != NULL);
Achin Guptac429b5e2014-05-04 18:38:28 +01001062
1063 /* Ensure that the bit position is a valid one */
Jimmy Brissond7b5f402020-08-04 16:18:52 -05001064 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Guptac429b5e2014-05-04 18:38:28 +01001065
1066 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001067 assert(value <= 1U);
Achin Guptac429b5e2014-05-04 18:38:28 +01001068
1069 /*
1070 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1071 * and set it to its new value.
1072 */
1073 state = get_el3state_ctx(ctx);
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001074 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissond7b5f402020-08-04 16:18:52 -05001075 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001076 scr_el3 |= (u_register_t)value << bit_pos;
Achin Guptac429b5e2014-05-04 18:38:28 +01001077 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1078}
1079
1080/*******************************************************************************
1081 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1082 * given security state.
1083 ******************************************************************************/
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001084u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Guptac429b5e2014-05-04 18:38:28 +01001085{
1086 cpu_context_t *ctx;
1087 el3_state_t *state;
1088
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001089 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001090 assert(ctx != NULL);
Achin Guptac429b5e2014-05-04 18:38:28 +01001091
1092 /* Populate EL3 state so that ERET jumps to the correct entry */
1093 state = get_el3state_ctx(ctx);
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001094 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Guptac429b5e2014-05-04 18:38:28 +01001095}
1096
1097/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001098 * This function is used to program the context that's used for exception
1099 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1100 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001101 ******************************************************************************/
1102void cm_set_next_eret_context(uint32_t security_state)
1103{
Dan Handleyfb037bf2014-04-10 15:37:22 +01001104 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001105
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001106 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001107 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001108
Andrew Thoelke167a9352014-06-04 21:10:52 +01001109 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00001110}