blob: b897e0d78939c22d773e0f40bcd68fe9bb0eb1e2 [file] [log] [blame]
Yann Gautier4353bb22018-07-16 10:54:09 +02001/*
Yann Gautier62fbb312021-02-10 18:19:23 +01002 * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
Yann Gautier4353bb22018-07-16 10:54:09 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Yann Gautier4353bb22018-07-16 10:54:09 +02007#include <assert.h>
Yann Gautier29332bc2021-07-06 10:00:44 +02008#include <errno.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00009#include <string.h>
10
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000011#include <arch_helpers.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
14#include <common/desc_image_load.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000015#include <drivers/generic_delay_timer.h>
Yann Gautier18b415b2021-06-18 11:33:26 +020016#include <drivers/mmc.h>
Yann Gautierf33b2432019-05-20 19:17:08 +020017#include <drivers/st/bsec.h>
Yann Gautier73680c22019-06-04 18:06:34 +020018#include <drivers/st/stm32_iwdg.h>
Yann Gautieracf28c22021-10-18 16:06:22 +020019#include <drivers/st/stm32_uart.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000020#include <drivers/st/stm32mp1_clk.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000021#include <drivers/st/stm32mp1_pwr.h>
22#include <drivers/st/stm32mp1_ram.h>
Yann Gautierff7675e2021-12-17 09:53:04 +010023#include <drivers/st/stm32mp_pmic.h>
Yann Gautier29332bc2021-07-06 10:00:44 +020024#include <lib/fconf/fconf.h>
25#include <lib/fconf/fconf_dyn_cfg_getter.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000026#include <lib/mmio.h>
Yann Gautier1989a192019-04-19 09:41:01 +020027#include <lib/optee_utils.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000028#include <lib/xlat_tables/xlat_tables_v2.h>
29#include <plat/common/platform.h>
30
Yann Gautierff7675e2021-12-17 09:53:04 +010031#include <platform_def.h>
Yann Gautier73680c22019-06-04 18:06:34 +020032#include <stm32mp1_dbgmcu.h>
Yann Gautier4353bb22018-07-16 10:54:09 +020033
Lionel Debieve4bdb1a72019-09-03 12:22:23 +020034static struct stm32mp_auth_ops stm32mp1_auth_ops;
Yann Gautiercce37d42018-11-14 18:46:15 +010035
Yann Gautier59a1cdf2019-01-17 14:41:46 +010036static void print_reset_reason(void)
37{
Yann Gautier7ae58c62019-02-14 11:01:20 +010038 uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR);
Yann Gautier59a1cdf2019-01-17 14:41:46 +010039
40 if (rstsr == 0U) {
41 WARN("Reset reason unknown\n");
42 return;
43 }
44
45 INFO("Reset reason (0x%x):\n", rstsr);
46
47 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) == 0U) {
48 if ((rstsr & RCC_MP_RSTSCLRR_STDBYRSTF) != 0U) {
49 INFO("System exits from STANDBY\n");
50 return;
51 }
52
53 if ((rstsr & RCC_MP_RSTSCLRR_CSTDBYRSTF) != 0U) {
54 INFO("MPU exits from CSTANDBY\n");
55 return;
56 }
57 }
58
59 if ((rstsr & RCC_MP_RSTSCLRR_PORRSTF) != 0U) {
60 INFO(" Power-on Reset (rst_por)\n");
61 return;
62 }
63
64 if ((rstsr & RCC_MP_RSTSCLRR_BORRSTF) != 0U) {
65 INFO(" Brownout Reset (rst_bor)\n");
66 return;
67 }
68
69 if ((rstsr & RCC_MP_RSTSCLRR_MCSYSRSTF) != 0U) {
70 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
71 INFO(" System reset generated by MCU (MCSYSRST)\n");
72 } else {
73 INFO(" Local reset generated by MCU (MCSYSRST)\n");
74 }
75 return;
76 }
77
78 if ((rstsr & RCC_MP_RSTSCLRR_MPSYSRSTF) != 0U) {
79 INFO(" System reset generated by MPU (MPSYSRST)\n");
80 return;
81 }
82
83 if ((rstsr & RCC_MP_RSTSCLRR_HCSSRSTF) != 0U) {
84 INFO(" Reset due to a clock failure on HSE\n");
85 return;
86 }
87
88 if ((rstsr & RCC_MP_RSTSCLRR_IWDG1RSTF) != 0U) {
89 INFO(" IWDG1 Reset (rst_iwdg1)\n");
90 return;
91 }
92
93 if ((rstsr & RCC_MP_RSTSCLRR_IWDG2RSTF) != 0U) {
94 INFO(" IWDG2 Reset (rst_iwdg2)\n");
95 return;
96 }
97
98 if ((rstsr & RCC_MP_RSTSCLRR_MPUP0RSTF) != 0U) {
99 INFO(" MPU Processor 0 Reset\n");
100 return;
101 }
102
103 if ((rstsr & RCC_MP_RSTSCLRR_MPUP1RSTF) != 0U) {
104 INFO(" MPU Processor 1 Reset\n");
105 return;
106 }
107
108 if ((rstsr & RCC_MP_RSTSCLRR_PADRSTF) != 0U) {
109 INFO(" Pad Reset from NRST\n");
110 return;
111 }
112
113 if ((rstsr & RCC_MP_RSTSCLRR_VCORERSTF) != 0U) {
114 INFO(" Reset due to a failure of VDD_CORE\n");
115 return;
116 }
117
118 ERROR(" Unidentified reset reason\n");
119}
120
121void bl2_el3_early_platform_setup(u_register_t arg0,
122 u_register_t arg1 __unused,
123 u_register_t arg2 __unused,
124 u_register_t arg3 __unused)
Yann Gautier4353bb22018-07-16 10:54:09 +0200125{
Yann Gautier3f9c9782019-02-14 11:13:39 +0100126 stm32mp_save_boot_ctx_address(arg0);
Yann Gautier4353bb22018-07-16 10:54:09 +0200127}
128
129void bl2_platform_setup(void)
130{
Yann Gautier10a511c2018-07-24 17:18:19 +0200131 int ret;
132
Yann Gautierd82d4ff2019-02-14 11:15:03 +0100133 if (dt_pmic_status() > 0) {
Yann Gautiere4f559f2018-07-16 17:55:07 +0200134 initialize_pmic();
135 }
136
Yann Gautier10a511c2018-07-24 17:18:19 +0200137 ret = stm32mp1_ddr_probe();
138 if (ret < 0) {
139 ERROR("Invalid DDR init: error %d\n", ret);
140 panic();
141 }
142
Yann Gautierc1ad41f2020-09-04 15:55:53 +0200143 /* Map DDR for binary load, now with cacheable attribute */
Yann Gautier84686ba2020-01-10 18:18:59 +0100144 ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE,
Yann Gautierc1ad41f2020-09-04 15:55:53 +0200145 STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE);
146 if (ret < 0) {
147 ERROR("DDR mapping: error %d\n", ret);
148 panic();
149 }
Yann Gautier84686ba2020-01-10 18:18:59 +0100150
Yann Gautier1d204ee2021-05-19 18:48:16 +0200151#if STM32MP_USE_STM32IMAGE
Yann Gautier1989a192019-04-19 09:41:01 +0200152#ifdef AARCH32_SP_OPTEE
153 INFO("BL2 runs OP-TEE setup\n");
Yann Gautier1989a192019-04-19 09:41:01 +0200154#else
Yann Gautier4353bb22018-07-16 10:54:09 +0200155 INFO("BL2 runs SP_MIN setup\n");
Yann Gautier1989a192019-04-19 09:41:01 +0200156#endif
Yann Gautier1d204ee2021-05-19 18:48:16 +0200157#endif /* STM32MP_USE_STM32IMAGE */
Yann Gautier4353bb22018-07-16 10:54:09 +0200158}
159
160void bl2_el3_plat_arch_setup(void)
161{
Yann Gautier278c34d2018-07-05 16:48:16 +0200162 const char *board_model;
Yann Gautiere58a53f2018-07-20 11:36:05 +0200163 boot_api_context_t *boot_context =
Yann Gautier3f9c9782019-02-14 11:13:39 +0100164 (boot_api_context_t *)stm32mp_get_boot_ctx_address();
Yann Gautier7ae58c62019-02-14 11:01:20 +0100165 uintptr_t pwr_base;
166 uintptr_t rcc_base;
Yann Gautiere58a53f2018-07-20 11:36:05 +0200167
Yann Gautier59a1cdf2019-01-17 14:41:46 +0100168 mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
169 BL_CODE_END - BL_CODE_BASE,
170 MT_CODE | MT_SECURE);
171
Yann Gautier1d204ee2021-05-19 18:48:16 +0200172#if STM32MP_USE_STM32IMAGE
Yann Gautier1989a192019-04-19 09:41:01 +0200173#ifdef AARCH32_SP_OPTEE
Yann Gautier1989a192019-04-19 09:41:01 +0200174 mmap_add_region(STM32MP_OPTEE_BASE, STM32MP_OPTEE_BASE,
175 STM32MP_OPTEE_SIZE,
176 MT_MEMORY | MT_RW | MT_SECURE);
Yann Gautier84090d22021-07-13 14:44:09 +0200177#else
178 /* Prevent corruption of preloaded BL32 */
179 mmap_add_region(BL32_BASE, BL32_BASE,
180 BL32_LIMIT - BL32_BASE,
181 MT_RO_DATA | MT_SECURE);
Yann Gautier1989a192019-04-19 09:41:01 +0200182#endif
Yann Gautier1d204ee2021-05-19 18:48:16 +0200183#endif /* STM32MP_USE_STM32IMAGE */
184
Yann Gautier59a1cdf2019-01-17 14:41:46 +0100185 /* Prevent corruption of preloaded Device Tree */
186 mmap_add_region(DTB_BASE, DTB_BASE,
187 DTB_LIMIT - DTB_BASE,
Yann Gautier9c52e692019-12-17 17:11:10 +0100188 MT_RO_DATA | MT_SECURE);
Yann Gautier59a1cdf2019-01-17 14:41:46 +0100189
190 configure_mmu();
191
Yann Gautierc20b0602020-08-24 11:51:50 +0200192 if (dt_open_and_check(STM32MP_DTB_BASE) < 0) {
Yann Gautier59a1cdf2019-01-17 14:41:46 +0100193 panic();
194 }
195
Yann Gautier7ae58c62019-02-14 11:01:20 +0100196 pwr_base = stm32mp_pwr_base();
197 rcc_base = stm32mp_rcc_base();
198
Yann Gautier4353bb22018-07-16 10:54:09 +0200199 /*
200 * Disable the backup domain write protection.
201 * The protection is enable at each reset by hardware
202 * and must be disabled by software.
203 */
Yann Gautier7ae58c62019-02-14 11:01:20 +0100204 mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP);
Yann Gautier4353bb22018-07-16 10:54:09 +0200205
Yann Gautier7ae58c62019-02-14 11:01:20 +0100206 while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) {
Yann Gautier4353bb22018-07-16 10:54:09 +0200207 ;
208 }
209
Yann Gautierf33b2432019-05-20 19:17:08 +0200210 if (bsec_probe() != 0) {
211 panic();
212 }
213
Yann Gautier4353bb22018-07-16 10:54:09 +0200214 /* Reset backup domain on cold boot cases */
Yann Gautier7ae58c62019-02-14 11:01:20 +0100215 if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) {
216 mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
Yann Gautier4353bb22018-07-16 10:54:09 +0200217
Yann Gautier7ae58c62019-02-14 11:01:20 +0100218 while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) ==
Yann Gautier4353bb22018-07-16 10:54:09 +0200219 0U) {
220 ;
221 }
222
Yann Gautier7ae58c62019-02-14 11:01:20 +0100223 mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
Yann Gautier4353bb22018-07-16 10:54:09 +0200224 }
225
Yann Gautierb053a222019-02-15 17:33:27 +0100226 /* Disable MCKPROT */
227 mmio_clrbits_32(rcc_base + RCC_TZCR, RCC_TZCR_MCKPROT);
228
Yann Gautier9a73a562021-04-27 18:19:13 +0200229 /*
230 * Set minimum reset pulse duration to 31ms for discrete power
231 * supplied boards.
232 */
233 if (dt_pmic_status() <= 0) {
234 mmio_clrsetbits_32(rcc_base + RCC_RDLSICR,
235 RCC_RDLSICR_MRD_MASK,
236 31U << RCC_RDLSICR_MRD_SHIFT);
237 }
238
Yann Gautier4353bb22018-07-16 10:54:09 +0200239 generic_delay_timer_init();
240
Yann Gautieracf28c22021-10-18 16:06:22 +0200241#if STM32MP_UART_PROGRAMMER
242 /* Disable programmer UART before changing clock tree */
243 if (boot_context->boot_interface_selected ==
244 BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART) {
245 uintptr_t uart_prog_addr =
246 get_uart_address(boot_context->boot_interface_instance);
247
248 stm32_uart_stop(uart_prog_addr);
249 }
250#endif
Yann Gautier7839a052018-07-24 17:13:36 +0200251 if (stm32mp1_clk_probe() < 0) {
252 panic();
253 }
254
255 if (stm32mp1_clk_init() < 0) {
256 panic();
257 }
258
Yann Gautierf33b2432019-05-20 19:17:08 +0200259 stm32mp1_syscfg_init();
260
Yann Gautier4dc77a32021-12-10 17:04:40 +0100261 stm32_save_boot_interface(boot_context->boot_interface_selected,
262 boot_context->boot_interface_instance);
263
Yann Gautierd7176f02021-06-04 14:04:05 +0200264#if STM32MP_USB_PROGRAMMER
265 /* Deconfigure all UART RX pins configured by ROM code */
266 stm32mp1_deconfigure_uart_pins();
267#endif
268
Yann Gautier86240942021-10-18 14:01:00 +0200269 if (stm32mp_uart_console_setup() != 0) {
Yann Gautier278c34d2018-07-05 16:48:16 +0200270 goto skip_console_init;
271 }
272
Yann Gautierdec286d2019-06-04 18:02:37 +0200273 stm32mp_print_cpuinfo();
274
Yann Gautier278c34d2018-07-05 16:48:16 +0200275 board_model = dt_get_board_model();
276 if (board_model != NULL) {
Yann Gautier59a1cdf2019-01-17 14:41:46 +0100277 NOTICE("Model: %s\n", board_model);
Yann Gautier278c34d2018-07-05 16:48:16 +0200278 }
279
Yann Gautier10e7a9e2019-05-13 18:34:48 +0200280 stm32mp_print_boardinfo();
281
Lionel Debieve4bdb1a72019-09-03 12:22:23 +0200282 if (boot_context->auth_status != BOOT_API_CTX_AUTH_NO) {
283 NOTICE("Bootrom authentication %s\n",
284 (boot_context->auth_status == BOOT_API_CTX_AUTH_FAILED) ?
285 "failed" : "succeeded");
286 }
287
Yann Gautier278c34d2018-07-05 16:48:16 +0200288skip_console_init:
Yann Gautier73680c22019-06-04 18:06:34 +0200289 if (stm32_iwdg_init() < 0) {
290 panic();
291 }
292
293 stm32_iwdg_refresh();
294
Lionel Debieve4bdb1a72019-09-03 12:22:23 +0200295 stm32mp1_auth_ops.check_key = boot_context->bootrom_ecdsa_check_key;
296 stm32mp1_auth_ops.verify_signature =
297 boot_context->bootrom_ecdsa_verify_signature;
298
299 stm32mp_init_auth(&stm32mp1_auth_ops);
300
Yann Gautier10a511c2018-07-24 17:18:19 +0200301 stm32mp1_arch_security_setup();
302
Yann Gautier59a1cdf2019-01-17 14:41:46 +0100303 print_reset_reason();
304
Yann Gautierd5a84ee2021-07-13 18:07:41 +0200305#if !STM32MP_USE_STM32IMAGE
306 fconf_populate("TB_FW", STM32MP_DTB_BASE);
307#endif /* !STM32MP_USE_STM32IMAGE */
308
Yann Gautier3f9c9782019-02-14 11:13:39 +0100309 stm32mp_io_setup();
Yann Gautier4353bb22018-07-16 10:54:09 +0200310}
Yann Gautier1989a192019-04-19 09:41:01 +0200311
Yann Gautier1989a192019-04-19 09:41:01 +0200312/*******************************************************************************
313 * This function can be used by the platforms to update/use image
314 * information for given `image_id`.
315 ******************************************************************************/
316int bl2_plat_handle_post_image_load(unsigned int image_id)
317{
318 int err = 0;
319 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
320 bl_mem_params_node_t *bl32_mem_params;
Yann Gautier1d204ee2021-05-19 18:48:16 +0200321 bl_mem_params_node_t *pager_mem_params __unused;
322 bl_mem_params_node_t *paged_mem_params __unused;
Yann Gautier29332bc2021-07-06 10:00:44 +0200323#if !STM32MP_USE_STM32IMAGE
324 const struct dyn_cfg_dtb_info_t *config_info;
325 bl_mem_params_node_t *tos_fw_mem_params;
326 unsigned int i;
Yann Gautierb7066082021-12-13 15:24:41 +0100327 unsigned int idx;
Yann Gautier29332bc2021-07-06 10:00:44 +0200328 unsigned long long ddr_top __unused;
329 const unsigned int image_ids[] = {
330 BL32_IMAGE_ID,
331 BL33_IMAGE_ID,
332 HW_CONFIG_ID,
333 TOS_FW_CONFIG_ID,
334 };
335#endif /* !STM32MP_USE_STM32IMAGE */
Yann Gautier1989a192019-04-19 09:41:01 +0200336
337 assert(bl_mem_params != NULL);
338
339 switch (image_id) {
Yann Gautier29332bc2021-07-06 10:00:44 +0200340#if !STM32MP_USE_STM32IMAGE
341 case FW_CONFIG_ID:
342 /* Set global DTB info for fixed fw_config information */
343 set_config_info(STM32MP_FW_CONFIG_BASE, STM32MP_FW_CONFIG_MAX_SIZE, FW_CONFIG_ID);
344 fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE);
345
Yann Gautierb7066082021-12-13 15:24:41 +0100346 idx = dyn_cfg_dtb_info_get_index(TOS_FW_CONFIG_ID);
347
Yann Gautier29332bc2021-07-06 10:00:44 +0200348 /* Iterate through all the fw config IDs */
349 for (i = 0U; i < ARRAY_SIZE(image_ids); i++) {
Yann Gautierb7066082021-12-13 15:24:41 +0100350 if ((image_ids[i] == TOS_FW_CONFIG_ID) && (idx == FCONF_INVALID_IDX)) {
351 continue;
352 }
353
Yann Gautier29332bc2021-07-06 10:00:44 +0200354 bl_mem_params = get_bl_mem_params_node(image_ids[i]);
355 assert(bl_mem_params != NULL);
356
357 config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]);
358 if (config_info == NULL) {
359 continue;
360 }
361
362 bl_mem_params->image_info.image_base = config_info->config_addr;
363 bl_mem_params->image_info.image_max_size = config_info->config_max_size;
364
365 bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING;
366
367 switch (image_ids[i]) {
368 case BL32_IMAGE_ID:
369 bl_mem_params->ep_info.pc = config_info->config_addr;
370
371 /* In case of OPTEE, initialize address space with tos_fw addr */
372 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
373 pager_mem_params->image_info.image_base = config_info->config_addr;
374 pager_mem_params->image_info.image_max_size =
375 config_info->config_max_size;
376
377 /* Init base and size for pager if exist */
378 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
379 paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
380 (dt_get_ddr_size() - STM32MP_DDR_S_SIZE -
381 STM32MP_DDR_SHMEM_SIZE);
382 paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE;
383 break;
384
385 case BL33_IMAGE_ID:
386 bl_mem_params->ep_info.pc = config_info->config_addr;
387 break;
388
389 case HW_CONFIG_ID:
390 case TOS_FW_CONFIG_ID:
391 break;
392
393 default:
394 return -EINVAL;
395 }
396 }
397 break;
398#endif /* !STM32MP_USE_STM32IMAGE */
399
Yann Gautier1989a192019-04-19 09:41:01 +0200400 case BL32_IMAGE_ID:
Yann Gautier84090d22021-07-13 14:44:09 +0200401 if (optee_header_is_valid(bl_mem_params->image_info.image_base)) {
402 /* BL32 is OP-TEE header */
403 bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
404 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
405 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
406 assert((pager_mem_params != NULL) && (paged_mem_params != NULL));
Yann Gautier1989a192019-04-19 09:41:01 +0200407
Yann Gautier1d204ee2021-05-19 18:48:16 +0200408#if STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE)
Yann Gautier84090d22021-07-13 14:44:09 +0200409 /* Set OP-TEE extra image load areas at run-time */
410 pager_mem_params->image_info.image_base = STM32MP_OPTEE_BASE;
411 pager_mem_params->image_info.image_max_size = STM32MP_OPTEE_SIZE;
Yann Gautier1989a192019-04-19 09:41:01 +0200412
Yann Gautier84090d22021-07-13 14:44:09 +0200413 paged_mem_params->image_info.image_base = STM32MP_DDR_BASE +
414 dt_get_ddr_size() -
415 STM32MP_DDR_S_SIZE -
416 STM32MP_DDR_SHMEM_SIZE;
417 paged_mem_params->image_info.image_max_size = STM32MP_DDR_S_SIZE;
Yann Gautier1d204ee2021-05-19 18:48:16 +0200418#endif /* STM32MP_USE_STM32IMAGE && defined(AARCH32_SP_OPTEE) */
Yann Gautier1989a192019-04-19 09:41:01 +0200419
Yann Gautier84090d22021-07-13 14:44:09 +0200420 err = parse_optee_header(&bl_mem_params->ep_info,
421 &pager_mem_params->image_info,
422 &paged_mem_params->image_info);
423 if (err) {
424 ERROR("OPTEE header parse error.\n");
425 panic();
426 }
427
428 /* Set optee boot info from parsed header data */
429 bl_mem_params->ep_info.args.arg0 = paged_mem_params->image_info.image_base;
430 bl_mem_params->ep_info.args.arg1 = 0; /* Unused */
431 bl_mem_params->ep_info.args.arg2 = 0; /* No DT supported */
Yann Gautier1d204ee2021-05-19 18:48:16 +0200432 } else {
433#if !STM32MP_USE_STM32IMAGE
434 bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
Yann Gautier29332bc2021-07-06 10:00:44 +0200435 tos_fw_mem_params = get_bl_mem_params_node(TOS_FW_CONFIG_ID);
436 bl_mem_params->image_info.image_max_size +=
437 tos_fw_mem_params->image_info.image_max_size;
Yann Gautier1d204ee2021-05-19 18:48:16 +0200438#endif /* !STM32MP_USE_STM32IMAGE */
439 bl_mem_params->ep_info.args.arg0 = 0;
Yann Gautier1989a192019-04-19 09:41:01 +0200440 }
Yann Gautier1989a192019-04-19 09:41:01 +0200441 break;
442
443 case BL33_IMAGE_ID:
444 bl32_mem_params = get_bl_mem_params_node(BL32_IMAGE_ID);
445 assert(bl32_mem_params != NULL);
446 bl32_mem_params->ep_info.lr_svc = bl_mem_params->ep_info.pc;
447 break;
448
449 default:
450 /* Do nothing in default case */
451 break;
452 }
453
Yann Gautier18b415b2021-06-18 11:33:26 +0200454#if STM32MP_SDMMC || STM32MP_EMMC
455 /*
456 * Invalidate remaining data read from MMC but not flushed by load_image_flush().
457 * We take the worst case which is 2 MMC blocks.
458 */
459 if ((image_id != FW_CONFIG_ID) &&
460 ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) {
461 inv_dcache_range(bl_mem_params->image_info.image_base +
462 bl_mem_params->image_info.image_size,
463 2U * MMC_BLOCK_SIZE);
464 }
465#endif /* STM32MP_SDMMC || STM32MP_EMMC */
466
Yann Gautier1989a192019-04-19 09:41:01 +0200467 return err;
468}
Yann Gautier99080bd2021-08-16 11:58:01 +0200469
470void bl2_el3_plat_prepare_exit(void)
471{
Patrick Delaunayfa92fef2021-07-06 14:07:56 +0200472 uint16_t boot_itf = stm32mp_get_boot_itf_selected();
473
474 switch (boot_itf) {
Patrick Delaunay9083fa12021-10-28 13:48:52 +0200475#if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER
476 case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART:
Patrick Delaunayfa92fef2021-07-06 14:07:56 +0200477 case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB:
478 /* Invalidate the downloaded buffer used with io_memmap */
479 inv_dcache_range(DWL_BUFFER_BASE, DWL_BUFFER_SIZE);
480 break;
Patrick Delaunay9083fa12021-10-28 13:48:52 +0200481#endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */
Patrick Delaunayfa92fef2021-07-06 14:07:56 +0200482 default:
483 /* Do nothing in default case */
484 break;
485 }
486
Yann Gautier99080bd2021-08-16 11:58:01 +0200487 stm32mp1_security_setup();
488}