blob: 369ec6ff50e70554c859dd8a9aa894a0d87e5fbc [file] [log] [blame]
Dan Handley4def07d2018-03-01 18:44:00 +00001Arm CPU Specific Build Macros
Douglas Raillard6f625742017-06-28 15:23:03 +01002=============================
3
Douglas Raillard6f625742017-06-28 15:23:03 +01004This document describes the various build options present in the CPU specific
5operations framework to enable errata workarounds and to enable optimizations
6for a specific CPU on a platform.
7
Dimitris Papastamosf62ad322017-11-30 14:53:53 +00008Security Vulnerability Workarounds
9----------------------------------
10
Dan Handley4def07d2018-03-01 18:44:00 +000011TF-A exports a series of build flags which control which security
12vulnerability workarounds should be applied at runtime.
Dimitris Papastamosf62ad322017-11-30 14:53:53 +000013
14- ``WORKAROUND_CVE_2017_5715``: Enables the security workaround for
Dimitris Papastamos59dc4ef2018-03-28 12:06:40 +010015 `CVE-2017-5715`_. This flag can be set to 0 by the platform if none
16 of the PEs in the system need the workaround. Setting this flag to 0 provides
17 no performance benefit for non-affected platforms, it just helps to comply
18 with the recommendation in the spec regarding workaround discovery.
19 Defaults to 1.
Dimitris Papastamosf62ad322017-11-30 14:53:53 +000020
Dimitris Papastamosb8a25bb2018-04-05 14:38:26 +010021- ``WORKAROUND_CVE_2018_3639``: Enables the security workaround for
22 `CVE-2018-3639`_. Defaults to 1. The TF-A project recommends to keep
23 the default value of 1 even on platforms that are unaffected by
24 CVE-2018-3639, in order to comply with the recommendation in the spec
25 regarding workaround discovery.
26
Dimitris Papastamosfe007b22018-05-16 11:36:14 +010027- ``DYNAMIC_WORKAROUND_CVE_2018_3639``: Enables dynamic mitigation for
28 `CVE-2018-3639`_. This build option should be set to 1 if the target
29 platform contains at least 1 CPU that requires dynamic mitigation.
30 Defaults to 0.
31
Bipin Ravi1fe4a9d2022-01-18 01:59:06 -060032- ``WORKAROUND_CVE_2022_23960``: Enables mitigation for `CVE-2022-23960`_.
33 This build option should be set to 1 if the target platform contains at
34 least 1 CPU that requires this mitigation. Defaults to 1.
35
Sona Mathewe42abf22024-05-20 13:48:19 -050036- ``WORKAROUND_CVE_2024_5660``: Enables mitigation for `CVE-2024-5660`.
37 The fix is to disable hardware page aggregation by setting CPUECTLR_EL1[46]
38 in EL3 FW. This build option should be set to 1 if the target platform contains
39 at least 1 CPU that requires this mitigation. Defaults to 1.
40
Paul Beesley34760952019-04-12 14:19:42 +010041.. _arm_cpu_macros_errata_workarounds:
42
Douglas Raillard6f625742017-06-28 15:23:03 +010043CPU Errata Workarounds
44----------------------
45
Dan Handley4def07d2018-03-01 18:44:00 +000046TF-A exports a series of build flags which control the errata workarounds that
47are applied to each CPU by the reset handler. The errata details can be found
48in the CPU specific errata documents published by Arm:
Douglas Raillard6f625742017-06-28 15:23:03 +010049
50- `Cortex-A53 MPCore Software Developers Errata Notice`_
51- `Cortex-A57 MPCore Software Developers Errata Notice`_
Eleanor Bonnici6de9b332017-08-02 18:33:41 +010052- `Cortex-A72 MPCore Software Developers Errata Notice`_
Douglas Raillard6f625742017-06-28 15:23:03 +010053
54The errata workarounds are implemented for a particular revision or a set of
55processor revisions. This is checked by the reset handler at runtime. Each
56errata workaround is identified by its ``ID`` as specified in the processor's
57errata notice document. The format of the define used to enable/disable the
58errata workaround is ``ERRATA_<Processor name>_<ID>``, where the ``Processor name``
59is for example ``A57`` for the ``Cortex_A57`` CPU.
60
Boyan Karatotev6a0e8e82023-02-07 15:46:50 +000061Refer to :ref:`firmware_design_cpu_errata_implementation` for information on how to
Paul Beesley34760952019-04-12 14:19:42 +010062write errata workaround functions.
Douglas Raillard6f625742017-06-28 15:23:03 +010063
64All workarounds are disabled by default. The platform is responsible for
65enabling these workarounds according to its requirement by defining the
66errata workaround build flags in the platform specific makefile. In case
67these workarounds are enabled for the wrong CPU revision then the errata
68workaround is not applied. In the DEBUG build, this is indicated by
69printing a warning to the crash console.
70
71In the current implementation, a platform which has more than 1 variant
72with different revisions of a processor has no runtime mechanism available
73for it to specify which errata workarounds should be enabled or not.
74
John Tsichritzis8a677182018-07-23 09:11:59 +010075The value of the build flags is 0 by default, that is, disabled. A value of 1
76will enable it.
Douglas Raillard6f625742017-06-28 15:23:03 +010077
Joel Huttondd4cf2c2019-04-10 12:52:52 +010078For Cortex-A9, the following errata build flags are defined :
79
Louis Mayencourtb4e9ab92019-04-18 12:11:25 +010080- ``ERRATA_A9_794073``: This applies errata 794073 workaround to Cortex-A9
Joel Huttondd4cf2c2019-04-10 12:52:52 +010081 CPU. This needs to be enabled for all revisions of the CPU.
82
Ambroise Vincent75a1ada2019-03-04 16:56:26 +000083For Cortex-A15, the following errata build flags are defined :
84
85- ``ERRATA_A15_816470``: This applies errata 816470 workaround to Cortex-A15
86 CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
87
Ambroise Vincent5f2c6902019-03-05 09:54:21 +000088- ``ERRATA_A15_827671``: This applies errata 827671 workaround to Cortex-A15
89 CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
90
Ambroise Vincent0b64c192019-02-28 16:23:53 +000091For Cortex-A17, the following errata build flags are defined :
92
93- ``ERRATA_A17_852421``: This applies errata 852421 workaround to Cortex-A17
94 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
95
Ambroise Vincentbe10dcd2019-03-04 13:20:56 +000096- ``ERRATA_A17_852423``: This applies errata 852423 workaround to Cortex-A17
97 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
98
Louis Mayencourtcba71b72019-04-05 16:25:25 +010099For Cortex-A35, the following errata build flags are defined :
100
101- ``ERRATA_A35_855472``: This applies errata 855472 workaround to Cortex-A35
102 CPUs. This needs to be enabled only for revision r0p0 of Cortex-A35.
103
John Tsichritzis8a677182018-07-23 09:11:59 +0100104For Cortex-A53, the following errata build flags are defined :
Douglas Raillard6f625742017-06-28 15:23:03 +0100105
Ambroise Vincentbd393702019-02-21 14:16:24 +0000106- ``ERRATA_A53_819472``: This applies errata 819472 workaround to all
107 CPUs. This needs to be enabled only for revision <= r0p1 of Cortex-A53.
108
109- ``ERRATA_A53_824069``: This applies errata 824069 workaround to all
110 CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
111
Douglas Raillard6f625742017-06-28 15:23:03 +0100112- ``ERRATA_A53_826319``: This applies errata 826319 workaround to Cortex-A53
113 CPU. This needs to be enabled only for revision <= r0p2 of the CPU.
114
Ambroise Vincentbd393702019-02-21 14:16:24 +0000115- ``ERRATA_A53_827319``: This applies errata 827319 workaround to all
116 CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
117
Douglas Raillardca6b1cb2017-07-17 14:14:52 +0100118- ``ERRATA_A53_835769``: This applies erratum 835769 workaround at compile and
119 link time to Cortex-A53 CPU. This needs to be enabled for some variants of
120 revision <= r0p4. This workaround can lead the linker to create ``*.stub``
121 sections.
122
Douglas Raillard6f625742017-06-28 15:23:03 +0100123- ``ERRATA_A53_836870``: This applies errata 836870 workaround to Cortex-A53
124 CPU. This needs to be enabled only for revision <= r0p3 of the CPU. From
Boyan Karatoteve37dfd32023-04-03 16:28:10 +0100125 r0p4 and onwards, this errata is enabled by default in hardware. Identical to
126 ``A53_DISABLE_NON_TEMPORAL_HINT``.
Douglas Raillard6f625742017-06-28 15:23:03 +0100127
Douglas Raillardca6b1cb2017-07-17 14:14:52 +0100128- ``ERRATA_A53_843419``: This applies erratum 843419 workaround at link time
129 to Cortex-A53 CPU. This needs to be enabled for some variants of revision
130 <= r0p4. This workaround can lead the linker to emit ``*.stub`` sections
131 which are 4kB aligned.
132
Douglas Raillard6f625742017-06-28 15:23:03 +0100133- ``ERRATA_A53_855873``: This applies errata 855873 workaround to Cortex-A53
134 CPUs. Though the erratum is present in every revision of the CPU,
135 this workaround is only applied to CPUs from r0p3 onwards, which feature
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100136 a chicken bit in CPUACTLR_EL1 to enable a hardware workaround.
Douglas Raillard6f625742017-06-28 15:23:03 +0100137 Earlier revisions of the CPU have other errata which require the same
138 workaround in software, so they should be covered anyway.
139
Manish V Badarkhee008a292020-07-31 08:38:49 +0100140- ``ERRATA_A53_1530924``: This applies errata 1530924 workaround to all
141 revisions of Cortex-A53 CPU.
142
Ambroise Vincent1afeee92019-02-21 16:20:43 +0000143For Cortex-A55, the following errata build flags are defined :
144
145- ``ERRATA_A55_768277``: This applies errata 768277 workaround to Cortex-A55
146 CPU. This needs to be enabled only for revision r0p0 of the CPU.
147
Ambroise Vincenta6cc6612019-02-21 16:25:37 +0000148- ``ERRATA_A55_778703``: This applies errata 778703 workaround to Cortex-A55
149 CPU. This needs to be enabled only for revision r0p0 of the CPU.
150
Ambroise Vincent6ab87d22019-02-21 16:27:34 +0000151- ``ERRATA_A55_798797``: This applies errata 798797 workaround to Cortex-A55
152 CPU. This needs to be enabled only for revision r0p0 of the CPU.
153
Ambroise Vincent6e789732019-02-21 16:29:16 +0000154- ``ERRATA_A55_846532``: This applies errata 846532 workaround to Cortex-A55
155 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
156
Ambroise Vincent47949f32019-02-21 16:29:50 +0000157- ``ERRATA_A55_903758``: This applies errata 903758 workaround to Cortex-A55
158 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
159
Ambroise Vincent9af07df2019-05-28 09:52:48 +0100160- ``ERRATA_A55_1221012``: This applies errata 1221012 workaround to Cortex-A55
161 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
162
Manish V Badarkhee008a292020-07-31 08:38:49 +0100163- ``ERRATA_A55_1530923``: This applies errata 1530923 workaround to all
164 revisions of Cortex-A55 CPU.
165
John Tsichritzis8a677182018-07-23 09:11:59 +0100166For Cortex-A57, the following errata build flags are defined :
Douglas Raillard6f625742017-06-28 15:23:03 +0100167
168- ``ERRATA_A57_806969``: This applies errata 806969 workaround to Cortex-A57
169 CPU. This needs to be enabled only for revision r0p0 of the CPU.
170
171- ``ERRATA_A57_813419``: This applies errata 813419 workaround to Cortex-A57
172 CPU. This needs to be enabled only for revision r0p0 of the CPU.
173
174- ``ERRATA_A57_813420``: This applies errata 813420 workaround to Cortex-A57
175 CPU. This needs to be enabled only for revision r0p0 of the CPU.
176
Ambroise Vincent0f6fbbd2019-02-21 16:35:07 +0000177- ``ERRATA_A57_814670``: This applies errata 814670 workaround to Cortex-A57
178 CPU. This needs to be enabled only for revision r0p0 of the CPU.
179
Ambroise Vincent5bd2c242019-02-21 16:35:49 +0000180- ``ERRATA_A57_817169``: This applies errata 817169 workaround to Cortex-A57
181 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
182
Douglas Raillard6f625742017-06-28 15:23:03 +0100183- ``ERRATA_A57_826974``: This applies errata 826974 workaround to Cortex-A57
184 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
185
186- ``ERRATA_A57_826977``: This applies errata 826977 workaround to Cortex-A57
187 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
188
189- ``ERRATA_A57_828024``: This applies errata 828024 workaround to Cortex-A57
190 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
191
192- ``ERRATA_A57_829520``: This applies errata 829520 workaround to Cortex-A57
193 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
194
195- ``ERRATA_A57_833471``: This applies errata 833471 workaround to Cortex-A57
196 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
197
Eleanor Bonnici45b52c22017-08-02 16:35:04 +0100198- ``ERRATA_A57_859972``: This applies errata 859972 workaround to Cortex-A57
199 CPU. This needs to be enabled only for revision <= r1p3 of the CPU.
200
Manish V Badarkhee008a292020-07-31 08:38:49 +0100201- ``ERRATA_A57_1319537``: This applies errata 1319537 workaround to all
202 revisions of Cortex-A57 CPU.
Eleanor Bonnici6de9b332017-08-02 18:33:41 +0100203
John Tsichritzis8a677182018-07-23 09:11:59 +0100204For Cortex-A72, the following errata build flags are defined :
Eleanor Bonnici6de9b332017-08-02 18:33:41 +0100205
206- ``ERRATA_A72_859971``: This applies errata 859971 workaround to Cortex-A72
207 CPU. This needs to be enabled only for revision <= r0p3 of the CPU.
208
Manish V Badarkhee008a292020-07-31 08:38:49 +0100209- ``ERRATA_A72_1319367``: This applies errata 1319367 workaround to all
210 revisions of Cortex-A72 CPU.
211
Louis Mayencourte6cab152019-02-21 16:38:16 +0000212For Cortex-A73, the following errata build flags are defined :
213
Louis Mayencourt25278ea2019-02-27 14:24:16 +0000214- ``ERRATA_A73_852427``: This applies errata 852427 workaround to Cortex-A73
215 CPU. This needs to be enabled only for revision r0p0 of the CPU.
216
Louis Mayencourte6cab152019-02-21 16:38:16 +0000217- ``ERRATA_A73_855423``: This applies errata 855423 workaround to Cortex-A73
218 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
219
Louis Mayencourt5f5d1ed2019-02-20 12:11:41 +0000220For Cortex-A75, the following errata build flags are defined :
221
222- ``ERRATA_A75_764081``: This applies errata 764081 workaround to Cortex-A75
223 CPU. This needs to be enabled only for revision r0p0 of the CPU.
224
Louis Mayencourt98551592019-02-25 14:57:57 +0000225- ``ERRATA_A75_790748``: This applies errata 790748 workaround to Cortex-A75
226 CPU. This needs to be enabled only for revision r0p0 of the CPU.
227
Louis Mayencourt508d7112019-02-21 17:35:07 +0000228For Cortex-A76, the following errata build flags are defined :
229
Louis Mayencourt5c6aa012019-02-25 15:17:44 +0000230- ``ERRATA_A76_1073348``: This applies errata 1073348 workaround to Cortex-A76
231 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
232
Louis Mayencourt508d7112019-02-21 17:35:07 +0000233- ``ERRATA_A76_1130799``: This applies errata 1130799 workaround to Cortex-A76
234 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
235
Louis Mayencourt5cc8c7b2019-02-25 11:37:38 +0000236- ``ERRATA_A76_1220197``: This applies errata 1220197 workaround to Cortex-A76
237 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
238
Soby Mathewe6e1d0a2019-05-01 09:43:18 +0100239- ``ERRATA_A76_1257314``: This applies errata 1257314 workaround to Cortex-A76
240 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
241
242- ``ERRATA_A76_1262606``: This applies errata 1262606 workaround to Cortex-A76
243 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
244
245- ``ERRATA_A76_1262888``: This applies errata 1262888 workaround to Cortex-A76
246 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
247
248- ``ERRATA_A76_1275112``: This applies errata 1275112 workaround to Cortex-A76
249 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
250
johpow01d7b08e62020-05-29 14:17:38 -0500251- ``ERRATA_A76_1791580``: This applies errata 1791580 workaround to Cortex-A76
252 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
253
Manish V Badarkhee008a292020-07-31 08:38:49 +0100254- ``ERRATA_A76_1165522``: This applies errata 1165522 workaround to all
255 revisions of Cortex-A76 CPU. This errata is fixed in r3p0 but due to
256 limitation of errata framework this errata is applied to all revisions
257 of Cortex-A76 CPU.
258
johpow0155ff05f2020-09-29 17:19:09 -0500259- ``ERRATA_A76_1868343``: This applies errata 1868343 workaround to Cortex-A76
260 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
261
johpow013f0d8362020-12-15 19:02:18 -0600262- ``ERRATA_A76_1946160``: This applies errata 1946160 workaround to Cortex-A76
263 CPU. This needs to be enabled only for revisions r3p0 - r4p1 of the CPU.
264
Bipin Ravi49273092022-11-02 16:50:03 -0500265- ``ERRATA_A76_2743102``: This applies errata 2743102 workaround to Cortex-A76
266 CPU. This needs to be enabled for all revisions <= r4p1 of the CPU and is
267 still open.
268
johpow0162bbfe82020-06-03 15:23:31 -0500269For Cortex-A77, the following errata build flags are defined :
270
laurenw-armaa3efe32020-07-14 14:18:34 -0500271- ``ERRATA_A77_1508412``: This applies errata 1508412 workaround to Cortex-A77
272 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
273
johpow0135c75372020-09-10 13:39:26 -0500274- ``ERRATA_A77_1925769``: This applies errata 1925769 workaround to Cortex-A77
275 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
276
laurenw-arma492edc2021-03-23 13:09:35 -0500277- ``ERRATA_A77_1946167``: This applies errata 1946167 workaround to Cortex-A77
278 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
279
johpow013f0bec72021-05-03 13:37:13 -0500280- ``ERRATA_A77_1791578``: This applies errata 1791578 workaround to Cortex-A77
281 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
282
Bipin Ravi7bf1a7a2022-06-08 15:27:00 -0500283- ``ERRATA_A77_2356587``: This applies errata 2356587 workaround to Cortex-A77
284 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
285
Boyan Karatotev08e2fdb2022-09-27 10:37:54 +0100286 - ``ERRATA_A77_1800714``: This applies errata 1800714 workaround to Cortex-A77
287 CPU. This needs to be enabled for revisions <= r1p1 of the CPU.
288
Boyan Karatotev4fdeaff2022-11-01 11:22:12 +0000289 - ``ERRATA_A77_2743100``: This applies errata 2743100 workaround to Cortex-A77
290 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
291
Jimmy Brisson3f357092020-06-01 10:18:22 -0500292For Cortex-A78, the following errata build flags are defined :
Madhukar Pappireddy83e95522019-12-18 15:56:27 -0600293
Jimmy Brisson3f357092020-06-01 10:18:22 -0500294- ``ERRATA_A78_1688305``: This applies errata 1688305 workaround to Cortex-A78
295 CPU. This needs to be enabled only for revision r0p0 - r1p0 of the CPU.
Madhukar Pappireddy83e95522019-12-18 15:56:27 -0600296
johpow01e26c59d2020-10-06 17:55:25 -0500297- ``ERRATA_A78_1941498``: This applies errata 1941498 workaround to Cortex-A78
298 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU.
299
johpow013a2710d2020-10-07 15:08:01 -0500300- ``ERRATA_A78_1951500``: This applies errata 1951500 workaround to Cortex-A78
301 CPU. This needs to be enabled for revisions r1p0 and r1p1, r0p0 has the same
302 issue but there is no workaround for that revision.
303
johpow011a691452021-04-30 18:08:52 -0500304- ``ERRATA_A78_1821534``: This applies errata 1821534 workaround to Cortex-A78
305 CPU. This needs to be enabled for revisions r0p0 and r1p0.
306
nayanpatel-arm00bee992021-08-11 13:33:00 -0700307- ``ERRATA_A78_1952683``: This applies errata 1952683 workaround to Cortex-A78
308 CPU. This needs to be enabled for revision r0p0, it is fixed in r1p0.
309
nayanpatel-armb36fe212021-09-28 17:31:50 -0700310- ``ERRATA_A78_2132060``: This applies errata 2132060 workaround to Cortex-A78
311 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2. It
312 is still open.
313
johpow011ea91902021-09-02 17:53:30 -0500314- ``ERRATA_A78_2242635``: This applies errata 2242635 workaround to Cortex-A78
315 CPU. This needs to be enabled for revisions r1p0, r1p1, and r1p2. The issue
316 is present in r0p0 but there is no workaround. It is still open.
317
John Powell5d796b32022-05-03 15:22:57 -0500318- ``ERRATA_A78_2376745``: This applies errata 2376745 workaround to Cortex-A78
319 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and
320 it is still open.
321
John Powell3b577ed2022-05-03 15:52:11 -0500322- ``ERRATA_A78_2395406``: This applies errata 2395406 workaround to Cortex-A78
323 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and
324 it is still open.
325
Sona Mathewab062f02023-03-14 16:50:36 -0500326- ``ERRATA_A78_2712571``: This applies erratum 2712571 workaround to Cortex-A78
327 CPU, this erratum affects system configurations that do not use an ARM
328 interconnect IP. This needs to be enabled for revisions r0p0, r1p0, r1p1
329 and r1p2 and it is still open.
330
Bipin Ravia63332c2023-02-28 14:51:28 -0600331- ``ERRATA_A78_2742426``: This applies erratum 2742426 workaround to Cortex-A78
332 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 and
333 it is still open.
334
Bipin Ravib10afcc2022-12-15 14:48:21 -0600335- ``ERRATA_A78_2772019``: This applies errata 2772019 workaround to Cortex-A78
336 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and
337 it is still open.
338
Sona Mathew7d1700c2023-01-11 12:55:30 -0600339- ``ERRATA_A78_2779479``: This applies erratum 2779479 workaround to Cortex-A78
340 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 and
341 it is still open.
342
Sona Mathewc8146192023-10-10 16:48:57 -0500343For Cortex-A78AE, the following errata build flags are defined :
Varun Wadekar89130472021-07-27 00:39:40 -0700344
Varun Wadekar92e87082022-03-09 22:04:00 +0000345- ``ERRATA_A78_AE_1941500`` : This applies errata 1941500 workaround to
Sona Mathewc8146192023-10-10 16:48:57 -0500346 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1.
Varun Wadekar92e87082022-03-09 22:04:00 +0000347 This erratum is still open.
Varun Wadekar47d6f5f2021-07-27 02:32:29 -0700348
Varun Wadekar92e87082022-03-09 22:04:00 +0000349- ``ERRATA_A78_AE_1951502`` : This applies errata 1951502 workaround to
Sona Mathewc8146192023-10-10 16:48:57 -0500350 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This
Varun Wadekar92e87082022-03-09 22:04:00 +0000351 erratum is still open.
352
353- ``ERRATA_A78_AE_2376748`` : This applies errata 2376748 workaround to
Sona Mathewc8146192023-10-10 16:48:57 -0500354 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2.
355 This erratum is still open.
Varun Wadekar89130472021-07-27 00:39:40 -0700356
Varun Wadekar3f4d81d2022-03-09 22:20:32 +0000357- ``ERRATA_A78_AE_2395408`` : This applies errata 2395408 workaround to
Sona Mathewc8146192023-10-10 16:48:57 -0500358 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This
Varun Wadekar3f4d81d2022-03-09 22:20:32 +0000359 erratum is still open.
360
Sona Mathewab062f02023-03-14 16:50:36 -0500361- ``ERRATA_A78_AE_2712574`` : This applies erratum 2712574 workaround to
Sona Mathewc8146192023-10-10 16:48:57 -0500362 Cortex-A78AE CPU. This erratum affects system configurations that do not use
Sona Mathewab062f02023-03-14 16:50:36 -0500363 an ARM interconnect IP. This needs to be enabled for revisions r0p0, r0p1 and
364 r0p2. This erratum is still open.
365
laurenw-arm8008bab2022-07-12 10:43:52 -0500366For Cortex-A78C, the following errata build flags are defined :
367
Bipin Ravi672eb212023-03-14 10:04:23 -0500368- ``ERRATA_A78C_1827430`` : This applies errata 1827430 workaround to
369 Cortex-A78C CPU. This needs to be enabled for revision r0p0. The erratum is
370 fixed in r0p1.
371
Bipin Ravib01a59e2023-03-14 11:03:24 -0500372- ``ERRATA_A78C_1827440`` : This applies errata 1827440 workaround to
373 Cortex-A78C CPU. This needs to be enabled for revision r0p0. The erratum is
374 fixed in r0p1.
375
laurenw-arm8008bab2022-07-12 10:43:52 -0500376- ``ERRATA_A78C_2132064`` : This applies errata 2132064 workaround to
377 Cortex-A78C CPU. This needs to be enabled for revisions r0p1, r0p2 and
378 it is still open.
379
Bipin Ravi6979f472022-07-15 17:20:16 -0500380- ``ERRATA_A78C_2242638`` : This applies errata 2242638 workaround to
381 Cortex-A78C CPU. This needs to be enabled for revisions r0p1, r0p2 and
382 it is still open.
383
Akram Ahmad5d3c1f52022-09-06 11:23:25 +0100384- ``ERRATA_A78C_2376749`` : This applies errata 2376749 workaround to
385 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This
386 erratum is still open.
387
Akram Ahmad4b6f0022022-07-19 14:38:46 +0100388- ``ERRATA_A78C_2395411`` : This applies errata 2395411 workaround to
389 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This
390 erratum is still open.
391
Bipin Ravi0e5e9942023-12-20 15:40:44 -0600392- ``ERRATA_A78C_2683027`` : This applies errata 2683027 workaround to
393 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This
394 erratum is still open.
395
Sona Mathewab062f02023-03-14 16:50:36 -0500396- ``ERRATA_A78C_2712575`` : This applies erratum 2712575 workaround to
397 Cortex-A78C CPU, this erratum affects system configurations that do not use
398 an ARM interconnect IP. This needs to be enabled for revisions r0p1 and r0p2
399 and is still open.
400
Sona Mathew6becda52023-11-14 14:00:48 -0600401- ``ERRATA_A78C_2743232`` : This applies erratum 2743232 workaround to
402 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2.
403 This erratum is still open.
404
Bipin Ravi00230e32023-01-18 11:03:21 -0600405- ``ERRATA_A78C_2772121`` : This applies errata 2772121 workaround to
406 Cortex-A78C CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2.
407 This erratum is still open.
408
Bipin Ravi66bf3ba2023-02-28 16:21:51 -0600409- ``ERRATA_A78C_2779484`` : This applies errata 2779484 workaround to
410 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2.
411 This erratum is still open.
412
Okash Khawaja7b76c202022-04-21 12:20:21 +0100413For Cortex-X1 CPU, the following errata build flags are defined:
414
415- ``ERRATA_X1_1821534`` : This applies errata 1821534 workaround to Cortex-X1
416 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
417
418- ``ERRATA_X1_1688305`` : This applies errata 1688305 workaround to Cortex-X1
419 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
420
421- ``ERRATA_X1_1827429`` : This applies errata 1827429 workaround to Cortex-X1
422 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
423
lauwal01a601afe2019-06-24 11:23:50 -0500424For Neoverse N1, the following errata build flags are defined :
425
426- ``ERRATA_N1_1073348``: This applies errata 1073348 workaround to Neoverse-N1
427 CPU. This needs to be enabled only for revision r0p0 and r1p0 of the CPU.
428
lauwal01e34606f2019-06-24 11:28:34 -0500429- ``ERRATA_N1_1130799``: This applies errata 1130799 workaround to Neoverse-N1
430 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
431
lauwal012017ab22019-06-24 11:32:40 -0500432- ``ERRATA_N1_1165347``: This applies errata 1165347 workaround to Neoverse-N1
433 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
434
lauwal01ef5fa7d2019-06-24 11:35:37 -0500435- ``ERRATA_N1_1207823``: This applies errata 1207823 workaround to Neoverse-N1
436 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
437
lauwal019eceb022019-06-24 11:38:53 -0500438- ``ERRATA_N1_1220197``: This applies errata 1220197 workaround to Neoverse-N1
439 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
440
lauwal01335b3c72019-06-24 11:42:02 -0500441- ``ERRATA_N1_1257314``: This applies errata 1257314 workaround to Neoverse-N1
442 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
443
lauwal01411f4952019-06-24 11:44:58 -0500444- ``ERRATA_N1_1262606``: This applies errata 1262606 workaround to Neoverse-N1
445 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
446
lauwal0111c48372019-06-24 11:47:30 -0500447- ``ERRATA_N1_1262888``: This applies errata 1262888 workaround to Neoverse-N1
448 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
449
lauwal014d8801f2019-06-24 11:49:01 -0500450- ``ERRATA_N1_1275112``: This applies errata 1275112 workaround to Neoverse-N1
451 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
452
Andre Przywara5f5d0762019-05-20 14:57:06 +0100453- ``ERRATA_N1_1315703``: This applies errata 1315703 workaround to Neoverse-N1
454 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
455
laurenw-arm80942622019-08-20 15:51:24 -0500456- ``ERRATA_N1_1542419``: This applies errata 1542419 workaround to Neoverse-N1
457 CPU. This needs to be enabled only for revisions r3p0 - r4p0 of the CPU.
458
johpow0161f0ffc2020-08-05 12:27:12 -0500459- ``ERRATA_N1_1868343``: This applies errata 1868343 workaround to Neoverse-N1
460 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
461
johpow01263ee782020-10-07 14:33:15 -0500462- ``ERRATA_N1_1946160``: This applies errata 1946160 workaround to Neoverse-N1
463 CPU. This needs to be enabled for revisions r3p0, r3p1, r4p0, and r4p1, for
464 revisions r0p0, r1p0, and r2p0 there is no workaround.
465
Bipin Ravi8ce40502022-11-02 16:12:01 -0500466- ``ERRATA_N1_2743102``: This applies errata 2743102 workaround to Neoverse-N1
467 CPU. This needs to be enabled for all revisions <= r4p1 of the CPU and is
468 still open.
469
johpow0133e3e922021-05-03 15:33:39 -0500470For Neoverse V1, the following errata build flags are defined :
471
Juan Pablo Conde14a6fed2022-02-28 14:14:44 -0500472- ``ERRATA_V1_1618635``: This applies errata 1618635 workaround to Neoverse-V1
473 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
474 r1p0.
475
laurenw-arm4789cf62021-08-02 13:22:32 -0500476- ``ERRATA_V1_1774420``: This applies errata 1774420 workaround to Neoverse-V1
477 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
478 in r1p1.
479
johpow0133e3e922021-05-03 15:33:39 -0500480- ``ERRATA_V1_1791573``: This applies errata 1791573 workaround to Neoverse-V1
481 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
482 in r1p1.
483
laurenw-arm143b1962021-08-02 14:40:08 -0500484- ``ERRATA_V1_1852267``: This applies errata 1852267 workaround to Neoverse-V1
485 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
486 in r1p1.
487
laurenw-arm741dd042021-08-02 15:00:15 -0500488- ``ERRATA_V1_1925756``: This applies errata 1925756 workaround to Neoverse-V1
489 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
490
johpow01182ce102020-10-07 16:38:37 -0500491- ``ERRATA_V1_1940577``: This applies errata 1940577 workaround to Neoverse-V1
492 CPU. This needs to be enabled only for revision r1p0 and r1p1 of the
493 CPU.
494
johpow011a8804c2021-08-02 18:59:08 -0500495- ``ERRATA_V1_1966096``: This applies errata 1966096 workaround to Neoverse-V1
496 CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the
497 issue is present in r0p0 as well but there is no workaround for that
498 revision. It is still open.
499
johpow01100d4022021-08-03 14:35:20 -0500500- ``ERRATA_V1_2139242``: This applies errata 2139242 workaround to Neoverse-V1
501 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the
502 CPU. It is still open.
503
nayanpatel-arm8e140272021-09-28 13:41:03 -0700504- ``ERRATA_V1_2108267``: This applies errata 2108267 workaround to Neoverse-V1
505 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU.
506 It is still open.
507
johpow014c8fe6b2021-09-02 18:29:17 -0500508- ``ERRATA_V1_2216392``: This applies errata 2216392 workaround to Neoverse-V1
509 CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the
510 issue is present in r0p0 as well but there is no workaround for that
511 revision. It is still open.
512
Bipin Ravi39eb5dd2022-06-08 16:28:46 -0500513- ``ERRATA_V1_2294912``: This applies errata 2294912 workaround to Neoverse-V1
Sona Mathewab2b56d2023-10-16 15:12:30 -0500514 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 and r1p2 of
515 the CPU.
Bipin Ravi57b73d52022-06-14 17:09:23 -0500516
Sona Mathew25cf2842023-11-07 13:46:15 -0600517- ``ERRATA_V1_2348377``: This applies errata 2348377 workaroud to Neoverse-V1
518 CPU. This needs to be enabled for revisions r0p0, r1p0 and r1p1 of the CPU.
519 It has been fixed in r1p2.
520
Bipin Ravi57b73d52022-06-14 17:09:23 -0500521- ``ERRATA_V1_2372203``: This applies errata 2372203 workaround to Neoverse-V1
522 CPU. This needs to be enabled for revisions r0p0, r1p0 and r1p1 of the CPU.
Bipin Ravi39eb5dd2022-06-08 16:28:46 -0500523 It is still open.
524
Sona Mathewab062f02023-03-14 16:50:36 -0500525- ``ERRATA_V1_2701953``: This applies erratum 2701953 workaround to Neoverse-V1
526 CPU, this erratum affects system configurations that do not use an ARM
527 interconnect IP. This needs to be enabled for revisions r0p0, r1p0 and r1p1.
528 It has been fixed in r1p2.
529
Bipin Ravi31747f02022-12-15 11:57:53 -0600530- ``ERRATA_V1_2743093``: This applies errata 2743093 workaround to Neoverse-V1
531 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 of the
532 CPU. It is still open.
533
Sona Mathewf1c3eae2023-03-02 15:07:55 -0600534- ``ERRATA_V1_2743233``: This applies erratum 2743233 workaround to Neoverse-V1
535 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2 of the
536 CPU. It is still open.
537
Sona Mathew2757da02023-01-11 17:04:24 -0600538- ``ERRATA_V1_2779461``: This applies erratum 2779461 workaround to Neoverse-V1
539 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, r1p2 of the
540 CPU. It is still open.
541
Sona Mathewab062f02023-03-14 16:50:36 -0500542For Neoverse V2, the following errata build flags are defined :
543
Bipin Ravi8852fb52023-09-18 16:34:13 -0500544- ``ERRATA_V2_2331132``: This applies errata 2331132 workaround to Neoverse-V2
545 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is still
546 open.
547
Bipin Ravif98185e2023-10-17 19:42:15 -0500548- ``ERRATA_V2_2618597``: This applies errata 2618597 workaround to Neoverse-V2
549 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
550 r0p2.
551
Bipin Ravid36d1672023-10-17 18:35:55 -0500552- ``ERRATA_V2_2662553``: This applies errata 2662553 workaround to Neoverse-V2
553 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
554 r0p2.
555
Sona Mathewab062f02023-03-14 16:50:36 -0500556- ``ERRATA_V2_2719103``: This applies errata 2719103 workaround to Neoverse-V2
557 CPU, this affects system configurations that do not use and ARM interconnect
558 IP. This needs to be enabled for revisions r0p0 and r0p1. It has been fixed
559 in r0p2.
560
Bipin Ravib0114022023-09-18 17:27:29 -0500561- ``ERRATA_V2_2719105``: This applies errata 2719105 workaround to Neoverse-V2
562 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
563 r0p2.
564
Bipin Ravi58dd1532023-09-18 19:54:41 -0500565- ``ERRATA_V2_2743011``: This applies errata 2743011 workaround to Neoverse-V2
566 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
567 r0p2.
568
Bipin Raviff342642023-09-18 19:28:32 -0500569- ``ERRATA_V2_2779510``: This applies errata 2779510 workaround to Neoverse-V2
570 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
571 r0p2.
572
Moritz Fischer40c81ed2023-07-06 00:01:23 +0000573- ``ERRATA_V2_2801372``: This applies errata 2801372 workaround to Neoverse-V2
574 CPU, this affects all configurations. This needs to be enabled for revisions
575 r0p0 and r0p1. It has been fixed in r0p2.
576
nayanpatel-armfbcf54a2021-08-06 16:39:48 -0700577For Cortex-A710, the following errata build flags are defined :
578
579- ``ERRATA_A710_1987031``: This applies errata 1987031 workaround to
580 Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
581 r2p0 of the CPU. It is still open.
582
nayanpatel-arma64bcc22021-08-25 17:35:15 -0700583- ``ERRATA_A710_2081180``: This applies errata 2081180 workaround to
584 Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
585 r2p0 of the CPU. It is still open.
586
Bipin Ravi213afde2021-03-31 16:45:40 -0500587- ``ERRATA_A710_2055002``: This applies errata 2055002 workaround to
588 Cortex-A710 CPU. This needs to be enabled for revisions r1p0, r2p0 of the CPU
589 and is still open.
590
Bipin Raviafc2ed62021-03-31 18:45:55 -0500591- ``ERRATA_A710_2017096``: This applies errata 2017096 workaround to
592 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
593 of the CPU and is still open.
594
nayanpatel-arm95fe1952021-09-16 15:27:53 -0700595- ``ERRATA_A710_2083908``: This applies errata 2083908 workaround to
596 Cortex-A710 CPU. This needs to be enabled for revision r2p0 of the CPU and
597 is still open.
598
nayanpatel-arm744bdbf2021-09-22 12:35:03 -0700599- ``ERRATA_A710_2058056``: This applies errata 2058056 workaround to
600 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
Sona Mathew2bf79392023-10-10 13:51:45 -0500601 and r2p1 of the CPU and is still open.
nayanpatel-arm744bdbf2021-09-22 12:35:03 -0700602
Bipin Ravicfe1a8f2022-02-06 02:32:54 -0600603- ``ERRATA_A710_2267065``: This applies errata 2267065 workaround to
604 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
605 of the CPU and is fixed in r2p1.
606
Bipin Ravi8a855bd2022-02-06 03:11:44 -0600607- ``ERRATA_A710_2136059``: This applies errata 2136059 workaround to
608 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
609 of the CPU and is fixed in r2p1.
610
Akram Ahmad3280e5e2022-07-21 15:25:08 +0100611- ``ERRATA_A710_2147715``: This applies errata 2147715 workaround to
612 Cortex-A710 CPU. This needs to be enabled for revision r2p0 of the CPU
613 and is fixed in r2p1.
614
Jayanth Dodderi Chidanandb781fcf2022-09-01 22:09:54 +0100615- ``ERRATA_A710_2216384``: This applies errata 2216384 workaround to
616 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
617 of the CPU and is fixed in r2p1.
618
johpow01ef934cd2022-02-28 18:34:04 -0600619- ``ERRATA_A710_2282622``: This applies errata 2282622 workaround to
Bipin Ravi89d85ad2022-12-22 13:31:46 -0600620 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and
621 r2p1 of the CPU and is still open.
johpow01ef934cd2022-02-28 18:34:04 -0600622
Boyan Karatotev888eafa2022-10-03 14:21:28 +0100623- ``ERRATA_A710_2291219``: This applies errata 2291219 workaround to
624 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
625 of the CPU and is fixed in r2p1.
626
johpow01af220eb2022-03-09 16:23:04 -0600627- ``ERRATA_A710_2008768``: This applies errata 2008768 workaround to
628 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
629 of the CPU and is fixed in r2p1.
630
Bipin Ravi3220f052022-07-12 15:53:21 -0500631- ``ERRATA_A710_2371105``: This applies errata 2371105 workaround to
632 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
633 of the CPU and is fixed in r2p1.
634
Sona Mathewab062f02023-03-14 16:50:36 -0500635- ``ERRATA_A710_2701952``: This applies erratum 2701952 workaround to Cortex-A710
636 CPU, and applies to system configurations that do not use and ARM
637 interconnect IP. This needs to be enabled for r0p0, r1p0, r2p0 and r2p1 and
638 is still open.
639
Bipin Ravid7bc2cb2023-10-17 07:55:55 -0500640- ``ERRATA_A710_2742423``: This applies errata 2742423 workaround to
641 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and
642 r2p1 of the CPU and is still open.
643
Bipin Ravib87b02c2022-12-07 13:32:35 -0600644- ``ERRATA_A710_2768515``: This applies errata 2768515 workaround to
645 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and
646 r2p1 of the CPU and is still open.
647
Sona Mathewe27b8ec2023-12-08 20:52:17 -0600648- ``ERRATA_A710_2778471``: This applies errata 2778471 workaround to Cortex-A710
649 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
650 CPU and is still open.
651
Bipin Ravi65e04f22021-03-30 16:08:32 -0500652For Neoverse N2, the following errata build flags are defined :
653
nayanpatel-arm5819e232021-10-06 15:31:24 -0700654- ``ERRATA_N2_2002655``: This applies errata 2002655 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500655 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm5819e232021-10-06 15:31:24 -0700656
Bipin Ravi74bfe312023-08-29 13:59:09 -0500657- ``ERRATA_N2_2009478``: This applies errata 2009478 workaround to Neoverse-N2
658 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
659
Bipin Ravi65e04f22021-03-30 16:08:32 -0500660- ``ERRATA_N2_2067956``: This applies errata 2067956 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500661 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravi65e04f22021-03-30 16:08:32 -0500662
Bipin Ravi4618b2b2021-03-31 10:10:27 -0500663- ``ERRATA_N2_2025414``: This applies errata 2025414 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500664 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravi4618b2b2021-03-31 10:10:27 -0500665
Bipin Ravi7cfae932021-08-30 13:02:51 -0500666- ``ERRATA_N2_2189731``: This applies errata 2189731 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500667 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravi1cafb082021-09-01 01:36:43 -0500668
669- ``ERRATA_N2_2138956``: This applies errata 2138956 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500670 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravi7cfae932021-08-30 13:02:51 -0500671
nayanpatel-armef8f0c52021-09-28 09:46:45 -0700672- ``ERRATA_N2_2138953``: This applies errata 2138953 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500673 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2, r0p3 and is still open.
nayanpatel-armef8f0c52021-09-28 09:46:45 -0700674
nayanpatel-arm5819e232021-10-06 15:31:24 -0700675- ``ERRATA_N2_2242415``: This applies errata 2242415 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500676 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm5819e232021-10-06 15:31:24 -0700677
nayanpatel-armc9481852021-10-20 18:28:58 -0700678- ``ERRATA_N2_2138958``: This applies errata 2138958 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500679 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-armc9481852021-10-20 18:28:58 -0700680
nayanpatel-arm603806d2021-10-07 17:59:33 -0700681- ``ERRATA_N2_2242400``: This applies errata 2242400 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500682 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm603806d2021-10-07 17:59:33 -0700683
nayanpatel-arm0d2d9992021-10-20 17:30:46 -0700684- ``ERRATA_N2_2280757``: This applies errata 2280757 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500685 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm0d2d9992021-10-20 17:30:46 -0700686
Boyan Karatotev43438ad2022-10-03 14:07:08 +0100687- ``ERRATA_N2_2326639``: This applies errata 2326639 workaround to Neoverse-N2
688 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
689 r0p1.
690
Bipin Ravi68085ad2023-10-17 06:21:15 -0500691- ``ERRATA_N2_2340933``: This applies errata 2340933 workaround to Neoverse-N2
692 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
693 r0p1.
694
Bipin Ravi6cb8be12023-10-17 05:56:01 -0500695- ``ERRATA_N2_2346952``: This applies errata 2346952 workaround to Neoverse-N2
696 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2 of the CPU,
697 it is fixed in r0p3.
698
Akram Ahmade6602d42022-07-18 12:27:29 +0100699- ``ERRATA_N2_2376738``: This applies errata 2376738 workaround to Neoverse-N2
Arvind Ram Prakashd6d34b32023-06-29 16:17:23 -0500700 CPU. This needs to be enabled for revision r0p0, r0p1, r0p2, r0p3 and is still open.
Akram Ahmade6602d42022-07-18 12:27:29 +0100701
Daniel Boulby884d5152022-07-06 14:33:13 +0100702- ``ERRATA_N2_2388450``: This applies errata 2388450 workaround to Neoverse-N2
703 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
704 r0p1.
705
Arvind Ram Prakasheb440352023-07-05 17:24:23 -0500706- ``ERRATA_N2_2743014``: This applies errata 2743014 workaround to Neoverse-N2
707 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed
708 in r0p3.
709
Bipin Ravi1ee7c822022-12-07 17:01:26 -0600710- ``ERRATA_N2_2743089``: This applies errata 2743089 workaround to Neoverse-N2
711 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed
712 in r0p3.
713
Sona Mathewab062f02023-03-14 16:50:36 -0500714- ``ERRATA_N2_2728475``: This applies erratum 2728475 workaround to Neoverse-N2
715 CPU, this erratum affects system configurations that do not use and ARM
716 interconnect IP. This needs to be enabled for revisions r0p0, r0p1 and r0p2.
717 It is fixed in r0p3.
718
Arvind Ram Prakash12d28062023-07-17 14:46:14 -0500719- ``ERRATA_N2_2779511``: This applies errata 2779511 workaround to Neoverse-N2
720 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed
721 in r0p3.
722
johpow011db6cd62021-12-01 17:40:39 -0600723For Cortex-X2, the following errata build flags are defined :
724
johpow0134ee76d2021-12-02 13:25:50 -0600725- ``ERRATA_X2_2002765``: This applies errata 2002765 workaround to Cortex-X2
726 CPU. This needs to be enabled for revisions r0p0, r1p0, and r2p0 of the CPU,
727 it is still open.
728
johpow01e16045d2021-12-03 11:27:33 -0600729- ``ERRATA_X2_2058056``: This applies errata 2058056 workaround to Cortex-X2
Sona Mathew8ae66d62023-10-16 13:33:18 -0500730 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the CPU,
johpow01e16045d2021-12-03 11:27:33 -0600731 it is still open.
732
johpow011db6cd62021-12-01 17:40:39 -0600733- ``ERRATA_X2_2083908``: This applies errata 2083908 workaround to Cortex-X2
734 CPU. This needs to be enabled for revision r2p0 of the CPU, it is still open.
735
Bipin Ravif9c63012022-12-22 14:19:59 -0600736- ``ERRATA_X2_2017096``: This applies errata 2017096 workaround to Cortex-X2
737 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the
738 CPU, it is fixed in r2p1.
Bipin Ravie7ca4432022-01-20 00:01:04 -0600739
Bipin Ravif9c63012022-12-22 14:19:59 -0600740- ``ERRATA_X2_2081180``: This applies errata 2081180 workaround to Cortex-X2
741 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the
742 CPU, it is fixed in r2p1.
Bipin Ravic060b532022-01-20 00:42:05 -0600743
Bipin Ravif9c63012022-12-22 14:19:59 -0600744- ``ERRATA_X2_2216384``: This applies errata 2216384 workaround to Cortex-X2
745 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the
746 CPU, it is fixed in r2p1.
Bipin Ravi4dff7592022-02-06 01:29:31 -0600747
Bipin Ravif9c63012022-12-22 14:19:59 -0600748- ``ERRATA_X2_2147715``: This applies errata 2147715 workaround to Cortex-X2
749 CPU. This needs to be enabled only for revision r2p0 of the CPU, it is fixed
750 in r2p1.
Bipin Ravi63446c22022-03-08 10:37:43 -0600751
Bipin Ravif9c63012022-12-22 14:19:59 -0600752- ``ERRATA_X2_2282622``: This applies errata 2282622 workaround to Cortex-X2
753 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
754 CPU and is still open.
Bipin Ravibc0f84d2022-07-12 17:13:01 -0500755
Bipin Ravif9c63012022-12-22 14:19:59 -0600756- ``ERRATA_X2_2371105``: This applies errata 2371105 workaround to Cortex-X2
757 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 of the CPU
758 and is fixed in r2p1.
759
Sona Mathewab062f02023-03-14 16:50:36 -0500760- ``ERRATA_X2_2701952``: This applies erratum 2701952 workaround to Cortex-X2
761 CPU and affects system configurations that do not use an ARM interconnect IP.
762 This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 and is
763 still open.
764
Bipin Ravife06e112023-10-17 09:11:19 -0500765- ``ERRATA_X2_2742423``: This applies errata 2742423 workaround to Cortex-X2
766 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
767 CPU and is still open.
768
Bipin Ravif9c63012022-12-22 14:19:59 -0600769- ``ERRATA_X2_2768515``: This applies errata 2768515 workaround to Cortex-X2
770 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
771 CPU and is still open.
Bipin Ravi1cfde822022-12-07 13:54:02 -0600772
Sona Mathewb312fa02023-12-09 13:09:30 -0600773- ``ERRATA_X2_2778471``: This applies errata 2778471 workaround to Cortex-X2
774 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
775 CPU and it is still open.
776
Boyan Karatotev79544122022-10-03 14:18:28 +0100777For Cortex-X3, the following errata build flags are defined :
778
Sona Mathew24543162023-10-03 17:09:09 -0500779- ``ERRATA_X3_2070301``: This applies errata 2070301 workaround to the Cortex-X3
780 CPU. This needs to be enabled only for revisions r0p0, r1p0, r1p1 and r1p2 of
781 the CPU and is still open.
782
Bipin Ravi7c227dc2023-12-20 14:53:37 -0600783- ``ERRATA_X3_2266875``: This applies errata 2266875 workaround to the Cortex-X3
784 CPU. This needs to be enabled only for revisions r0p0 and r1p0 of the CPU, it
785 is fixed in r1p1.
786
Bipin Ravi744f07a2023-12-20 14:32:02 -0600787- ``ERRATA_X3_2302506``: This applies errata 2302506 workaround to the Cortex-X3
788 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1, it is
789 fixed in r1p2.
790
Boyan Karatotev79544122022-10-03 14:18:28 +0100791- ``ERRATA_X3_2313909``: This applies errata 2313909 workaround to
792 Cortex-X3 CPU. This needs to be enabled only for revisions r0p0 and r1p0
793 of the CPU, it is fixed in r1p1.
794
Bipin Ravi5f8f7452024-02-27 15:13:17 -0600795- ``ERRATA_X3_2372204``: This applies errata 2372204 workaround to
796 Cortex-X3 CPU. This needs to be enabled only for revisions r0p0 and r1p0
797 of the CPU, it is fixed in r1p1.
798
Harrison Mutaic7e698c2022-11-11 14:09:55 +0000799- ``ERRATA_X3_2615812``: This applies errata 2615812 workaround to Cortex-X3
800 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1 of the
Sona Mathew635c83e2024-03-15 11:07:33 -0500801 CPU, it is fixed in r1p2.
Harrison Mutaic7e698c2022-11-11 14:09:55 +0000802
Bipin Ravi84fcd042024-01-25 15:38:46 -0600803- ``ERRATA_X3_2641945``: This applies errata 2641945 workaround to Cortex-X3
804 CPU. This needs to be enabled only for revisions r0p0 and r1p0 of the CPU.
805 It is fixed in r1p1.
806
Sona Mathewa234f542024-02-21 15:07:30 -0600807- ``ERRATA_X3_2701951``: This applies erratum 2701951 workaround to Cortex-X3
808 CPU and affects system configurations that do not use an ARM interconnect
809 IP. This needs to be applied to revisions r0p0, r1p0 and r1p1. It is fixed
810 in r1p2.
811
Sona Mathew5b0e4432023-09-05 14:10:03 -0500812- ``ERRATA_X3_2742421``: This applies errata 2742421 workaround to
813 Cortex-X3 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
814 r1p1. It is fixed in r1p2.
815
Harrison Mutai88a8cd02023-12-12 11:17:19 +0000816- ``ERRATA_X3_2743088``: This applies errata 2743088 workaround to Cortex-X3
817 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1. It is
818 fixed in r1p2.
819
Sona Mathew402b9a92023-11-06 13:48:22 -0600820- ``ERRATA_X3_2779509``: This applies errata 2779509 workaround to Cortex-X3
821 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1 of the
822 CPU. It is fixed in r1p2.
823
Sona Mathewd466c5d2024-03-01 13:36:21 -0600824For Cortex-X4, the following errata build flags are defined :
825
826- ``ERRATA_X4_2701112``: This applies erratum 2701112 workaround to Cortex-X4
827 CPU and affects system configurations that do not use an Arm interconnect IP.
828 This needs to be enabled for revisions r0p0 and is fixed in r0p1.
829 The workaround for this erratum is not implemented in EL3, but the flag can
830 be enabled/disabled at the platform level. The flag is used when the errata ABI
831 feature is enabled and can assist the Kernel in the process of
832 mitigation of the erratum.
833
Arvind Ram Prakash47010ae2024-08-05 16:04:37 -0500834- ``ERRATA_X4_2726228``: This applies erratum 2726228 workaround to Cortex-X4
835 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
836 r0p2.
837
Bipin Ravi3609b0a2024-04-10 15:33:21 -0500838- ``ERRATA_X4_2740089``: This applies errata 2740089 workaround to Cortex-X4
839 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed
840 in r0p2.
841
Sona Mathew200931d2024-04-05 16:27:07 -0500842- ``ERRATA_X4_2763018``: This applies errata 2763018 workaround to Cortex-X4
843 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
844
Sona Mathew582b9502024-07-16 14:34:42 -0500845- ``ERRATA_X4_2816013``: This applies errata 2816013 workaround to Cortex-X4
846 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
847
Arvind Ram Prakash23b59a32024-08-26 17:04:27 -0500848- ``ERRATA_X4_2897503``: This applies errata 2897503 workaround to Cortex-X4
849 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
850
Arvind Ram Prakash196984e2024-11-27 15:02:32 -0600851- ``ERRATA_X4_2923985``: This applies errata 2923985 workaround to Cortex-X4
852 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
853
Ryan Everett34a4f242024-05-21 11:56:37 +0100854- ``ERRATA_X4_3076789``: This applies errata 3076789 workaround to Cortex-X4
855 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
856
johpow0183435632022-01-04 16:15:18 -0600857For Cortex-A510, the following errata build flags are defined :
858
859- ``ERRATA_A510_1922240``: This applies errata 1922240 workaround to
860 Cortex-A510 CPU. This needs to be enabled only for revision r0p0, it is
861 fixed in r0p1.
862
johpow01d5e25122022-01-06 14:54:49 -0600863- ``ERRATA_A510_2288014``: This applies errata 2288014 workaround to
864 Cortex-A510 CPU. This needs to be enabled only for revisions r0p0, r0p1,
865 r0p2, r0p3 and r1p0, it is fixed in r1p1.
866
johpow01d48088a2022-01-07 17:12:31 -0600867- ``ERRATA_A510_2042739``: This applies errata 2042739 workaround to
868 Cortex-A510 CPU. This needs to be enabled only for revisions r0p0, r0p1 and
869 r0p2, it is fixed in r0p3.
870
johpow01e72bbe42022-01-11 17:54:41 -0600871- ``ERRATA_A510_2041909``: This applies errata 2041909 workaround to
872 Cortex-A510 CPU. This needs to be enabled only for revision r0p2 and is fixed
873 in r0p3. The issue is also present in r0p0 and r0p1 but there is no
874 workaround for those revisions.
875
Sona Mathew6e864752023-10-12 12:04:53 -0500876- ``ERRATA_A510_2080326``: This applies errata 2080326 workaround to
877 Cortex-A510 CPU. This needs to be enabled only for revision r0p2 and is
878 fixed in r0p3. This issue is also present in r0p0 and r0p1 but there is no
879 workaround for those revisions.
880
johpow017f304b02022-02-13 21:00:10 -0600881- ``ERRATA_A510_2250311``: This applies errata 2250311 workaround to
882 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
883 r0p3 and r1p0, it is fixed in r1p1. This workaround disables MPMM even if
884 ENABLE_MPMM=1.
885
johpow01cc790182022-02-14 20:19:08 -0600886- ``ERRATA_A510_2218950``: This applies errata 2218950 workaround to
887 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
888 r0p3 and r1p0, it is fixed in r1p1.
889
johpow01c0959d22022-02-15 22:55:22 -0600890- ``ERRATA_A510_2172148``: This applies errata 2172148 workaround to
891 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
892 r0p3 and r1p0, it is fixed in r1p1.
893
Harrison Mutaiaea4ccf2022-12-09 12:14:25 +0000894- ``ERRATA_A510_2347730``: This applies errata 2347730 workaround to
Akram Ahmad11d448c2022-07-21 14:01:33 +0100895 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
896 r0p3, r1p0 and r1p1. It is fixed in r1p2.
897
Akram Ahmada67c1b12022-07-22 16:20:44 +0100898- ``ERRATA_A510_2371937``: This applies errata 2371937 workaround to
899 Cortex-A510 CPU. This needs to applied for revisions r0p0, r0p1, r0p2,
900 r0p3, r1p0, r1p1, and is fixed in r1p2.
901
Akram Ahmadafb5d062022-09-21 13:59:56 +0100902- ``ERRATA_A510_2666669``: This applies errata 2666669 workaround to
903 Cortex-A510 CPU. This needs to applied for revisions r0p0, r0p1, r0p2,
904 r0p3, r1p0, r1p1. It is fixed in r1p2.
905
Harrison Mutaiaea4ccf2022-12-09 12:14:25 +0000906- ``ERRATA_A510_2684597``: This applies erratum 2684597 workaround to
907 Cortex-A510 CPU. This needs to be applied to revision r0p0, r0p1, r0p2,
908 r0p3, r1p0, r1p1 and r1p2. It is fixed in r1p3.
909
Sona Mathew4a9ed7a2023-12-09 20:44:56 -0600910For Cortex-A520, the following errata build flags are defined :
911
912- ``ERRATA_A520_2630792``: This applies errata 2630792 workaround to
913 Cortex-A520 CPU. This needs to applied for revisions r0p0, r0p1 of the
914 CPU and is still open.
915
Arvind Ram Prakash8d45e302023-12-08 20:19:58 -0600916- ``ERRATA_A520_2858100``: This applies errata 2858100 workaround to
917 Cortex-A520 CPU. This needs to be enabled for revisions r0p0 and r0p1.
918 It is still open.
919
Arvind Ram Prakash47010ae2024-08-05 16:04:37 -0500920- ``ERRATA_A520_2938996``: This applies errata 2938996 workaround to
921 Cortex-A520 CPU. This needs to be enabled for revisions r0p0 and r0p1.
922 It is fixed in r0p2.
923
Sona Mathewab062f02023-03-14 16:50:36 -0500924For Cortex-A715, the following errata build flags are defined :
925
Bipin Ravi940ebbe2024-02-27 17:49:12 -0600926- ``ERRATA_A715_2331818``: This applies errata 2331818 workaround to
927 Cortex-A715 CPU. This needs to be enabled for revisions r0p0 and r1p0.
928 It is fixed in r1p1.
929
Harrison Mutai3e3ff292024-01-02 16:55:44 +0000930- ``ERRATA_A715_2344187``: This applies errata 2344187 workaround to
931 Cortex-A715 CPU. This needs to be enabled for revisions r0p0 and r1p0. It is
932 fixed in r1p1.
933
Sona Mathewb59307e2024-02-20 16:59:45 -0600934- ``ERRATA_A715_2413290``: This applies errata 2413290 workaround to
935 Cortex-A715 CPU. This needs to be enabled only for revision r1p0 and
936 when SPE(Statistical profiling extension)=True. The errata is fixed
937 in r1p1.
938
Bipin Ravi04c60d52024-02-27 17:34:05 -0600939- ``ERRATA_A715_2420947``: This applies errata 2420947 workaround to
940 Cortex-A715 CPU. This needs to be enabled only for revision r1p0.
941 It is fixed in r1p1.
942
Bipin Ravi301698e2024-02-27 17:14:22 -0600943- ``ERRATA_A715_2429384``: This applies errata 2429384 workaround to
944 Cortex-A715 CPU. This needs to be enabled for revision r1p0. There is no
945 workaround for revision r0p0. It is fixed in r1p1.
946
Bipin Ravi26249512024-01-25 16:18:20 -0600947- ``ERRATA_A715_2561034``: This applies errata 2561034 workaround to
948 Cortex-A715 CPU. This needs to be enabled only for revision r1p0.
949 It is fixed in r1p1.
950
Bipin Ravi1edbf2a2024-04-10 15:06:11 -0500951- ``ERRATA_A715_2728106``: This applies errata 2728106 workaround to
952 Cortex-A715 CPU. This needs to be enabled for revisions r0p0, r1p0
953 and r1p1. It is fixed in r1p2.
954
Bipin Ravi03636f22024-03-12 10:29:16 -0500955For Cortex-A720, the following errata build flags are defined :
956
Arvind Ram Prakasha93c69b2024-07-19 15:59:17 -0500957- ``ERRATA_A720_2792132``: This applies errata 2792132 workaround to
958 Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1.
959 It is fixed in r0p2.
960
Sona Mathew9d393432024-07-19 18:09:20 -0500961- ``ERRATA_A720_2844092``: This applies errata 2844092 workaround to
962 Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1.
963 It is fixed in r0p2.
964
Bipin Ravibaf14742024-03-14 16:52:21 -0500965- ``ERRATA_A720_2926083``: This applies errata 2926083 workaround to
966 Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1.
967 It is fixed in r0p2.
968
Bipin Ravi03636f22024-03-12 10:29:16 -0500969- ``ERRATA_A720_2940794``: This applies errata 2940794 workaround to
970 Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1.
971 It is fixed in r0p2.
Sona Mathewab062f02023-03-14 16:50:36 -0500972
John Tsichritzis8a677182018-07-23 09:11:59 +0100973DSU Errata Workarounds
974----------------------
975
976Similar to CPU errata, TF-A also implements workarounds for DSU (DynamIQ
977Shared Unit) errata. The DSU errata details can be found in the respective Arm
978documentation:
979
980- `Arm DSU Software Developers Errata Notice`_.
981
982Each erratum is identified by an ``ID``, as defined in the DSU errata notice
983document. Thus, the build flags which enable/disable the errata workarounds
984have the format ``ERRATA_DSU_<ID>``. The implementation and application logic
985of DSU errata workarounds are similar to `CPU errata workarounds`_.
986
987For DSU errata, the following build flags are defined:
988
Louis Mayencourt0e985d72019-04-09 16:29:01 +0100989- ``ERRATA_DSU_798953``: This applies errata 798953 workaround for the
990 affected DSU configurations. This errata applies only for those DSUs that
991 revision is r0p0 (on r0p1 it is fixed). However, please note that this
992 workaround results in increased DSU power consumption on idle.
993
John Tsichritzis8a677182018-07-23 09:11:59 +0100994- ``ERRATA_DSU_936184``: This applies errata 936184 workaround for the
995 affected DSU configurations. This errata applies only for those DSUs that
996 contain the ACP interface **and** the DSU revision is older than r2p0 (on
997 r2p0 it is fixed). However, please note that this workaround results in
998 increased DSU power consumption on idle.
999
Bipin Ravi7e3273e2021-12-22 14:35:21 -06001000- ``ERRATA_DSU_2313941``: This applies errata 2313941 workaround for the
1001 affected DSU configurations. This errata applies for those DSUs with
1002 revisions r0p0, r1p0, r2p0, r2p1, r3p0, r3p1 and is still open. However,
1003 please note that this workaround results in increased DSU power consumption
1004 on idle.
1005
Douglas Raillard6f625742017-06-28 15:23:03 +01001006CPU Specific optimizations
1007--------------------------
1008
1009This section describes some of the optimizations allowed by the CPU micro
1010architecture that can be enabled by the platform as desired.
1011
1012- ``SKIP_A57_L1_FLUSH_PWR_DWN``: This flag enables an optimization in the
1013 Cortex-A57 cluster power down sequence by not flushing the Level 1 data
1014 cache. The L1 data cache and the L2 unified cache are inclusive. A flush
1015 of the L2 by set/way flushes any dirty lines from the L1 as well. This
1016 is a known safe deviation from the Cortex-A57 TRM defined power down
1017 sequence. Each Cortex-A57 based platform must make its own decision on
1018 whether to use the optimization.
1019
1020- ``A53_DISABLE_NON_TEMPORAL_HINT``: This flag disables the cache non-temporal
1021 hint. The LDNP/STNP instructions as implemented on Cortex-A53 do not behave
1022 in a way most programmers expect, and will most probably result in a
Dan Handley4def07d2018-03-01 18:44:00 +00001023 significant speed degradation to any code that employs them. The Armv8-A
1024 architecture (see Arm DDI 0487A.h, section D3.4.3) allows cores to ignore
Douglas Raillard6f625742017-06-28 15:23:03 +01001025 the non-temporal hint and treat LDNP/STNP as LDP/STP instead. Enabling this
1026 flag enforces this behaviour. This needs to be enabled only for revisions
1027 <= r0p3 of the CPU and is enabled by default.
1028
1029- ``A57_DISABLE_NON_TEMPORAL_HINT``: This flag has the same behaviour as
1030 ``A53_DISABLE_NON_TEMPORAL_HINT`` but for Cortex-A57. This needs to be
1031 enabled only for revisions <= r1p2 of the CPU and is enabled by default,
1032 as recommended in section "4.7 Non-Temporal Loads/Stores" of the
1033 `Cortex-A57 Software Optimization Guide`_.
1034
Varun Wadekarcd0ea182018-06-12 16:49:12 -07001035- ''A57_ENABLE_NON_CACHEABLE_LOAD_FWD'': This flag enables non-cacheable
1036 streaming enhancement feature for Cortex-A57 CPUs. Platforms can set
1037 this bit only if their memory system meets the requirement that cache
1038 line fill requests from the Cortex-A57 processor are atomic. Each
1039 Cortex-A57 based platform must make its own decision on whether to use
1040 the optimization. This flag is disabled by default.
1041
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +01001042- ``NEOVERSE_Nx_EXTERNAL_LLC``: This flag indicates that an external last
Manish Pandeyf2d6b4e2020-01-24 11:54:44 +00001043 level cache(LLC) is present in the system, and that the DataSource field
1044 on the master CHI interface indicates when data is returned from the LLC.
1045 This is used to control how the LL_CACHE* PMU events count.
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +01001046 Default value is 0 (Disabled).
Manish Pandeyf2d6b4e2020-01-24 11:54:44 +00001047
Manish V Badarkhee1b15b02022-05-09 21:55:19 +01001048GIC Errata Workarounds
1049----------------------
1050- ``GIC600_ERRATA_WA_2384374``: This flag applies part 2 of errata 2384374
1051 workaround for the affected GIC600 and GIC600-AE implementations. It applies
1052 to implementations of GIC600 and GIC600-AE with revisions less than or equal
1053 to r1p6 and r0p2 respectively. If the platform sets GICV3_SUPPORT_GIC600,
1054 then this flag is enabled; otherwise, it is 0 (Disabled).
1055
Douglas Raillard6f625742017-06-28 15:23:03 +01001056--------------
1057
Bipin Ravi744f07a2023-12-20 14:32:02 -06001058*Copyright (c) 2014-2024, Arm Limited and Contributors. All rights reserved.*
Douglas Raillard6f625742017-06-28 15:23:03 +01001059
John Tsichritzisaf45d642018-09-04 10:56:53 +01001060.. _CVE-2017-5715: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2017-5715
1061.. _CVE-2018-3639: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2018-3639
Bipin Ravi1fe4a9d2022-01-18 01:59:06 -06001062.. _CVE-2022-23960: https://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2022-23960
Paul Beesleydd4e9a72019-02-08 16:43:05 +00001063.. _Cortex-A53 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm048406/index.html
1064.. _Cortex-A57 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm049219/index.html
Eleanor Bonnici6de9b332017-08-02 18:33:41 +01001065.. _Cortex-A72 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm012079/index.html
Douglas Raillard6f625742017-06-28 15:23:03 +01001066.. _Cortex-A57 Software Optimization Guide: http://infocenter.arm.com/help/topic/com.arm.doc.uan0015b/Cortex_A57_Software_Optimization_Guide_external.pdf
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001067.. _Arm DSU Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm138168/index.html