blob: d6bb304a21001b8eb862f4a7b0a9b267351c625e [file] [log] [blame]
Miklos Balint386b8b52017-11-29 13:12:32 +00001/*
Jaykumar Pitambarbhai Patel98e6ce42020-01-06 12:42:42 +05302 * Copyright (c) 2017-2020, Arm Limited. All rights reserved.
Miklos Balint386b8b52017-11-29 13:12:32 +00003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 *
6 */
7
Summer Qin9c1fba12020-08-12 15:49:12 +08008#include "arch.h"
9#include "common/tfm_boot_data.h"
Summer Qinf993cd42020-08-12 16:55:17 +080010#include "log/tfm_log.h"
TTornblom83d96372019-11-19 12:53:16 +010011#include "region.h"
Summer Qinf993cd42020-08-12 16:55:17 +080012#include "spm_func.h"
Summer Qin0eb7c912020-08-19 16:08:50 +080013#include "tfm_hal_platform.h"
Summer Qin830c5542020-02-14 13:44:20 +080014#include "tfm_irq_list.h"
15#include "tfm_nspm.h"
16#include "tfm_spm_hal.h"
17#include "tfm_version.h"
Miklos Balint386b8b52017-11-29 13:12:32 +000018
Miklos Balint386b8b52017-11-29 13:12:32 +000019/*
20 * Avoids the semihosting issue
21 * FixMe: describe 'semihosting issue'
22 */
23#if defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
24__asm(" .global __ARM_use_no_argv\n");
25#endif
26
27#ifndef TFM_LVL
28#error TFM_LVL is not defined!
Summer Qinf993cd42020-08-12 16:55:17 +080029#elif (TFM_LVL != 1)
Edison Aicb0ecf62019-07-10 18:43:51 +080030#error Only TFM_LVL 1 is supported for library model!
31#endif
Miklos Balint386b8b52017-11-29 13:12:32 +000032
Mate Toth-Pal6bb416a2019-05-07 16:23:55 +020033REGION_DECLARE(Image$$, ARM_LIB_STACK_MSP, $$ZI$$Base);
34
Summer Qin830c5542020-02-14 13:44:20 +080035static int32_t tfm_core_init(void)
Miklos Balint386b8b52017-11-29 13:12:32 +000036{
Mate Toth-Pal4341de02018-10-02 12:55:47 +020037 size_t i;
Summer Qin0eb7c912020-08-19 16:08:50 +080038 enum tfm_hal_status_t hal_status = TFM_HAL_ERROR_GENERIC;
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +020039 enum tfm_plat_err_t plat_err = TFM_PLAT_ERR_SYSTEM_ERR;
40 enum irq_target_state_t irq_target_state = TFM_IRQ_TARGET_STATE_SECURE;
Mate Toth-Pal4341de02018-10-02 12:55:47 +020041
Miklos Balint386b8b52017-11-29 13:12:32 +000042 /* Enables fault handlers */
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +020043 plat_err = tfm_spm_hal_enable_fault_handlers();
44 if (plat_err != TFM_PLAT_ERR_SUCCESS) {
45 return TFM_ERROR_GENERIC;
46 }
Miklos Balint386b8b52017-11-29 13:12:32 +000047
Marc Moreno Berengue8e0fa7a2018-10-04 18:25:13 +010048 /* Configures the system reset request properties */
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +020049 plat_err = tfm_spm_hal_system_reset_cfg();
50 if (plat_err != TFM_PLAT_ERR_SUCCESS) {
51 return TFM_ERROR_GENERIC;
52 }
Marc Moreno Berengue8e0fa7a2018-10-04 18:25:13 +010053
Marc Moreno Berengued584b612018-11-26 11:46:31 +000054 /* Configures debug authentication */
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +020055 plat_err = tfm_spm_hal_init_debug();
56 if (plat_err != TFM_PLAT_ERR_SUCCESS) {
57 return TFM_ERROR_GENERIC;
58 }
Miklos Balint386b8b52017-11-29 13:12:32 +000059
Jaykumar Pitambarbhai Patel98e6ce42020-01-06 12:42:42 +053060 /*
61 * Access to any peripheral should be performed after programming
62 * the necessary security components such as PPC/SAU.
63 */
64 plat_err = tfm_spm_hal_init_isolation_hw();
65 if (plat_err != TFM_PLAT_ERR_SUCCESS) {
66 return TFM_ERROR_GENERIC;
67 }
68
Andrei Narkevitch5bba54c2019-09-23 14:09:13 -070069 /* Performs platform specific initialization */
Summer Qin0eb7c912020-08-19 16:08:50 +080070 hal_status = tfm_hal_platform_init();
71 if (hal_status != TFM_HAL_SUCCESS) {
Andrei Narkevitch5bba54c2019-09-23 14:09:13 -070072 return TFM_ERROR_GENERIC;
73 }
Miklos Balint386b8b52017-11-29 13:12:32 +000074
Jamie Fox45587672020-08-17 18:31:14 +010075 /* Configures architecture-specific coprocessors */
76 tfm_arch_configure_coprocessors();
77
Ken Liu81f2d5e2019-12-26 11:44:36 +080078 LOG_MSG("\033[1;34m[Sec Thread] Secure image initializing!\033[0m\r\n");
Miklos Balint6cbeba62018-04-12 17:31:34 +020079
Miklos Balint386b8b52017-11-29 13:12:32 +000080#ifdef TFM_CORE_DEBUG
Ken Liu81f2d5e2019-12-26 11:44:36 +080081 LOG_MSG("TF-M isolation level is: %d\r\n", TFM_LVL);
Miklos Balint386b8b52017-11-29 13:12:32 +000082#endif
83
Tamas Ban9ff535b2018-09-18 08:15:18 +010084 tfm_core_validate_boot_data();
85
Miklos Balint386b8b52017-11-29 13:12:32 +000086 configure_ns_code();
87
88 /* Configures all interrupts to retarget NS state, except for
89 * secure peripherals
90 */
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +020091 plat_err = tfm_spm_hal_nvic_interrupt_target_state_cfg();
92 if (plat_err != TFM_PLAT_ERR_SUCCESS) {
93 return TFM_ERROR_GENERIC;
94 }
Mate Toth-Pal4341de02018-10-02 12:55:47 +020095
96 for (i = 0; i < tfm_core_irq_signals_count; ++i) {
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +020097 plat_err = tfm_spm_hal_set_secure_irq_priority(
Mate Toth-Pal4341de02018-10-02 12:55:47 +020098 tfm_core_irq_signals[i].irq_line,
99 tfm_core_irq_signals[i].irq_priority);
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +0200100 if (plat_err != TFM_PLAT_ERR_SUCCESS) {
101 return TFM_ERROR_GENERIC;
102 }
103 irq_target_state = tfm_spm_hal_set_irq_target_state(
104 tfm_core_irq_signals[i].irq_line,
105 TFM_IRQ_TARGET_STATE_SECURE);
106 if (irq_target_state != TFM_IRQ_TARGET_STATE_SECURE) {
107 return TFM_ERROR_GENERIC;
108 }
Mate Toth-Pal4341de02018-10-02 12:55:47 +0200109 }
110
Miklos Balint386b8b52017-11-29 13:12:32 +0000111 /* Enable secure peripherals interrupts */
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +0200112 plat_err = tfm_spm_hal_nvic_interrupt_enable();
113 if (plat_err != TFM_PLAT_ERR_SUCCESS) {
114 return TFM_ERROR_GENERIC;
115 }
Miklos Balint386b8b52017-11-29 13:12:32 +0000116
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +0200117 return TFM_SUCCESS;
Miklos Balint386b8b52017-11-29 13:12:32 +0000118}
119
Edison Aid87f07b2019-07-22 18:50:24 +0800120static int32_t tfm_core_set_secure_exception_priorities(void)
Miklos Balintace4c3f2018-07-30 12:31:15 +0200121{
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +0200122 enum tfm_plat_err_t plat_err = TFM_PLAT_ERR_SYSTEM_ERR;
123
David Hu4e165602019-06-12 18:38:31 +0800124 tfm_arch_prioritize_secure_exception();
Miklos Balintace4c3f2018-07-30 12:31:15 +0200125
Mate Toth-Pal3e2ebd02019-05-07 14:22:16 +0200126 /* Explicitly set Secure SVC priority to highest */
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +0200127 plat_err = tfm_spm_hal_set_secure_irq_priority(SVCall_IRQn, 0);
128 if (plat_err != TFM_PLAT_ERR_SUCCESS) {
129 return TFM_ERROR_GENERIC;
130 }
Miklos Balintace4c3f2018-07-30 12:31:15 +0200131
Summer Qin2b8ab7e2020-02-18 13:58:58 +0800132 tfm_arch_set_pendsv_priority();
Edison Aie5111d92019-07-22 16:08:27 +0800133
134 return TFM_SUCCESS;
Miklos Balintace4c3f2018-07-30 12:31:15 +0200135}
136
Miklos Balint386b8b52017-11-29 13:12:32 +0000137int main(void)
138{
Mate Toth-Pal6bb416a2019-05-07 16:23:55 +0200139 /* set Main Stack Pointer limit */
David Huf363fe92019-07-02 13:03:30 +0800140 tfm_arch_set_msplim((uint32_t)&REGION_NAME(Image$$, ARM_LIB_STACK_MSP,
141 $$ZI$$Base));
Mate Toth-Pal6bb416a2019-05-07 16:23:55 +0200142
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +0200143 if (tfm_core_init() != TFM_SUCCESS) {
Edison Ai9059ea02019-11-28 13:46:14 +0800144 tfm_core_panic();
Hugues de Valon4bf875b2019-02-19 14:53:49 +0000145 }
Soby Mathewc64adbc2020-03-11 12:33:44 +0000146 /* Print the TF-M version */
147 LOG_MSG("\033[1;34mBooting TFM v%d.%d %s\033[0m\r\n",
148 VERSION_MAJOR, VERSION_MINOR, VERSION_STRING);
Miklos Balint386b8b52017-11-29 13:12:32 +0000149
Hugues de Valon4bf875b2019-02-19 14:53:49 +0000150 if (tfm_spm_db_init() != SPM_ERR_OK) {
Edison Ai9059ea02019-11-28 13:46:14 +0800151 tfm_core_panic();
Hugues de Valon4bf875b2019-02-19 14:53:49 +0000152 }
Mate Toth-Pal936c33b2018-04-10 14:02:07 +0200153
Edison Ai1dfd7b12020-02-23 14:16:08 +0800154#ifdef CONFIG_TFM_ENABLE_MEMORY_PROTECT
Edison Aic1b10902019-08-26 10:34:19 +0800155 if (tfm_spm_hal_setup_isolation_hw() != TFM_PLAT_ERR_SUCCESS) {
Edison Ai9059ea02019-11-28 13:46:14 +0800156 tfm_core_panic();
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +0200157 }
Edison Ai1dfd7b12020-02-23 14:16:08 +0800158#endif /* CONFIG_TFM_ENABLE_MEMORY_PROTECT */
Mate Toth-Pal936c33b2018-04-10 14:02:07 +0200159
Mate Toth-Pal349714a2018-02-23 15:30:24 +0100160 tfm_spm_partition_set_state(TFM_SP_CORE_ID, SPM_PARTITION_STATE_RUNNING);
Mate Toth-Pal65291f32018-02-23 14:35:22 +0100161
TTornblomc640e072019-06-14 14:33:51 +0200162 REGION_DECLARE(Image$$, ARM_LIB_STACK, $$ZI$$Base)[];
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +0200163 uint32_t psp_stack_bottom =
164 (uint32_t)REGION_NAME(Image$$, ARM_LIB_STACK, $$ZI$$Base);
Miklos Balint386b8b52017-11-29 13:12:32 +0000165
David Hue05b6a62019-06-12 18:45:28 +0800166 tfm_arch_set_psplim(psp_stack_bottom);
Miklos Balint386b8b52017-11-29 13:12:32 +0000167
Miklos Balint6a139ae2018-04-04 19:44:37 +0200168 if (tfm_spm_partition_init() != SPM_ERR_OK) {
169 /* Certain systems might refuse to boot altogether if partitions fail
170 * to initialize. This is a placeholder for such an error handler
171 */
172 }
173
Ken Liu96714b32019-04-08 15:10:39 +0800174 /*
175 * Prioritise secure exceptions to avoid NS being able to pre-empt
176 * secure SVC or SecureFault. Do it before PSA API initialization.
177 */
Edison Aic1b10902019-08-26 10:34:19 +0800178 if (tfm_core_set_secure_exception_priorities() != TFM_SUCCESS) {
Edison Ai9059ea02019-11-28 13:46:14 +0800179 tfm_core_panic();
Mate Toth-Pal5d3ae082019-07-10 16:14:14 +0200180 }
Ken Liu96714b32019-04-08 15:10:39 +0800181
Edison Ai4d66dc32019-02-18 17:58:49 +0800182 /* We close the TFM_SP_CORE_ID partition, because its only purpose is
183 * to be able to pass the state checks for the tests started from secure.
184 */
185 tfm_spm_partition_set_state(TFM_SP_CORE_ID, SPM_PARTITION_STATE_CLOSED);
186 tfm_spm_partition_set_state(TFM_SP_NON_SECURE_ID,
187 SPM_PARTITION_STATE_RUNNING);
Edison Ai4dcae6f2019-03-18 10:13:47 +0800188
189#ifdef TFM_CORE_DEBUG
190 /* Jumps to non-secure code */
Ken Liu81f2d5e2019-12-26 11:44:36 +0800191 LOG_MSG("\033[1;34mJumping to non-secure code...\033[0m\r\n");
Edison Ai4dcae6f2019-03-18 10:13:47 +0800192#endif
193
194 jump_to_ns_code();
Miklos Balint386b8b52017-11-29 13:12:32 +0000195}