blob: 98d4bbcd604260a950304d8aa906f20fdd592051 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
AlexeiFedorovbef44f62024-10-14 15:23:34 +01002 * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00007#include <assert.h>
Soby Mathew32904472024-03-26 17:16:00 +00008#include <string.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00009
Tushar Khandelwalf801fdc2024-04-22 15:35:40 +010010#include <arch.h>
11#include <arch_helpers.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000012#include <common/debug.h>
13#include <drivers/arm/cci.h>
14#include <drivers/arm/ccn.h>
15#include <drivers/arm/gicv2.h>
Alexei Fedorov1b597c22019-08-16 14:15:59 +010016#include <drivers/arm/sp804_delay_timer.h>
17#include <drivers/generic_delay_timer.h>
AlexeiFedorov82685902022-12-29 15:57:40 +000018#include <fconf_hw_config_getter.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000019#include <lib/mmio.h>
Manish V Badarkheed9653f2020-08-04 17:09:10 +010020#include <lib/smccc.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000021#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diaz234bc7f2019-01-15 14:19:50 +000022#include <platform_def.h>
Manish V Badarkheed9653f2020-08-04 17:09:10 +010023#include <services/arm_arch_svc.h>
Javier Almansa Sobrino1d0ca402022-04-25 17:18:15 +010024#include <services/rmm_core_manifest.h>
Olivier Deprez9d9ae972020-07-30 17:18:33 +020025#if SPM_MM
Paul Beesleyaeaa2252019-10-15 10:57:42 +000026#include <services/spm_mm_partition.h>
Olivier Deprez9d9ae972020-07-30 17:18:33 +020027#endif
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000028
Manish V Badarkheed9653f2020-08-04 17:09:10 +010029#include <plat/arm/common/arm_config.h>
30#include <plat/arm/common/plat_arm.h>
31#include <plat/common/platform.h>
32
Roberto Vargas1af540e2018-02-12 12:36:17 +000033#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010034
Achin Gupta27573c52015-11-03 14:18:34 +000035/* Defines for GIC Driver build time selection */
36#define FVP_GICV2 1
37#define FVP_GICV3 2
Achin Gupta27573c52015-11-03 14:18:34 +000038
AlexeiFedorovbef44f62024-10-14 15:23:34 +010039/* Defines for RMM Console */
Soby Mathew32904472024-03-26 17:16:00 +000040#define FVP_RMM_CONSOLE_BASE UL(0x1c0c0000)
41#define FVP_RMM_CONSOLE_BAUD UL(115200)
42#define FVP_RMM_CONSOLE_CLK_IN_HZ UL(14745600)
43#define FVP_RMM_CONSOLE_NAME "pl011"
Soby Mathew32904472024-03-26 17:16:00 +000044#define FVP_RMM_CONSOLE_COUNT UL(1)
45
Achin Gupta4f6ad662013-10-25 09:08:21 +010046/*******************************************************************************
Dan Handley60eea552015-03-19 19:17:53 +000047 * arm_config holds the characteristics of the differences between the three FVP
48 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigiri6355f232016-02-15 11:54:14 +000049 * at each boot stage by the primary before enabling the MMU (to allow
50 * interconnect configuration) & used thereafter. Each BL will have its own copy
51 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010052 ******************************************************************************/
Dan Handley60eea552015-03-19 19:17:53 +000053arm_config_t arm_config;
Soby Mathewd0ecd972014-09-03 17:48:44 +010054
55#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
56 DEVICE0_SIZE, \
AlexeiFedorovb5772482025-02-13 13:14:34 +000057 MT_DEVICE | MT_RW | EL3_PAS)
Soby Mathewd0ecd972014-09-03 17:48:44 +010058
59#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
60 DEVICE1_SIZE, \
61 MT_DEVICE | MT_RW | MT_SECURE)
62
Manish V Badarkhef98630f2021-01-24 03:26:50 +000063#if FVP_GICR_REGION_PROTECTION
64#define MAP_GICD_MEM MAP_REGION_FLAT(BASE_GICD_BASE, \
65 BASE_GICD_SIZE, \
66 MT_DEVICE | MT_RW | MT_SECURE)
67
68/* Map all core's redistributor memory as read-only. After boots up,
69 * per-core map its redistributor memory as read-write */
70#define MAP_GICR_MEM MAP_REGION_FLAT(BASE_GICR_BASE, \
71 (BASE_GICR_SIZE * PLATFORM_CORE_COUNT),\
72 MT_DEVICE | MT_RO | MT_SECURE)
73#endif /* FVP_GICR_REGION_PROTECTION */
74
Sandrine Bailleux284c3d62017-05-26 15:48:10 +010075/*
76 * Need to be mapped with write permissions in order to set a new non-volatile
77 * counter value.
78 */
Juan Castillo95cfd4a2015-04-14 12:49:03 +010079#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
80 DEVICE2_SIZE, \
Antonio Nino Diazfe7de032016-05-20 14:14:16 +010081 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo95cfd4a2015-04-14 12:49:03 +010082
Harrison Mutai94c90ac2023-08-08 15:10:07 +010083#if TRANSFER_LIST
84#ifdef FW_NS_HANDOFF_BASE
Harrison Mutaia5566f62023-12-01 15:50:00 +000085#define MAP_FW_NS_HANDOFF \
86 MAP_REGION_FLAT(FW_NS_HANDOFF_BASE, PLAT_ARM_FW_HANDOFF_SIZE, \
87 MT_MEMORY | MT_RW | MT_NS)
88#endif
89#ifdef PLAT_ARM_EL3_FW_HANDOFF_BASE
90#define MAP_EL3_FW_HANDOFF \
91 MAP_REGION_FLAT(PLAT_ARM_EL3_FW_HANDOFF_BASE, \
92 PLAT_ARM_FW_HANDOFF_SIZE, MT_MEMORY | MT_RW | EL3_PAS)
Harrison Mutai94c90ac2023-08-08 15:10:07 +010093#endif
94#endif
95
Jon Medhurst38aa76a2014-02-26 16:27:53 +000096/*
Sandrine Bailleuxb5fa6562016-05-18 16:11:47 +010097 * Table of memory regions for various BL stages to map using the MMU.
Roberto Vargas0916c382018-10-19 16:44:18 +010098 * This doesn't include Trusted SRAM as setup_page_tables() already takes care
99 * of mapping it.
Jon Medhurst38aa76a2014-02-26 16:27:53 +0000100 */
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900101#ifdef IMAGE_BL1
Dan Handley60eea552015-03-19 19:17:53 +0000102const mmap_region_t plat_arm_mmap[] = {
103 ARM_MAP_SHARED_RAM,
Manish V Badarkhe79d8be32021-06-16 16:50:43 +0100104 V2M_MAP_FLASH0_RO,
Dan Handley60eea552015-03-19 19:17:53 +0000105 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +0100106 MAP_DEVICE0,
Manish V Badarkhee0cea782021-01-23 10:55:12 +0000107#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewd0ecd972014-09-03 17:48:44 +0100108 MAP_DEVICE1,
Manish V Badarkhee0cea782021-01-23 10:55:12 +0000109#endif
Yatharth Kochar436223d2015-10-11 14:14:55 +0100110#if TRUSTED_BOARD_BOOT
Sandrine Bailleux284c3d62017-05-26 15:48:10 +0100111 /* To access the Root of Trust Public Key registers. */
112 MAP_DEVICE2,
113 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar436223d2015-10-11 14:14:55 +0100114 ARM_MAP_NS_DRAM1,
115#endif
Jon Medhurst38aa76a2014-02-26 16:27:53 +0000116 {0}
117};
Soby Mathewd0ecd972014-09-03 17:48:44 +0100118#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900119#ifdef IMAGE_BL2
Dan Handley60eea552015-03-19 19:17:53 +0000120const mmap_region_t plat_arm_mmap[] = {
121 ARM_MAP_SHARED_RAM,
Juan Castillo7b4c1402015-10-06 14:01:35 +0100122 V2M_MAP_FLASH0_RW,
Dan Handley60eea552015-03-19 19:17:53 +0000123 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +0100124 MAP_DEVICE0,
Manish V Badarkhee0cea782021-01-23 10:55:12 +0000125#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewd0ecd972014-09-03 17:48:44 +0100126 MAP_DEVICE1,
Manish V Badarkhee0cea782021-01-23 10:55:12 +0000127#endif
Dan Handley60eea552015-03-19 19:17:53 +0000128 ARM_MAP_NS_DRAM1,
Julius Werner402b3cf2019-07-09 14:02:43 -0700129#ifdef __aarch64__
Roberto Vargasb09ba052017-08-08 11:27:20 +0100130 ARM_MAP_DRAM2,
131#endif
Manish V Badarkhe39f0b862022-03-15 16:05:58 +0000132 /*
133 * Required to load HW_CONFIG, SPMC and SPs to trusted DRAM.
134 */
Achin Gupta64758c92019-10-11 15:15:19 +0100135 ARM_MAP_TRUSTED_DRAM,
Manish V Badarkhe6b2e9612022-12-12 10:14:25 +0000136
137 /*
138 * Required to load Event Log in TZC secured memory
139 */
140#if MEASURED_BOOT && (defined(SPD_tspd) || defined(SPD_opteed) || \
141defined(SPD_spmd))
142 ARM_MAP_EVENT_LOG_DRAM1,
143#endif /* MEASURED_BOOT && (SPD_tspd || SPD_opteed || SPD_spmd) */
144
Zelalem Awekec8720722021-07-12 23:41:05 -0500145#if ENABLE_RME
146 ARM_MAP_RMM_DRAM,
147 ARM_MAP_GPT_L1_DRAM,
148#endif /* ENABLE_RME */
Sandrine Bailleux3eb2d672017-08-30 10:59:22 +0100149#ifdef SPD_tspd
Dan Handley60eea552015-03-19 19:17:53 +0000150 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleux3eb2d672017-08-30 10:59:22 +0100151#endif
Sandrine Bailleux284c3d62017-05-26 15:48:10 +0100152#if TRUSTED_BOARD_BOOT
153 /* To access the Root of Trust Public Key registers. */
154 MAP_DEVICE2,
John Tsichritzisba597da2018-07-30 13:41:52 +0100155#endif /* TRUSTED_BOARD_BOOT */
Manish V Badarkhe88c51c32022-01-08 23:08:02 +0000156
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600157#if CRYPTO_SUPPORT && !RESET_TO_BL2
Manish V Badarkhe88c51c32022-01-08 23:08:02 +0000158 /*
159 * To access shared the Mbed TLS heap while booting the
160 * system with Crypto support
161 */
162 ARM_MAP_BL1_RW,
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600163#endif /* CRYPTO_SUPPORT && !RESET_TO_BL2 */
Marc Bonnici44639ab2021-11-29 16:59:02 +0000164#if SPM_MM || SPMC_AT_EL3
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000165 ARM_SP_IMAGE_MMAP,
166#endif
David Wang4518dd92016-03-07 11:02:57 +0800167#if ARM_BL31_IN_DRAM
168 ARM_MAP_BL31_SEC_DRAM,
169#endif
Jens Wiklander810d9212017-08-25 10:07:20 +0200170#ifdef SPD_opteed
Soby Mathewb3ba6fd2017-09-01 13:43:50 +0100171 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander810d9212017-08-25 10:07:20 +0200172 ARM_OPTEE_PAGEABLE_LOAD_MEM,
173#endif
Harrison Mutaia5566f62023-12-01 15:50:00 +0000174#ifdef MAP_EL3_FW_HANDOFF
175 MAP_EL3_FW_HANDOFF,
176#endif
177 { 0 }
Soby Mathewd0ecd972014-09-03 17:48:44 +0100178};
179#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900180#ifdef IMAGE_BL2U
Yatharth Kochardcda29f2015-10-14 15:28:11 +0100181const mmap_region_t plat_arm_mmap[] = {
182 MAP_DEVICE0,
183 V2M_MAP_IOFPGA,
184 {0}
185};
186#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900187#ifdef IMAGE_BL31
Dan Handley60eea552015-03-19 19:17:53 +0000188const mmap_region_t plat_arm_mmap[] = {
189 ARM_MAP_SHARED_RAM,
Ambroise Vincent992f0912019-07-12 13:47:03 +0100190#if USE_DEBUGFS
191 /* Required by devfip, can be removed if devfip is not used */
192 V2M_MAP_FLASH0_RW,
193#endif /* USE_DEBUGFS */
Soby Mathewe35a3fb2017-10-11 16:08:58 +0100194 ARM_MAP_EL3_TZC_DRAM,
Dan Handley60eea552015-03-19 19:17:53 +0000195 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +0100196 MAP_DEVICE0,
Manish V Badarkhef98630f2021-01-24 03:26:50 +0000197#if FVP_GICR_REGION_PROTECTION
198 MAP_GICD_MEM,
199 MAP_GICR_MEM,
200#else
Soby Mathewd0ecd972014-09-03 17:48:44 +0100201 MAP_DEVICE1,
Manish V Badarkhef98630f2021-01-24 03:26:50 +0000202#endif /* FVP_GICR_REGION_PROTECTION */
Roberto Vargasf1454032017-08-03 09:16:43 +0100203 ARM_V2M_MAP_MEM_PROTECT,
Paul Beesley3f3c3412019-09-16 11:29:03 +0000204#if SPM_MM
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000205 ARM_SPM_BUF_EL3_MMAP,
206#endif
Zelalem Awekec8720722021-07-12 23:41:05 -0500207#if ENABLE_RME
208 ARM_MAP_GPT_L1_DRAM,
Javier Almansa Sobrino8c980a42021-11-24 18:37:37 +0000209 ARM_MAP_EL3_RMM_SHARED_MEM,
Zelalem Awekec8720722021-07-12 23:41:05 -0500210#endif
Harrison Mutai94c90ac2023-08-08 15:10:07 +0100211#ifdef MAP_FW_NS_HANDOFF
212 MAP_FW_NS_HANDOFF,
213#endif
Harrison Mutai1a0ebff2024-05-02 12:40:20 +0000214#if defined(MAP_EL3_FW_HANDOFF) && !RESET_TO_BL31
Harrison Mutaia5566f62023-12-01 15:50:00 +0000215 MAP_EL3_FW_HANDOFF,
216#endif
217 { 0 }
Soby Mathewd0ecd972014-09-03 17:48:44 +0100218};
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000219
Paul Beesley3f3c3412019-09-16 11:29:03 +0000220#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000221const mmap_region_t plat_arm_secure_partition_mmap[] = {
222 V2M_MAP_IOFPGA_EL0, /* for the UART */
levi.yun9fb76762024-05-16 11:18:20 +0100223 V2M_MAP_SECURE_SYSTEMREG_EL0, /* for initializing flash */
224#if PSA_FWU_SUPPORT
225 V2M_MAP_FLASH0_RW_EL0, /* for firmware update service in standalone mm */
226#endif
227 V2M_MAP_FLASH1_RW_EL0, /* for secure variable service in standalone mm */
Elyes Haouas9a90d722023-02-13 10:05:41 +0100228 MAP_REGION_FLAT(DEVICE0_BASE,
229 DEVICE0_SIZE,
Sandrine Bailleuxc4fa1732018-01-12 15:50:12 +0100230 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000231 ARM_SP_IMAGE_MMAP,
232 ARM_SP_IMAGE_NS_BUF_MMAP,
233 ARM_SP_IMAGE_RW_MMAP,
234 ARM_SPM_BUF_EL0_MMAP,
235 {0}
236};
237#endif
Soby Mathewd0ecd972014-09-03 17:48:44 +0100238#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900239#ifdef IMAGE_BL32
Dan Handley60eea552015-03-19 19:17:53 +0000240const mmap_region_t plat_arm_mmap[] = {
Julius Werner402b3cf2019-07-09 14:02:43 -0700241#ifndef __aarch64__
Soby Mathew877cf3f2016-07-11 14:13:56 +0100242 ARM_MAP_SHARED_RAM,
Joel Hutton950c6952018-03-15 11:33:44 +0000243 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathew877cf3f2016-07-11 14:13:56 +0100244#endif
Dan Handley60eea552015-03-19 19:17:53 +0000245 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +0100246 MAP_DEVICE0,
247 MAP_DEVICE1,
248 {0}
249};
250#endif
Jon Medhurst38aa76a2014-02-26 16:27:53 +0000251
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500252#ifdef IMAGE_RMM
253const mmap_region_t plat_arm_mmap[] = {
254 V2M_MAP_IOFPGA,
255 MAP_DEVICE0,
256 MAP_DEVICE1,
257 {0}
258};
259#endif
260
Dan Handley60eea552015-03-19 19:17:53 +0000261ARM_CASSERT_MMAP
Soby Mathewce412502015-01-22 11:22:22 +0000262
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100263#if FVP_INTERCONNECT_DRIVER != FVP_CCN
264static const int fvp_cci400_map[] = {
265 PLAT_FVP_CCI400_CLUS0_SL_PORT,
266 PLAT_FVP_CCI400_CLUS1_SL_PORT,
267};
268
269static const int fvp_cci5xx_map[] = {
270 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
271 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
272};
273
274static unsigned int get_interconnect_master(void)
275{
276 unsigned int master;
277 u_register_t mpidr;
278
279 mpidr = read_mpidr_el1();
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000280 master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100281 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
282
283 assert(master < FVP_CLUSTER_COUNT);
284 return master;
285}
286#endif
Dan Handley60eea552015-03-19 19:17:53 +0000287
Paul Beesley3f3c3412019-09-16 11:29:03 +0000288#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000289/*
290 * Boot information passed to a secure partition during initialisation. Linear
291 * indices in MP information will be filled at runtime.
292 */
Paul Beesleyaeaa2252019-10-15 10:57:42 +0000293static spm_mm_mp_info_t sp_mp_info[] = {
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000294 [0] = {0x80000000, 0},
295 [1] = {0x80000001, 0},
296 [2] = {0x80000002, 0},
297 [3] = {0x80000003, 0},
298 [4] = {0x80000100, 0},
299 [5] = {0x80000101, 0},
300 [6] = {0x80000102, 0},
301 [7] = {0x80000103, 0},
302};
303
Paul Beesleyaeaa2252019-10-15 10:57:42 +0000304const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = {
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000305 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
306 .h.version = VERSION_1,
Paul Beesleyaeaa2252019-10-15 10:57:42 +0000307 .h.size = sizeof(spm_mm_boot_info_t),
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000308 .h.attr = 0,
309 .sp_mem_base = ARM_SP_IMAGE_BASE,
310 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
311 .sp_image_base = ARM_SP_IMAGE_BASE,
312 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
313 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
Ard Biesheuvel0560efb2018-12-29 19:43:21 +0100314 .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE,
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000315 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
316 .sp_image_size = ARM_SP_IMAGE_SIZE,
317 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
318 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
Ard Biesheuvel0560efb2018-12-29 19:43:21 +0100319 .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE,
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000320 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
321 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
322 .num_cpus = PLATFORM_CORE_COUNT,
323 .mp_info = &sp_mp_info[0],
324};
325
326const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
327{
328 return plat_arm_secure_partition_mmap;
329}
330
Paul Beesleyaeaa2252019-10-15 10:57:42 +0000331const struct spm_mm_boot_info *plat_get_secure_partition_boot_info(
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000332 void *cookie)
333{
334 return &plat_arm_secure_partition_boot_info;
335}
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000336#endif
337
Achin Gupta4f6ad662013-10-25 09:08:21 +0100338/*******************************************************************************
339 * A single boot loader stack is expected to work on both the Foundation FVP
340 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
341 * SYS_ID register provides a mechanism for detecting the differences between
342 * these platforms. This information is stored in a per-BL array to allow the
343 * code to take the correct path.Per BL platform configuration.
344 ******************************************************************************/
Daniel Boulby4d010d02018-09-18 13:26:03 +0100345void __init fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100346{
Soby Mathewadd40352014-08-14 12:49:05 +0100347 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100348
Dan Handley60eea552015-03-19 19:17:53 +0000349 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
350 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
351 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
352 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
353 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100354
Andrew Thoelke90e31472014-06-26 14:27:26 +0100355 if (arch != ARCH_MODEL) {
356 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000357 panic();
Andrew Thoelke90e31472014-06-26 14:27:26 +0100358 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100359
360 /*
361 * The build field in the SYS_ID tells which variant of the GIC
362 * memory is implemented by the model.
363 */
364 switch (bld) {
365 case BLD_GIC_VE_MMAP:
Soby Mathew21a39732016-01-13 17:06:00 +0000366 ERROR("Legacy Versatile Express memory map for GIC peripheral"
367 " is not supported\n");
Achin Gupta27573c52015-11-03 14:18:34 +0000368 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100369 break;
370 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100371 break;
372 default:
Andrew Thoelke90e31472014-06-26 14:27:26 +0100373 ERROR("Unsupported board build %x\n", bld);
374 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100375 }
376
377 /*
378 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
379 * for the Foundation FVP.
380 */
381 switch (hbi) {
Dan Handley60eea552015-03-19 19:17:53 +0000382 case HBI_FOUNDATION_FVP:
Dan Handley60eea552015-03-19 19:17:53 +0000383 arm_config.flags = 0;
Andrew Thoelke90e31472014-06-26 14:27:26 +0100384
385 /*
386 * Check for supported revisions of Foundation FVP
387 * Allow future revisions to run but emit warning diagnostic
388 */
389 switch (rev) {
Dan Handley60eea552015-03-19 19:17:53 +0000390 case REV_FOUNDATION_FVP_V2_0:
391 case REV_FOUNDATION_FVP_V2_1:
392 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux4faa4a12016-09-22 09:46:50 +0100393 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke90e31472014-06-26 14:27:26 +0100394 break;
395 default:
396 WARN("Unrecognized Foundation FVP revision %x\n", rev);
397 break;
398 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100399 break;
Dan Handley60eea552015-03-19 19:17:53 +0000400 case HBI_BASE_FVP:
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100401 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke90e31472014-06-26 14:27:26 +0100402
403 /*
404 * Check for supported revisions
405 * Allow future revisions to run but emit warning diagnostic
406 */
407 switch (rev) {
Dan Handley60eea552015-03-19 19:17:53 +0000408 case REV_BASE_FVP_V0:
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100409 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
410 break;
411 case REV_BASE_FVP_REVC:
Isla Mitchell84316352017-08-17 12:25:34 +0100412 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100413 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke90e31472014-06-26 14:27:26 +0100414 break;
415 default:
416 WARN("Unrecognized Base FVP revision %x\n", rev);
417 break;
418 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100419 break;
420 default:
Andrew Thoelke90e31472014-06-26 14:27:26 +0100421 ERROR("Unsupported board HBI number 0x%x\n", hbi);
422 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100423 }
Isla Mitchell84316352017-08-17 12:25:34 +0100424
425 /*
426 * We assume that the presence of MT bit, and therefore shifted
427 * affinities, is uniform across the platform: either all CPUs, or no
428 * CPUs implement it.
429 */
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000430 if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
Isla Mitchell84316352017-08-17 12:25:34 +0100431 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100432}
433
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +0000434
Daniel Boulby4d010d02018-09-18 13:26:03 +0100435void __init fvp_interconnect_init(void)
Vikram Kanigiridbad1ba2014-04-24 11:02:16 +0100436{
Soby Mathew71237872016-03-24 10:12:42 +0000437#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100438 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000439 ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100440 panic();
Soby Mathew71237872016-03-24 10:12:42 +0000441 }
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100442
443 plat_arm_interconnect_init();
444#else
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000445 uintptr_t cci_base = 0U;
446 const int *cci_map = NULL;
447 unsigned int map_size = 0U;
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100448
449 /* Initialize the right interconnect */
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000450 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100451 cci_base = PLAT_FVP_CCI5XX_BASE;
452 cci_map = fvp_cci5xx_map;
453 map_size = ARRAY_SIZE(fvp_cci5xx_map);
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000454 } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100455 cci_base = PLAT_FVP_CCI400_BASE;
456 cci_map = fvp_cci400_map;
457 map_size = ARRAY_SIZE(fvp_cci400_map);
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000458 } else {
459 return;
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100460 }
461
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000462 assert(cci_base != 0U);
463 assert(cci_map != NULL);
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100464 cci_init(cci_base, cci_map, map_size);
465#endif
Dan Handleycae3ef92014-08-04 16:11:15 +0100466}
467
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000468void fvp_interconnect_enable(void)
Dan Handleycae3ef92014-08-04 16:11:15 +0100469{
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100470#if FVP_INTERCONNECT_DRIVER == FVP_CCN
471 plat_arm_interconnect_enter_coherency();
472#else
473 unsigned int master;
474
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000475 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
476 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100477 master = get_interconnect_master();
478 cci_enable_snoop_dvm_reqs(master);
479 }
480#endif
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +0000481}
482
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000483void fvp_interconnect_disable(void)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +0000484{
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100485#if FVP_INTERCONNECT_DRIVER == FVP_CCN
486 plat_arm_interconnect_exit_coherency();
487#else
488 unsigned int master;
489
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000490 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
491 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100492 master = get_interconnect_master();
493 cci_disable_snoop_dvm_reqs(master);
494 }
495#endif
Vikram Kanigiridbad1ba2014-04-24 11:02:16 +0100496}
John Tsichritzisba597da2018-07-30 13:41:52 +0100497
Manish V Badarkhe88c51c32022-01-08 23:08:02 +0000498#if CRYPTO_SUPPORT
John Tsichritzisba597da2018-07-30 13:41:52 +0100499int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
500{
501 assert(heap_addr != NULL);
502 assert(heap_size != NULL);
503
504 return arm_get_mbedtls_heap(heap_addr, heap_size);
505}
Manish V Badarkhe88c51c32022-01-08 23:08:02 +0000506#endif /* CRYPTO_SUPPORT */
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100507
508void fvp_timer_init(void)
509{
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500510#if USE_SP804_TIMER
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100511 /* Enable the clock override for SP804 timer 0, which means that no
512 * clock dividers are applied and the raw (35MHz) clock will be used.
513 */
514 mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV);
515
516 /* Initialize delay timer driver using SP804 dual timer 0 */
517 sp804_timer_init(V2M_SP804_TIMER0_BASE,
518 SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV);
519#else
520 generic_delay_timer_init();
521
522 /* Enable System level generic timer */
523 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
524 CNTCR_FCREQ(0U) | CNTCR_EN);
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500525#endif /* USE_SP804_TIMER */
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100526}
Manish V Badarkheed9653f2020-08-04 17:09:10 +0100527
528/*****************************************************************************
529 * plat_is_smccc_feature_available() - This function checks whether SMCCC
530 * feature is availabile for platform.
531 * @fid: SMCCC function id
532 *
533 * Return SMC_ARCH_CALL_SUCCESS if SMCCC feature is available and
534 * SMC_ARCH_CALL_NOT_SUPPORTED otherwise.
535 *****************************************************************************/
536int32_t plat_is_smccc_feature_available(u_register_t fid)
537{
538 switch (fid) {
539 case SMCCC_ARCH_SOC_ID:
540 return SMC_ARCH_CALL_SUCCESS;
541 default:
542 return SMC_ARCH_CALL_NOT_SUPPORTED;
543 }
544}
545
546/* Get SOC version */
547int32_t plat_get_soc_version(void)
548{
549 return (int32_t)
Yann Gautierdfff4682021-05-20 14:57:34 +0200550 (SOC_ID_SET_JEP_106(ARM_SOC_CONTINUATION_CODE,
551 ARM_SOC_IDENTIFICATION_CODE) |
552 (FVP_SOC_ID & SOC_ID_IMPL_DEF_MASK));
Manish V Badarkheed9653f2020-08-04 17:09:10 +0100553}
554
555/* Get SOC revision */
556int32_t plat_get_soc_revision(void)
557{
558 unsigned int sys_id;
559
560 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
Yann Gautierdfff4682021-05-20 14:57:34 +0200561 return (int32_t)(((sys_id >> V2M_SYS_ID_REV_SHIFT) &
562 V2M_SYS_ID_REV_MASK) & SOC_ID_REV_MASK);
Manish V Badarkheed9653f2020-08-04 17:09:10 +0100563}
Javier Almansa Sobrino8c980a42021-11-24 18:37:37 +0000564
565#if ENABLE_RME
566/*
567 * Get a pointer to the RMM-EL3 Shared buffer and return it
568 * through the pointer passed as parameter.
569 *
570 * This function returns the size of the shared buffer.
571 */
572size_t plat_rmmd_get_el3_rmm_shared_mem(uintptr_t *shared)
573{
574 *shared = (uintptr_t)RMM_SHARED_BASE;
575
576 return (size_t)RMM_SHARED_SIZE;
577}
Javier Almansa Sobrino1d0ca402022-04-25 17:18:15 +0100578
AlexeiFedorovaa998812024-11-15 13:10:34 +0000579/*
580 * Calculate checksum of 64-bit words @buffer with @size length
581 */
582static uint64_t checksum_calc(uint64_t *buffer, size_t size)
583{
584 uint64_t sum = 0UL;
585
586 assert(((uintptr_t)buffer & (sizeof(uint64_t) - 1UL)) == 0UL);
587 assert((size & (sizeof(uint64_t) - 1UL)) == 0UL);
588
589 for (unsigned long i = 0UL; i < (size / sizeof(uint64_t)); i++) {
590 sum += buffer[i];
591 }
592
593 return sum;
594}
AlexeiFedorovbef44f62024-10-14 15:23:34 +0100595/*
596 * Boot Manifest structure illustration, with two DRAM banks,
597 * a single console and one device memory with two PCIe device
598 * non-coherent address ranges.
599 *
600 * +--------------------------------------------------+
601 * | offset | field | comment |
602 * +--------+--------------------+--------------------+
603 * | 0 | version | 0x00000004 |
604 * +--------+--------------------+--------------------+
605 * | 4 | padding | 0x00000000 |
606 * +--------+--------------------+--------------------+
607 * | 8 | plat_data | NULL |
608 * +--------+--------------------+--------------------+
609 * | 16 | num_banks | |
610 * +--------+--------------------+ |
611 * | 24 | banks | plat_dram +--+
612 * +--------+--------------------+ | |
613 * | 32 | checksum | | |
614 * +--------+--------------------+--------------------+ |
615 * | 40 | num_consoles | | |
616 * +--------+--------------------+ | |
617 * | 48 | consoles | plat_console +--|--+
618 * +--------+--------------------+ | | |
619 * | 56 | checksum | | | |
620 * +--------+--------------------+--------------------+ | |
621 * | 64 | num_banks | | | |
622 * +--------+--------------------+ | | |
623 * | 72 | banks | plat_ncoh_region +--|--|--+
624 * +--------+--------------------+ | | | |
625 * | 80 | checksum | | | | |
626 * +--------+--------------------+--------------------+ | | |
627 * | 88 | num_banks | | | | |
628 * +--------+--------------------+ | | | |
629 * | 96 | banks | plat_coh_region | | | |
630 * +--------+--------------------+ | | | |
631 * | 104 | checksum | | | | |
632 * +--------+--------------------+--------------------+<-+ | |
633 * | 112 | base 0 | | | |
634 * +--------+--------------------+ mem_bank[0] | | |
635 * | 120 | size 0 | | | |
636 * +--------+--------------------+--------------------+ | |
637 * | 128 | base 1 | | | |
638 * +--------+--------------------+ mem_bank[1] | | |
639 * | 136 | size 1 | | | |
640 * +--------+--------------------+--------------------+<----+ |
641 * | 144 | base | | |
642 * +--------+--------------------+ | |
643 * | 152 | map_pages | | |
644 * +--------+--------------------+ | |
645 * | 160 | name | | |
646 * +--------+--------------------+ consoles[0] | |
647 * | 168 | clk_in_hz | | |
648 * +--------+--------------------+ | |
649 * | 176 | baud_rate | | |
650 * +--------+--------------------+ | |
651 * | 184 | flags | | |
652 * +--------+--------------------+--------------------+<-------+
653 * | 192 | base 0 | |
654 * +--------+--------------------+ ncoh_region[0] |
655 * | 200 | size 0 | |
656 * +--------+--------------------+--------------------+
657 * | 208 | base 1 | |
658 * +--------+--------------------+ ncoh_region[1] |
659 * | 216 | size 1 | |
660 * +--------+--------------------+--------------------+
661 */
AlexeiFedorova97bfa52022-12-14 17:28:11 +0000662int plat_rmmd_load_manifest(struct rmm_manifest *manifest)
Javier Almansa Sobrino1d0ca402022-04-25 17:18:15 +0100663{
Soby Mathew32904472024-03-26 17:16:00 +0000664 uint64_t checksum, num_banks, num_consoles;
AlexeiFedorovbef44f62024-10-14 15:23:34 +0100665 uint64_t num_ncoh_regions, num_coh_regions;
666 struct memory_bank *bank_ptr, *ncoh_region_ptr;
Soby Mathew32904472024-03-26 17:16:00 +0000667 struct console_info *console_ptr;
AlexeiFedorova97bfa52022-12-14 17:28:11 +0000668
Javier Almansa Sobrino1d0ca402022-04-25 17:18:15 +0100669 assert(manifest != NULL);
670
AlexeiFedorov82685902022-12-29 15:57:40 +0000671 /* Get number of DRAM banks */
672 num_banks = FCONF_GET_PROPERTY(hw_config, dram_layout, num_banks);
673 assert(num_banks <= ARM_DRAM_NUM_BANKS);
674
Soby Mathew32904472024-03-26 17:16:00 +0000675 /* Set number of consoles */
676 num_consoles = FVP_RMM_CONSOLE_COUNT;
677
AlexeiFedorovbef44f62024-10-14 15:23:34 +0100678 /* Set number of device non-coherent address ranges based on DT */
679 num_ncoh_regions = FCONF_GET_PROPERTY(hw_config, pci_props, num_ncoh_regions);
680
Javier Almansa Sobrino1d0ca402022-04-25 17:18:15 +0100681 manifest->version = RMMD_MANIFEST_VERSION;
Javier Almansa Sobrinodc0ca642022-12-01 17:20:45 +0000682 manifest->padding = 0U; /* RES0 */
AlexeiFedorovbef44f62024-10-14 15:23:34 +0100683 manifest->plat_data = 0UL;
AlexeiFedorov82685902022-12-29 15:57:40 +0000684 manifest->plat_dram.num_banks = num_banks;
Soby Mathew32904472024-03-26 17:16:00 +0000685 manifest->plat_console.num_consoles = num_consoles;
AlexeiFedorovbef44f62024-10-14 15:23:34 +0100686 manifest->plat_ncoh_region.num_banks = num_ncoh_regions;
AlexeiFedorova97bfa52022-12-14 17:28:11 +0000687
AlexeiFedorovbef44f62024-10-14 15:23:34 +0100688 /* FVP does not support device coherent address ranges */
689 num_coh_regions = 0UL;
690 manifest->plat_coh_region.num_banks = num_coh_regions;
691 manifest->plat_coh_region.banks = NULL;
692 manifest->plat_coh_region.checksum = 0UL;
Soby Mathew32904472024-03-26 17:16:00 +0000693
AlexeiFedorovbef44f62024-10-14 15:23:34 +0100694 bank_ptr = (struct memory_bank *)
695 (((uintptr_t)manifest) + sizeof(struct rmm_manifest));
Soby Mathew32904472024-03-26 17:16:00 +0000696 console_ptr = (struct console_info *)
AlexeiFedorovbef44f62024-10-14 15:23:34 +0100697 ((uintptr_t)bank_ptr + (num_banks *
698 sizeof(struct memory_bank)));
699 ncoh_region_ptr = (struct memory_bank *)
700 ((uintptr_t)console_ptr + (num_consoles *
701 sizeof(struct console_info)));
AlexeiFedorov82685902022-12-29 15:57:40 +0000702 manifest->plat_dram.banks = bank_ptr;
Soby Mathew32904472024-03-26 17:16:00 +0000703 manifest->plat_console.consoles = console_ptr;
AlexeiFedorovbef44f62024-10-14 15:23:34 +0100704 manifest->plat_ncoh_region.banks = ncoh_region_ptr;
Soby Mathew32904472024-03-26 17:16:00 +0000705
706 /* Ensure the manifest is not larger than the shared buffer */
707 assert((sizeof(struct rmm_manifest) +
AlexeiFedorovbef44f62024-10-14 15:23:34 +0100708 (sizeof(struct memory_bank) *
709 manifest->plat_dram.num_banks) +
710 (sizeof(struct console_info) *
711 manifest->plat_console.num_consoles) +
712 (sizeof(struct memory_bank) *
713 manifest->plat_ncoh_region.num_banks) +
714 (sizeof(struct memory_bank) *
715 manifest->plat_coh_region.num_banks))
716 <= ARM_EL3_RMM_SHARED_SIZE);
AlexeiFedorova97bfa52022-12-14 17:28:11 +0000717
AlexeiFedorov82685902022-12-29 15:57:40 +0000718 /* Calculate checksum of plat_dram structure */
719 checksum = num_banks + (uint64_t)bank_ptr;
AlexeiFedorova97bfa52022-12-14 17:28:11 +0000720
AlexeiFedorov82685902022-12-29 15:57:40 +0000721 /* Store FVP DRAM banks data in Boot Manifest */
722 for (unsigned long i = 0UL; i < num_banks; i++) {
AlexeiFedorovaa998812024-11-15 13:10:34 +0000723 bank_ptr[i].base = FCONF_GET_PROPERTY(hw_config, dram_layout, dram_bank[i].base);
724 bank_ptr[i].size = FCONF_GET_PROPERTY(hw_config, dram_layout, dram_bank[i].size);
AlexeiFedorova97bfa52022-12-14 17:28:11 +0000725 }
726
AlexeiFedorovaa998812024-11-15 13:10:34 +0000727 /* Update checksum */
AlexeiFedorovbef44f62024-10-14 15:23:34 +0100728 checksum += checksum_calc((uint64_t *)bank_ptr, sizeof(struct memory_bank) * num_banks);
AlexeiFedorovaa998812024-11-15 13:10:34 +0000729
AlexeiFedorov82685902022-12-29 15:57:40 +0000730 /* Checksum must be 0 */
731 manifest->plat_dram.checksum = ~checksum + 1UL;
Javier Almansa Sobrino1d0ca402022-04-25 17:18:15 +0100732
AlexeiFedorovbef44f62024-10-14 15:23:34 +0100733 /* Calculate the checksum of plat_consoles structure */
Soby Mathew32904472024-03-26 17:16:00 +0000734 checksum = num_consoles + (uint64_t)console_ptr;
735
736 /* Zero out the console info struct */
AlexeiFedorovbef44f62024-10-14 15:23:34 +0100737 (void)memset((void *)console_ptr, '\0',
738 sizeof(struct console_info) * num_consoles);
Soby Mathew32904472024-03-26 17:16:00 +0000739
Soby Mathew32904472024-03-26 17:16:00 +0000740 console_ptr[0].base = FVP_RMM_CONSOLE_BASE;
AlexeiFedorovaa998812024-11-15 13:10:34 +0000741 console_ptr[0].map_pages = 1UL;
Soby Mathew32904472024-03-26 17:16:00 +0000742 console_ptr[0].clk_in_hz = FVP_RMM_CONSOLE_CLK_IN_HZ;
743 console_ptr[0].baud_rate = FVP_RMM_CONSOLE_BAUD;
744
AlexeiFedorovbef44f62024-10-14 15:23:34 +0100745 (void)strlcpy(console_ptr[0].name, FVP_RMM_CONSOLE_NAME,
746 RMM_CONSOLE_MAX_NAME_LEN - 1UL);
Soby Mathew32904472024-03-26 17:16:00 +0000747
748 /* Update checksum */
AlexeiFedorovaa998812024-11-15 13:10:34 +0000749 checksum += checksum_calc((uint64_t *)console_ptr,
750 sizeof(struct console_info) * num_consoles);
Soby Mathew32904472024-03-26 17:16:00 +0000751 /* Checksum must be 0 */
752 manifest->plat_console.checksum = ~checksum + 1UL;
753
AlexeiFedorovbef44f62024-10-14 15:23:34 +0100754 /*
755 * Calculate the checksum of device non-coherent address ranges
756 * info structure
757 */
758 checksum = num_ncoh_regions + (uint64_t)ncoh_region_ptr;
759
760 /* Zero out the PCIe region info struct */
761 (void)memset((void *)ncoh_region_ptr, 0,
762 sizeof(struct memory_bank) * num_ncoh_regions);
763
764 for (unsigned long i = 0UL; i < num_ncoh_regions; i++) {
765 ncoh_region_ptr[i].base =
766 FCONF_GET_PROPERTY(hw_config, pci_props, ncoh_regions[i].base);
767 ncoh_region_ptr[i].size =
768 FCONF_GET_PROPERTY(hw_config, pci_props, ncoh_regions[i].size);
769 }
770
771 /* Update checksum */
772 checksum += checksum_calc((uint64_t *)ncoh_region_ptr,
773 sizeof(struct memory_bank) * num_ncoh_regions);
774
775 /* Checksum must be 0 */
776 manifest->plat_ncoh_region.checksum = ~checksum + 1UL;
777
Javier Almansa Sobrino1d0ca402022-04-25 17:18:15 +0100778 return 0;
779}
Tushar Khandelwalf801fdc2024-04-22 15:35:40 +0100780
781/*
782 * Update encryption key associated with @mecid.
783 */
784int plat_rmmd_mecid_key_update(uint16_t mecid)
785{
786 /*
787 * FVP does not provide an interface to change the encryption key associated
788 * with MECID. Hence always return success.
789 */
790 return 0;
791}
AlexeiFedorova97bfa52022-12-14 17:28:11 +0000792#endif /* ENABLE_RME */