blob: 7c03c2be5a6edf2723adb4bfedd32c069bc8886e [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
johpow01465cd602020-10-08 17:29:11 -05002 * Copyright (c) 2016-2020, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(24)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_REV_SHIFT U(0)
20#define MIDR_REV_BITS U(4)
21#define MIDR_PN_MASK U(0xfff)
22#define MIDR_PN_SHIFT U(4)
23
24/*******************************************************************************
25 * MPIDR macros
26 ******************************************************************************/
27#define MPIDR_MT_MASK (U(1) << 24)
28#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
29#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
30#define MPIDR_AFFINITY_BITS U(8)
31#define MPIDR_AFFLVL_MASK U(0xff)
32#define MPIDR_AFFLVL_SHIFT U(3)
33#define MPIDR_AFF0_SHIFT U(0)
34#define MPIDR_AFF1_SHIFT U(8)
35#define MPIDR_AFF2_SHIFT U(16)
36#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
37#define MPIDR_AFFINITY_MASK U(0x00ffffff)
38#define MPIDR_AFFLVL0 U(0)
39#define MPIDR_AFFLVL1 U(1)
40#define MPIDR_AFFLVL2 U(2)
41#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
42
43#define MPIDR_AFFLVL0_VAL(mpidr) \
44 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
45#define MPIDR_AFFLVL1_VAL(mpidr) \
46 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
47#define MPIDR_AFFLVL2_VAL(mpidr) \
48 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000049#define MPIDR_AFFLVL3_VAL(mpidr) U(0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020050
51#define MPIDR_AFF_ID(mpid, n) \
52 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
53
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020054#define MPID_MASK (MPIDR_MT_MASK |\
55 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT)|\
56 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT)|\
57 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
58
59/*
60 * An invalid MPID. This value can be used by functions that return an MPID to
61 * indicate an error.
62 */
63#define INVALID_MPID U(0xFFFFFFFF)
64
65/*
66 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
67 * add one while using this macro to define array sizes.
68 */
69#define MPIDR_MAX_AFFLVL U(2)
70
71/* Data Cache set/way op type defines */
72#define DC_OP_ISW U(0x0)
73#define DC_OP_CISW U(0x1)
74#define DC_OP_CSW U(0x2)
75
76/*******************************************************************************
77 * Generic timer memory mapped registers & offsets
78 ******************************************************************************/
79#define CNTCR_OFF U(0x000)
80#define CNTFID_OFF U(0x020)
81
82#define CNTCR_EN (U(1) << 0)
83#define CNTCR_HDBG (U(1) << 1)
84#define CNTCR_FCREQ(x) ((x) << 8)
85
86/*******************************************************************************
87 * System register bit definitions
88 ******************************************************************************/
89/* CLIDR definitions */
90#define LOUIS_SHIFT U(21)
91#define LOC_SHIFT U(24)
92#define CLIDR_FIELD_WIDTH U(3)
93
94/* CSSELR definitions */
95#define LEVEL_SHIFT U(1)
96
Antonio Nino Diaz69068db2019-01-11 13:01:45 +000097/* ID_MMFR4 definitions */
98#define ID_MMFR4_CNP_SHIFT U(12)
99#define ID_MMFR4_CNP_LENGTH U(4)
100#define ID_MMFR4_CNP_MASK U(0xf)
101
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200102/* ID_PFR0 definitions */
103#define ID_PFR0_AMU_SHIFT U(20)
104#define ID_PFR0_AMU_LENGTH U(4)
105#define ID_PFR0_AMU_MASK U(0xf)
johpow01465cd602020-10-08 17:29:11 -0500106#define ID_PFR0_AMU_8_4 U(0x1)
107#define ID_PFR0_AMU_8_6 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200108
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000109#define ID_PFR0_DIT_SHIFT U(24)
110#define ID_PFR0_DIT_LENGTH U(4)
111#define ID_PFR0_DIT_MASK U(0xf)
112#define ID_PFR0_DIT_SUPPORTED (U(1) << ID_PFR0_DIT_SHIFT)
113
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200114/* ID_PFR1 definitions */
115#define ID_PFR1_VIRTEXT_SHIFT U(12)
116#define ID_PFR1_VIRTEXT_MASK U(0xf)
117#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
118 & ID_PFR1_VIRTEXT_MASK)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000119#define ID_PFR1_GENTIMER_SHIFT U(16)
120#define ID_PFR1_GENTIMER_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200121#define ID_PFR1_GIC_SHIFT U(28)
122#define ID_PFR1_GIC_MASK U(0xf)
123
124/* SCTLR definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000125#define SCTLR_RES1_DEF ((U(1) << 23) | (U(1) << 22) | (U(1) << 4) | \
126 (U(1) << 3))
127#if ARM_ARCH_MAJOR == 7
128#define SCTLR_RES1 SCTLR_RES1_DEF
129#else
130#define SCTLR_RES1 (SCTLR_RES1_DEF | (U(1) << 11))
131#endif
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200132#define SCTLR_M_BIT (U(1) << 0)
133#define SCTLR_A_BIT (U(1) << 1)
134#define SCTLR_C_BIT (U(1) << 2)
135#define SCTLR_CP15BEN_BIT (U(1) << 5)
136#define SCTLR_ITD_BIT (U(1) << 7)
137#define SCTLR_Z_BIT (U(1) << 11)
138#define SCTLR_I_BIT (U(1) << 12)
139#define SCTLR_V_BIT (U(1) << 13)
140#define SCTLR_RR_BIT (U(1) << 14)
141#define SCTLR_NTWI_BIT (U(1) << 16)
142#define SCTLR_NTWE_BIT (U(1) << 18)
143#define SCTLR_WXN_BIT (U(1) << 19)
144#define SCTLR_UWXN_BIT (U(1) << 20)
145#define SCTLR_EE_BIT (U(1) << 25)
146#define SCTLR_TRE_BIT (U(1) << 28)
147#define SCTLR_AFE_BIT (U(1) << 29)
148#define SCTLR_TE_BIT (U(1) << 30)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000149#define SCTLR_DSSBS_BIT (U(1) << 31)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000150#define SCTLR_RESET_VAL (SCTLR_RES1 | SCTLR_NTWE_BIT | \
151 SCTLR_NTWI_BIT | SCTLR_CP15BEN_BIT)
152
153/* SDCR definitions */
154#define SDCR_SPD(x) ((x) << 14)
155#define SDCR_SPD_LEGACY U(0x0)
156#define SDCR_SPD_DISABLE U(0x2)
157#define SDCR_SPD_ENABLE U(0x3)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100158#define SDCR_SCCD_BIT (U(1) << 23)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000159#define SDCR_RESET_VAL U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200160
161/* HSCTLR definitions */
162#define HSCTLR_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
163 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000164 (U(1) << 11) | (U(1) << 4) | (U(1) << 3))
165
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200166#define HSCTLR_M_BIT (U(1) << 0)
167#define HSCTLR_A_BIT (U(1) << 1)
168#define HSCTLR_C_BIT (U(1) << 2)
169#define HSCTLR_CP15BEN_BIT (U(1) << 5)
170#define HSCTLR_ITD_BIT (U(1) << 7)
171#define HSCTLR_SED_BIT (U(1) << 8)
172#define HSCTLR_I_BIT (U(1) << 12)
173#define HSCTLR_WXN_BIT (U(1) << 19)
174#define HSCTLR_EE_BIT (U(1) << 25)
175#define HSCTLR_TE_BIT (U(1) << 30)
176
177/* CPACR definitions */
178#define CPACR_FPEN(x) ((x) << 20)
179#define CPACR_FP_TRAP_PL0 U(0x1)
180#define CPACR_FP_TRAP_ALL U(0x2)
181#define CPACR_FP_TRAP_NONE U(0x3)
182
183/* SCR definitions */
184#define SCR_TWE_BIT (U(1) << 13)
185#define SCR_TWI_BIT (U(1) << 12)
186#define SCR_SIF_BIT (U(1) << 9)
187#define SCR_HCE_BIT (U(1) << 8)
188#define SCR_SCD_BIT (U(1) << 7)
189#define SCR_NET_BIT (U(1) << 6)
190#define SCR_AW_BIT (U(1) << 5)
191#define SCR_FW_BIT (U(1) << 4)
192#define SCR_EA_BIT (U(1) << 3)
193#define SCR_FIQ_BIT (U(1) << 2)
194#define SCR_IRQ_BIT (U(1) << 1)
195#define SCR_NS_BIT (U(1) << 0)
196#define SCR_VALID_BIT_MASK U(0x33ff)
197#define SCR_RESET_VAL U(0x0)
198
199#define GET_NS_BIT(scr) ((scr) & SCR_NS_BIT)
200
201/* HCR definitions */
202#define HCR_TGE_BIT (U(1) << 27)
203#define HCR_AMO_BIT (U(1) << 5)
204#define HCR_IMO_BIT (U(1) << 4)
205#define HCR_FMO_BIT (U(1) << 3)
206#define HCR_RESET_VAL U(0x0)
207
208/* CNTHCTL definitions */
209#define CNTHCTL_RESET_VAL U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200210#define PL1PCEN_BIT (U(1) << 1)
211#define PL1PCTEN_BIT (U(1) << 0)
212
213/* CNTKCTL definitions */
214#define PL0PTEN_BIT (U(1) << 9)
215#define PL0VTEN_BIT (U(1) << 8)
216#define PL0PCTEN_BIT (U(1) << 0)
217#define PL0VCTEN_BIT (U(1) << 1)
218#define EVNTEN_BIT (U(1) << 2)
219#define EVNTDIR_BIT (U(1) << 3)
220#define EVNTI_SHIFT U(4)
221#define EVNTI_MASK U(0xf)
222
223/* HCPTR definitions */
224#define HCPTR_RES1 ((U(1) << 13) | (U(1) << 12) | U(0x3ff))
225#define TCPAC_BIT (U(1) << 31)
226#define TAM_BIT (U(1) << 30)
227#define TTA_BIT (U(1) << 20)
228#define TCP11_BIT (U(1) << 11)
229#define TCP10_BIT (U(1) << 10)
230#define HCPTR_RESET_VAL HCPTR_RES1
231
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000232/* VTTBR defintions */
233#define VTTBR_RESET_VAL ULL(0x0)
234#define VTTBR_VMID_MASK ULL(0xff)
235#define VTTBR_VMID_SHIFT U(48)
236#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
237#define VTTBR_BADDR_SHIFT U(0)
238
239/* HDCR definitions */
240#define HDCR_RESET_VAL U(0x0)
241
242/* HSTR definitions */
243#define HSTR_RESET_VAL U(0x0)
244
245/* CNTHP_CTL definitions */
246#define CNTHP_CTL_RESET_VAL U(0x0)
247
248/* NSACR definitions */
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200249#define NSASEDIS_BIT (U(1) << 15)
250#define NSTRCDIS_BIT (U(1) << 20)
251#define NSACR_CP11_BIT (U(1) << 11)
252#define NSACR_CP10_BIT (U(1) << 10)
253#define NSACR_IMP_DEF_MASK (U(0x7) << 16)
254#define NSACR_ENABLE_FP_ACCESS (NSACR_CP11_BIT | NSACR_CP10_BIT)
255#define NSACR_RESET_VAL U(0x0)
256
257/* CPACR definitions */
258#define ASEDIS_BIT (U(1) << 31)
259#define TRCDIS_BIT (U(1) << 28)
260#define CPACR_CP11_SHIFT U(22)
261#define CPACR_CP10_SHIFT U(20)
262#define CPACR_ENABLE_FP_ACCESS ((U(0x3) << CPACR_CP11_SHIFT) |\
263 (U(0x3) << CPACR_CP10_SHIFT))
264#define CPACR_RESET_VAL U(0x0)
265
266/* FPEXC definitions */
267#define FPEXC_RES1 ((U(1) << 10) | (U(1) << 9) | (U(1) << 8))
268#define FPEXC_EN_BIT (U(1) << 30)
269#define FPEXC_RESET_VAL FPEXC_RES1
270
271/* SPSR/CPSR definitions */
272#define SPSR_FIQ_BIT (U(1) << 0)
273#define SPSR_IRQ_BIT (U(1) << 1)
274#define SPSR_ABT_BIT (U(1) << 2)
275#define SPSR_AIF_SHIFT U(6)
276#define SPSR_AIF_MASK U(0x7)
277
278#define SPSR_E_SHIFT U(9)
279#define SPSR_E_MASK U(0x1)
280#define SPSR_E_LITTLE U(0)
281#define SPSR_E_BIG U(1)
282
283#define SPSR_T_SHIFT U(5)
284#define SPSR_T_MASK U(0x1)
285#define SPSR_T_ARM U(0)
286#define SPSR_T_THUMB U(1)
287
288#define SPSR_MODE_SHIFT U(0)
289#define SPSR_MODE_MASK U(0x7)
290
291#define DISABLE_ALL_EXCEPTIONS \
292 (SPSR_FIQ_BIT | SPSR_IRQ_BIT | SPSR_ABT_BIT)
293
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000294#define CPSR_DIT_BIT (U(1) << 21)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200295/*
296 * TTBCR definitions
297 */
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200298#define TTBCR_EAE_BIT (U(1) << 31)
299
300#define TTBCR_SH1_NON_SHAREABLE (U(0x0) << 28)
301#define TTBCR_SH1_OUTER_SHAREABLE (U(0x2) << 28)
302#define TTBCR_SH1_INNER_SHAREABLE (U(0x3) << 28)
303
304#define TTBCR_RGN1_OUTER_NC (U(0x0) << 26)
305#define TTBCR_RGN1_OUTER_WBA (U(0x1) << 26)
306#define TTBCR_RGN1_OUTER_WT (U(0x2) << 26)
307#define TTBCR_RGN1_OUTER_WBNA (U(0x3) << 26)
308
309#define TTBCR_RGN1_INNER_NC (U(0x0) << 24)
310#define TTBCR_RGN1_INNER_WBA (U(0x1) << 24)
311#define TTBCR_RGN1_INNER_WT (U(0x2) << 24)
312#define TTBCR_RGN1_INNER_WBNA (U(0x3) << 24)
313
314#define TTBCR_EPD1_BIT (U(1) << 23)
315#define TTBCR_A1_BIT (U(1) << 22)
316
317#define TTBCR_T1SZ_SHIFT U(16)
318#define TTBCR_T1SZ_MASK U(0x7)
319#define TTBCR_TxSZ_MIN U(0)
320#define TTBCR_TxSZ_MAX U(7)
321
322#define TTBCR_SH0_NON_SHAREABLE (U(0x0) << 12)
323#define TTBCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
324#define TTBCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
325
326#define TTBCR_RGN0_OUTER_NC (U(0x0) << 10)
327#define TTBCR_RGN0_OUTER_WBA (U(0x1) << 10)
328#define TTBCR_RGN0_OUTER_WT (U(0x2) << 10)
329#define TTBCR_RGN0_OUTER_WBNA (U(0x3) << 10)
330
331#define TTBCR_RGN0_INNER_NC (U(0x0) << 8)
332#define TTBCR_RGN0_INNER_WBA (U(0x1) << 8)
333#define TTBCR_RGN0_INNER_WT (U(0x2) << 8)
334#define TTBCR_RGN0_INNER_WBNA (U(0x3) << 8)
335
336#define TTBCR_EPD0_BIT (U(1) << 7)
337#define TTBCR_T0SZ_SHIFT U(0)
338#define TTBCR_T0SZ_MASK U(0x7)
339
340/*
341 * HTCR definitions
342 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000343#define HTCR_RES1 ((U(1) << 31) | (U(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200344
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000345#define HTCR_SH0_NON_SHAREABLE (U(0x0) << 12)
346#define HTCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
347#define HTCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200348
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000349#define HTCR_RGN0_OUTER_NC (U(0x0) << 10)
350#define HTCR_RGN0_OUTER_WBA (U(0x1) << 10)
351#define HTCR_RGN0_OUTER_WT (U(0x2) << 10)
352#define HTCR_RGN0_OUTER_WBNA (U(0x3) << 10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200353
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000354#define HTCR_RGN0_INNER_NC (U(0x0) << 8)
355#define HTCR_RGN0_INNER_WBA (U(0x1) << 8)
356#define HTCR_RGN0_INNER_WT (U(0x2) << 8)
357#define HTCR_RGN0_INNER_WBNA (U(0x3) << 8)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200358
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000359#define HTCR_T0SZ_SHIFT U(0)
360#define HTCR_T0SZ_MASK U(0x7)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200361
362#define MODE_RW_SHIFT U(0x4)
363#define MODE_RW_MASK U(0x1)
364#define MODE_RW_32 U(0x1)
365
366#define MODE32_SHIFT U(0)
367#define MODE32_MASK U(0x1f)
368#define MODE32_usr U(0x10)
369#define MODE32_fiq U(0x11)
370#define MODE32_irq U(0x12)
371#define MODE32_svc U(0x13)
372#define MODE32_mon U(0x16)
373#define MODE32_abt U(0x17)
374#define MODE32_hyp U(0x1a)
375#define MODE32_und U(0x1b)
376#define MODE32_sys U(0x1f)
377
378#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
379
380#define SPSR_MODE32(mode, isa, endian, aif) \
381 (MODE_RW_32 << MODE_RW_SHIFT | \
382 ((mode) & MODE32_MASK) << MODE32_SHIFT | \
383 ((isa) & SPSR_T_MASK) << SPSR_T_SHIFT | \
384 ((endian) & SPSR_E_MASK) << SPSR_E_SHIFT | \
385 ((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)
386
387/*
388 * TTBR definitions
389 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000390#define TTBR_CNP_BIT ULL(0x1)
391
392/*
393 * CTR definitions
394 */
395#define CTR_CWG_SHIFT U(24)
396#define CTR_CWG_MASK U(0xf)
397#define CTR_ERG_SHIFT U(20)
398#define CTR_ERG_MASK U(0xf)
399#define CTR_DMINLINE_SHIFT U(16)
400#define CTR_DMINLINE_WIDTH U(4)
401#define CTR_DMINLINE_MASK ((U(1) << 4) - U(1))
402#define CTR_L1IP_SHIFT U(14)
403#define CTR_L1IP_MASK U(0x3)
404#define CTR_IMINLINE_SHIFT U(0)
405#define CTR_IMINLINE_MASK U(0xf)
406
407#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
408
409/* PMCR definitions */
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100410#define PMCR_EL0_N_SHIFT U(11)
411#define PMCR_EL0_N_MASK U(0x1f)
412#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
413#define PMCR_EL0_LC_BIT (U(1) << 6)
414#define PMCR_EL0_DP_BIT (U(1) << 5)
415#define PMCR_EL0_E_BIT (U(1) << 0)
416
417/* PMCNTENSET definitions */
418#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
419#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
420
421/* PMEVTYPER<n> definitions */
422#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
423#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
424#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
425#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
426#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
427#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
428#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
429
430/* PMCCFILTR definitions */
431#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
432#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
433#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
434#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
435#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
436#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
437
438/* PMU event counter ID definitions */
439#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
440
441/* DBGDIDR definitions */
442#define DBGDIDR_VERSION_SHIFT U(16)
443#define DBGDIDR_VERSION_MASK U(0xf)
444#define DBGDIDR_VERSION_BITS (DBGDIDR_VERSION_MASK << DBGDIDR_VERSION_SHIFT)
445#define DBGDIDR_V8_DEBUG_ARCH_SUPPORTED U(6)
446#define DBGDIDR_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
447#define DBGDIDR_V8_2_DEBUG_ARCH_SUPPORTED U(8)
448#define DBGDIDR_V8_4_DEBUG_ARCH_SUPPORTED U(9)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200449
450/*******************************************************************************
451 * Definitions of register offsets, fields and macros for CPU system
452 * instructions.
453 ******************************************************************************/
454
455#define TLBI_ADDR_SHIFT U(0)
456#define TLBI_ADDR_MASK U(0xFFFFF000)
457#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
458
459/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000460 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
461 * system level implementation of the Generic Timer.
462 ******************************************************************************/
463#define CNTCTLBASE_CNTFRQ U(0x0)
464#define CNTNSAR U(0x4)
465#define CNTNSAR_NS_SHIFT(x) (x)
466
467#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
468#define CNTACR_RPCT_SHIFT U(0x0)
469#define CNTACR_RVCT_SHIFT U(0x1)
470#define CNTACR_RFRQ_SHIFT U(0x2)
471#define CNTACR_RVOFF_SHIFT U(0x3)
472#define CNTACR_RWVT_SHIFT U(0x4)
473#define CNTACR_RWPT_SHIFT U(0x5)
474
475/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200476 * Definitions of register offsets and fields in the CNTBaseN Frame of the
477 * system level implementation of the Generic Timer.
478 ******************************************************************************/
479/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000480#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200481/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000482#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200483/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000484#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200485/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000486#define CNTP_CTL U(0x2c)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200487
488/* Physical timer control register bit fields shifts and masks */
489#define CNTP_CTL_ENABLE_SHIFT 0
490#define CNTP_CTL_IMASK_SHIFT 1
491#define CNTP_CTL_ISTATUS_SHIFT 2
492
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000493#define CNTP_CTL_ENABLE_MASK U(1)
494#define CNTP_CTL_IMASK_MASK U(1)
495#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200496
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200497/* MAIR macros */
498#define MAIR0_ATTR_SET(attr, index) ((attr) << ((index) << U(3)))
499#define MAIR1_ATTR_SET(attr, index) ((attr) << (((index) - U(3)) << U(3)))
500
501/* System register defines The format is: coproc, opt1, CRn, CRm, opt2 */
502#define SCR p15, 0, c1, c1, 0
503#define SCTLR p15, 0, c1, c0, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000504#define ACTLR p15, 0, c1, c0, 1
505#define SDCR p15, 0, c1, c3, 1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200506#define MPIDR p15, 0, c0, c0, 5
507#define MIDR p15, 0, c0, c0, 0
508#define HVBAR p15, 4, c12, c0, 0
509#define VBAR p15, 0, c12, c0, 0
510#define MVBAR p15, 0, c12, c0, 1
511#define NSACR p15, 0, c1, c1, 2
512#define CPACR p15, 0, c1, c0, 2
513#define DCCIMVAC p15, 0, c7, c14, 1
514#define DCCMVAC p15, 0, c7, c10, 1
515#define DCIMVAC p15, 0, c7, c6, 1
516#define DCCISW p15, 0, c7, c14, 2
517#define DCCSW p15, 0, c7, c10, 2
518#define DCISW p15, 0, c7, c6, 2
519#define CTR p15, 0, c0, c0, 1
520#define CNTFRQ p15, 0, c14, c0, 0
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000521#define ID_MMFR4 p15, 0, c0, c2, 6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200522#define ID_PFR0 p15, 0, c0, c1, 0
523#define ID_PFR1 p15, 0, c0, c1, 1
524#define MAIR0 p15, 0, c10, c2, 0
525#define MAIR1 p15, 0, c10, c2, 1
526#define TTBCR p15, 0, c2, c0, 2
527#define TTBR0 p15, 0, c2, c0, 0
528#define TTBR1 p15, 0, c2, c0, 1
529#define TLBIALL p15, 0, c8, c7, 0
530#define TLBIALLH p15, 4, c8, c7, 0
531#define TLBIALLIS p15, 0, c8, c3, 0
532#define TLBIMVA p15, 0, c8, c7, 1
533#define TLBIMVAA p15, 0, c8, c7, 3
534#define TLBIMVAAIS p15, 0, c8, c3, 3
535#define TLBIMVAHIS p15, 4, c8, c3, 1
536#define BPIALLIS p15, 0, c7, c1, 6
537#define BPIALL p15, 0, c7, c5, 6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000538#define ICIALLU p15, 0, c7, c5, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200539#define HSCTLR p15, 4, c1, c0, 0
540#define HCR p15, 4, c1, c1, 0
541#define HCPTR p15, 4, c1, c1, 2
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000542#define HSTR p15, 4, c1, c1, 3
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200543#define CNTHCTL p15, 4, c14, c1, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000544#define CNTKCTL p15, 0, c14, c1, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200545#define VPIDR p15, 4, c0, c0, 0
546#define VMPIDR p15, 4, c0, c0, 5
547#define ISR p15, 0, c12, c1, 0
548#define CLIDR p15, 1, c0, c0, 1
549#define CSSELR p15, 2, c0, c0, 0
550#define CCSIDR p15, 1, c0, c0, 0
551#define HTCR p15, 4, c2, c0, 2
552#define HMAIR0 p15, 4, c10, c2, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000553#define ATS1CPR p15, 0, c7, c8, 0
554#define ATS1HR p15, 4, c7, c8, 0
555#define DBGOSDLR p14, 0, c1, c3, 4
Sandrine Bailleuxa43b0032019-01-14 14:04:32 +0100556#define HSR p15, 4, c5, c2, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000557
558/* Debug register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
559#define HDCR p15, 4, c1, c1, 1
560#define PMCR p15, 0, c9, c12, 0
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100561#define PMCNTENSET p15, 0, c9, c12, 1
562#define PMCCFILTR p15, 0, c14, c15, 7
563#define PMCCNTR p15, 0, c9, c13, 0
564#define PMEVTYPER0 p15, 0, c14, c12, 0
565#define PMEVCNTR0 p15, 0, c14, c8, 0
566#define DBGDIDR p14, 0, c0, c0, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200567#define CNTHP_TVAL p15, 4, c14, c2, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000568#define CNTHP_CTL p15, 4, c14, c2, 1
569
570/* AArch32 coproc registers for 32bit MMU descriptor support */
571#define PRRR p15, 0, c10, c2, 0
572#define NMRR p15, 0, c10, c2, 1
573#define DACR p15, 0, c3, c0, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200574
575/* GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
576#define ICC_IAR1 p15, 0, c12, c12, 0
577#define ICC_IAR0 p15, 0, c12, c8, 0
578#define ICC_EOIR1 p15, 0, c12, c12, 1
579#define ICC_EOIR0 p15, 0, c12, c8, 1
580#define ICC_HPPIR1 p15, 0, c12, c12, 2
581#define ICC_HPPIR0 p15, 0, c12, c8, 2
582#define ICC_BPR1 p15, 0, c12, c12, 3
583#define ICC_BPR0 p15, 0, c12, c8, 3
584#define ICC_DIR p15, 0, c12, c11, 1
585#define ICC_PMR p15, 0, c4, c6, 0
586#define ICC_RPR p15, 0, c12, c11, 3
587#define ICC_CTLR p15, 0, c12, c12, 4
588#define ICC_MCTLR p15, 6, c12, c12, 4
589#define ICC_SRE p15, 0, c12, c12, 5
590#define ICC_HSRE p15, 4, c12, c9, 5
591#define ICC_MSRE p15, 6, c12, c12, 5
592#define ICC_IGRPEN0 p15, 0, c12, c12, 6
593#define ICC_IGRPEN1 p15, 0, c12, c12, 7
594#define ICC_MGRPEN1 p15, 6, c12, c12, 7
595
596/* 64 bit system register defines The format is: coproc, opt1, CRm */
597#define TTBR0_64 p15, 0, c2
598#define TTBR1_64 p15, 1, c2
599#define CNTVOFF_64 p15, 4, c14
600#define VTTBR_64 p15, 6, c2
601#define CNTPCT_64 p15, 0, c14
602#define HTTBR_64 p15, 4, c2
603#define CNTHP_CVAL_64 p15, 6, c14
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000604#define PAR_64 p15, 0, c7
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200605
606/* 64 bit GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRm */
607#define ICC_SGI1R_EL1_64 p15, 0, c12
608#define ICC_ASGI1R_EL1_64 p15, 1, c12
609#define ICC_SGI0R_EL1_64 p15, 2, c12
610
611/*******************************************************************************
612 * Definitions of MAIR encodings for device and normal memory
613 ******************************************************************************/
614/*
615 * MAIR encodings for device memory attributes.
616 */
617#define MAIR_DEV_nGnRnE U(0x0)
618#define MAIR_DEV_nGnRE U(0x4)
619#define MAIR_DEV_nGRE U(0x8)
620#define MAIR_DEV_GRE U(0xc)
621
622/*
623 * MAIR encodings for normal memory attributes.
624 *
625 * Cache Policy
626 * WT: Write Through
627 * WB: Write Back
628 * NC: Non-Cacheable
629 *
630 * Transient Hint
631 * NTR: Non-Transient
632 * TR: Transient
633 *
634 * Allocation Policy
635 * RA: Read Allocate
636 * WA: Write Allocate
637 * RWA: Read and Write Allocate
638 * NA: No Allocation
639 */
640#define MAIR_NORM_WT_TR_WA U(0x1)
641#define MAIR_NORM_WT_TR_RA U(0x2)
642#define MAIR_NORM_WT_TR_RWA U(0x3)
643#define MAIR_NORM_NC U(0x4)
644#define MAIR_NORM_WB_TR_WA U(0x5)
645#define MAIR_NORM_WB_TR_RA U(0x6)
646#define MAIR_NORM_WB_TR_RWA U(0x7)
647#define MAIR_NORM_WT_NTR_NA U(0x8)
648#define MAIR_NORM_WT_NTR_WA U(0x9)
649#define MAIR_NORM_WT_NTR_RA U(0xa)
650#define MAIR_NORM_WT_NTR_RWA U(0xb)
651#define MAIR_NORM_WB_NTR_NA U(0xc)
652#define MAIR_NORM_WB_NTR_WA U(0xd)
653#define MAIR_NORM_WB_NTR_RA U(0xe)
654#define MAIR_NORM_WB_NTR_RWA U(0xf)
655
656#define MAIR_NORM_OUTER_SHIFT U(4)
657
658#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
659 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
660
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000661/* PAR fields */
662#define PAR_F_SHIFT U(0)
663#define PAR_F_MASK ULL(0x1)
664#define PAR_ADDR_SHIFT U(12)
665#define PAR_ADDR_MASK (BIT_64(40) - ULL(1)) /* 40-bits-wide page address */
666
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200667/*******************************************************************************
668 * Definitions for system register interface to AMU for ARMv8.4 onwards
669 ******************************************************************************/
670#define AMCR p15, 0, c13, c2, 0
671#define AMCFGR p15, 0, c13, c2, 1
672#define AMCGCR p15, 0, c13, c2, 2
673#define AMUSERENR p15, 0, c13, c2, 3
674#define AMCNTENCLR0 p15, 0, c13, c2, 4
675#define AMCNTENSET0 p15, 0, c13, c2, 5
676#define AMCNTENCLR1 p15, 0, c13, c3, 0
677#define AMCNTENSET1 p15, 0, c13, c3, 1
678
679/* Activity Monitor Group 0 Event Counter Registers */
680#define AMEVCNTR00 p15, 0, c0
681#define AMEVCNTR01 p15, 1, c0
682#define AMEVCNTR02 p15, 2, c0
683#define AMEVCNTR03 p15, 3, c0
684
685/* Activity Monitor Group 0 Event Type Registers */
686#define AMEVTYPER00 p15, 0, c13, c6, 0
687#define AMEVTYPER01 p15, 0, c13, c6, 1
688#define AMEVTYPER02 p15, 0, c13, c6, 2
689#define AMEVTYPER03 p15, 0, c13, c6, 3
690
691/* Activity Monitor Group 1 Event Counter Registers */
692#define AMEVCNTR10 p15, 0, c4
693#define AMEVCNTR11 p15, 1, c4
694#define AMEVCNTR12 p15, 2, c4
695#define AMEVCNTR13 p15, 3, c4
696#define AMEVCNTR14 p15, 4, c4
697#define AMEVCNTR15 p15, 5, c4
698#define AMEVCNTR16 p15, 6, c4
699#define AMEVCNTR17 p15, 7, c4
700#define AMEVCNTR18 p15, 0, c5
701#define AMEVCNTR19 p15, 1, c5
702#define AMEVCNTR1A p15, 2, c5
703#define AMEVCNTR1B p15, 3, c5
704#define AMEVCNTR1C p15, 4, c5
705#define AMEVCNTR1D p15, 5, c5
706#define AMEVCNTR1E p15, 6, c5
707#define AMEVCNTR1F p15, 7, c5
708
709/* Activity Monitor Group 1 Event Type Registers */
710#define AMEVTYPER10 p15, 0, c13, c14, 0
711#define AMEVTYPER11 p15, 0, c13, c14, 1
712#define AMEVTYPER12 p15, 0, c13, c14, 2
713#define AMEVTYPER13 p15, 0, c13, c14, 3
714#define AMEVTYPER14 p15, 0, c13, c14, 4
715#define AMEVTYPER15 p15, 0, c13, c14, 5
716#define AMEVTYPER16 p15, 0, c13, c14, 6
717#define AMEVTYPER17 p15, 0, c13, c14, 7
718#define AMEVTYPER18 p15, 0, c13, c15, 0
719#define AMEVTYPER19 p15, 0, c13, c15, 1
720#define AMEVTYPER1A p15, 0, c13, c15, 2
721#define AMEVTYPER1B p15, 0, c13, c15, 3
722#define AMEVTYPER1C p15, 0, c13, c15, 4
723#define AMEVTYPER1D p15, 0, c13, c15, 5
724#define AMEVTYPER1E p15, 0, c13, c15, 6
725#define AMEVTYPER1F p15, 0, c13, c15, 7
726
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000727#endif /* ARCH_H */