blob: 39f1e3b876ca0e10cfbf3a0675d92be9a6a26215 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
johpow01b7d752a2020-10-08 17:29:11 -05002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_HELPERS_H
8#define ARCH_HELPERS_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000010#include <arch.h>
11#include <cdefs.h>
12#include <stdbool.h>
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020013#include <stdint.h>
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000014#include <string.h>
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020015
16/**********************************************************************
17 * Macros which create inline functions to read or write CPU system
18 * registers
19 *********************************************************************/
20
21#define _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
22static inline u_register_t read_ ## _name(void) \
23{ \
24 u_register_t v; \
25 __asm__ volatile ("mrs %0, " #_reg_name : "=r" (v)); \
26 return v; \
27}
28
29#define _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) \
30static inline void write_ ## _name(u_register_t v) \
31{ \
32 __asm__ volatile ("msr " #_reg_name ", %0" : : "r" (v)); \
33}
34
35#define SYSREG_WRITE_CONST(reg_name, v) \
36 __asm__ volatile ("msr " #reg_name ", %0" : : "i" (v))
37
38/* Define read function for system register */
39#define DEFINE_SYSREG_READ_FUNC(_name) \
40 _DEFINE_SYSREG_READ_FUNC(_name, _name)
41
42/* Define read & write function for system register */
43#define DEFINE_SYSREG_RW_FUNCS(_name) \
44 _DEFINE_SYSREG_READ_FUNC(_name, _name) \
45 _DEFINE_SYSREG_WRITE_FUNC(_name, _name)
46
47/* Define read & write function for renamed system register */
48#define DEFINE_RENAME_SYSREG_RW_FUNCS(_name, _reg_name) \
49 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
50 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
51
52/* Define read function for renamed system register */
53#define DEFINE_RENAME_SYSREG_READ_FUNC(_name, _reg_name) \
54 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name)
55
56/* Define write function for renamed system register */
57#define DEFINE_RENAME_SYSREG_WRITE_FUNC(_name, _reg_name) \
58 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
59
60/**********************************************************************
61 * Macros to create inline functions for system instructions
62 *********************************************************************/
63
64/* Define function for simple system instruction */
65#define DEFINE_SYSOP_FUNC(_op) \
66static inline void _op(void) \
67{ \
68 __asm__ (#_op); \
69}
70
71/* Define function for system instruction with type specifier */
72#define DEFINE_SYSOP_TYPE_FUNC(_op, _type) \
73static inline void _op ## _type(void) \
74{ \
75 __asm__ (#_op " " #_type); \
76}
77
78/* Define function for system instruction with register parameter */
79#define DEFINE_SYSOP_TYPE_PARAM_FUNC(_op, _type) \
80static inline void _op ## _type(uint64_t v) \
81{ \
82 __asm__ (#_op " " #_type ", %0" : : "r" (v)); \
83}
84
85/*******************************************************************************
86 * TLB maintenance accessor prototypes
87 ******************************************************************************/
88
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000089#if ERRATA_A57_813419
90/*
91 * Define function for TLBI instruction with type specifier that implements
92 * the workaround for errata 813419 of Cortex-A57.
93 */
94#define DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(_type)\
95static inline void tlbi ## _type(void) \
96{ \
97 __asm__("tlbi " #_type "\n" \
98 "dsb ish\n" \
99 "tlbi " #_type); \
100}
101
102/*
103 * Define function for TLBI instruction with register parameter that implements
104 * the workaround for errata 813419 of Cortex-A57.
105 */
106#define DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(_type) \
107static inline void tlbi ## _type(uint64_t v) \
108{ \
109 __asm__("tlbi " #_type ", %0\n" \
110 "dsb ish\n" \
111 "tlbi " #_type ", %0" : : "r" (v)); \
112}
113#endif /* ERRATA_A57_813419 */
114
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200115DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1)
116DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is)
117DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2)
118DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000119#if ERRATA_A57_813419
120DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(alle3)
121DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(alle3is)
122#else
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200123DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3)
124DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3is)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000125#endif
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200126DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1)
127
128DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is)
129DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is)
130DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is)
131DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000132#if ERRATA_A57_813419
133DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(vae3is)
134DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(vale3is)
135#else
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200136DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae3is)
137DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale3is)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000138#endif
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200139
140/*******************************************************************************
141 * Cache maintenance accessor prototypes
142 ******************************************************************************/
143DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, isw)
144DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cisw)
145DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, csw)
146DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvac)
147DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, ivac)
148DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, civac)
149DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvau)
150DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, zva)
151
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000152/*******************************************************************************
153 * Address translation accessor prototypes
154 ******************************************************************************/
155DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1r)
156DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1w)
157DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0r)
158DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0w)
159DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e1r)
160DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e2r)
161DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e3r)
162
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200163void flush_dcache_range(uintptr_t addr, size_t size);
164void clean_dcache_range(uintptr_t addr, size_t size);
165void inv_dcache_range(uintptr_t addr, size_t size);
166
167void dcsw_op_louis(u_register_t op_type);
168void dcsw_op_all(u_register_t op_type);
169
170void disable_mmu(void);
171void disable_mmu_icache(void);
172
173/*******************************************************************************
174 * Misc. accessor prototypes
175 ******************************************************************************/
176
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000177#define write_daifclr(val) SYSREG_WRITE_CONST(daifclr, val)
178#define write_daifset(val) SYSREG_WRITE_CONST(daifset, val)
179
180DEFINE_SYSREG_RW_FUNCS(par_el1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200181DEFINE_SYSREG_READ_FUNC(id_pfr1_el1)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100182DEFINE_SYSREG_READ_FUNC(id_aa64isar1_el1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200183DEFINE_SYSREG_READ_FUNC(id_aa64pfr0_el1)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100184DEFINE_SYSREG_READ_FUNC(id_aa64pfr1_el1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000185DEFINE_SYSREG_READ_FUNC(id_aa64dfr0_el1)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000186DEFINE_SYSREG_READ_FUNC(id_afr0_el1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200187DEFINE_SYSREG_READ_FUNC(CurrentEl)
188DEFINE_SYSREG_READ_FUNC(ctr_el0)
189DEFINE_SYSREG_RW_FUNCS(daif)
190DEFINE_SYSREG_RW_FUNCS(spsr_el1)
191DEFINE_SYSREG_RW_FUNCS(spsr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000192DEFINE_SYSREG_RW_FUNCS(spsr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200193DEFINE_SYSREG_RW_FUNCS(elr_el1)
194DEFINE_SYSREG_RW_FUNCS(elr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000195DEFINE_SYSREG_RW_FUNCS(elr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200196
197DEFINE_SYSOP_FUNC(wfi)
198DEFINE_SYSOP_FUNC(wfe)
199DEFINE_SYSOP_FUNC(sev)
200DEFINE_SYSOP_TYPE_FUNC(dsb, sy)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000201DEFINE_SYSOP_TYPE_FUNC(dmb, sy)
202DEFINE_SYSOP_TYPE_FUNC(dmb, st)
203DEFINE_SYSOP_TYPE_FUNC(dmb, ld)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200204DEFINE_SYSOP_TYPE_FUNC(dsb, ish)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000205DEFINE_SYSOP_TYPE_FUNC(dsb, nsh)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200206DEFINE_SYSOP_TYPE_FUNC(dsb, ishst)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200207DEFINE_SYSOP_TYPE_FUNC(dmb, oshld)
208DEFINE_SYSOP_TYPE_FUNC(dmb, oshst)
209DEFINE_SYSOP_TYPE_FUNC(dmb, osh)
210DEFINE_SYSOP_TYPE_FUNC(dmb, nshld)
211DEFINE_SYSOP_TYPE_FUNC(dmb, nshst)
212DEFINE_SYSOP_TYPE_FUNC(dmb, nsh)
213DEFINE_SYSOP_TYPE_FUNC(dmb, ishld)
214DEFINE_SYSOP_TYPE_FUNC(dmb, ishst)
215DEFINE_SYSOP_TYPE_FUNC(dmb, ish)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000216DEFINE_SYSOP_FUNC(isb)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200217
218static inline void enable_irq(void)
219{
220 /*
221 * The compiler memory barrier will prevent the compiler from
222 * scheduling non-volatile memory access after the write to the
223 * register.
224 *
225 * This could happen if some initialization code issues non-volatile
226 * accesses to an area used by an interrupt handler, in the assumption
227 * that it is safe as the interrupts are disabled at the time it does
228 * that (according to program order). However, non-volatile accesses
229 * are not necessarily in program order relatively with volatile inline
230 * assembly statements (and volatile accesses).
231 */
232 COMPILER_BARRIER();
233 write_daifclr(DAIF_IRQ_BIT);
234 isb();
235}
236
237static inline void enable_fiq(void)
238{
239 COMPILER_BARRIER();
240 write_daifclr(DAIF_FIQ_BIT);
241 isb();
242}
243
244static inline void enable_serror(void)
245{
246 COMPILER_BARRIER();
247 write_daifclr(DAIF_ABT_BIT);
248 isb();
249}
250
251static inline void enable_debug_exceptions(void)
252{
253 COMPILER_BARRIER();
254 write_daifclr(DAIF_DBG_BIT);
255 isb();
256}
257
258static inline void disable_irq(void)
259{
260 COMPILER_BARRIER();
261 write_daifset(DAIF_IRQ_BIT);
262 isb();
263}
264
265static inline void disable_fiq(void)
266{
267 COMPILER_BARRIER();
268 write_daifset(DAIF_FIQ_BIT);
269 isb();
270}
271
272static inline void disable_serror(void)
273{
274 COMPILER_BARRIER();
275 write_daifset(DAIF_ABT_BIT);
276 isb();
277}
278
279static inline void disable_debug_exceptions(void)
280{
281 COMPILER_BARRIER();
282 write_daifset(DAIF_DBG_BIT);
283 isb();
284}
285
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200286void __dead2 smc(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3,
287 uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7);
288
289/*******************************************************************************
290 * System register accessor prototypes
291 ******************************************************************************/
292DEFINE_SYSREG_READ_FUNC(midr_el1)
293DEFINE_SYSREG_READ_FUNC(mpidr_el1)
294DEFINE_SYSREG_READ_FUNC(id_aa64mmfr0_el1)
295
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000296DEFINE_SYSREG_RW_FUNCS(scr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200297DEFINE_SYSREG_RW_FUNCS(hcr_el2)
298
299DEFINE_SYSREG_RW_FUNCS(vbar_el1)
300DEFINE_SYSREG_RW_FUNCS(vbar_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000301DEFINE_SYSREG_RW_FUNCS(vbar_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200302
303DEFINE_SYSREG_RW_FUNCS(sctlr_el1)
304DEFINE_SYSREG_RW_FUNCS(sctlr_el2)
305DEFINE_SYSREG_RW_FUNCS(sctlr_el3)
306
307DEFINE_SYSREG_RW_FUNCS(actlr_el1)
308DEFINE_SYSREG_RW_FUNCS(actlr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000309DEFINE_SYSREG_RW_FUNCS(actlr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200310
311DEFINE_SYSREG_RW_FUNCS(esr_el1)
312DEFINE_SYSREG_RW_FUNCS(esr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000313DEFINE_SYSREG_RW_FUNCS(esr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200314
315DEFINE_SYSREG_RW_FUNCS(afsr0_el1)
316DEFINE_SYSREG_RW_FUNCS(afsr0_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000317DEFINE_SYSREG_RW_FUNCS(afsr0_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200318
319DEFINE_SYSREG_RW_FUNCS(afsr1_el1)
320DEFINE_SYSREG_RW_FUNCS(afsr1_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000321DEFINE_SYSREG_RW_FUNCS(afsr1_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200322
323DEFINE_SYSREG_RW_FUNCS(far_el1)
324DEFINE_SYSREG_RW_FUNCS(far_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000325DEFINE_SYSREG_RW_FUNCS(far_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200326
327DEFINE_SYSREG_RW_FUNCS(mair_el1)
328DEFINE_SYSREG_RW_FUNCS(mair_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000329DEFINE_SYSREG_RW_FUNCS(mair_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200330
331DEFINE_SYSREG_RW_FUNCS(amair_el1)
332DEFINE_SYSREG_RW_FUNCS(amair_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000333DEFINE_SYSREG_RW_FUNCS(amair_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200334
335DEFINE_SYSREG_READ_FUNC(rvbar_el1)
336DEFINE_SYSREG_READ_FUNC(rvbar_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000337DEFINE_SYSREG_READ_FUNC(rvbar_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200338
339DEFINE_SYSREG_RW_FUNCS(rmr_el1)
340DEFINE_SYSREG_RW_FUNCS(rmr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000341DEFINE_SYSREG_RW_FUNCS(rmr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200342
343DEFINE_SYSREG_RW_FUNCS(tcr_el1)
344DEFINE_SYSREG_RW_FUNCS(tcr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000345DEFINE_SYSREG_RW_FUNCS(tcr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200346
347DEFINE_SYSREG_RW_FUNCS(ttbr0_el1)
348DEFINE_SYSREG_RW_FUNCS(ttbr0_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000349DEFINE_SYSREG_RW_FUNCS(ttbr0_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200350
351DEFINE_SYSREG_RW_FUNCS(ttbr1_el1)
352
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000353DEFINE_SYSREG_RW_FUNCS(vttbr_el2)
354
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200355DEFINE_SYSREG_RW_FUNCS(cptr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000356DEFINE_SYSREG_RW_FUNCS(cptr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200357
358DEFINE_SYSREG_RW_FUNCS(cpacr_el1)
359DEFINE_SYSREG_RW_FUNCS(cntfrq_el0)
360DEFINE_SYSREG_RW_FUNCS(cnthp_ctl_el2)
361DEFINE_SYSREG_RW_FUNCS(cnthp_tval_el2)
362DEFINE_SYSREG_RW_FUNCS(cnthp_cval_el2)
363DEFINE_SYSREG_RW_FUNCS(cntps_ctl_el1)
364DEFINE_SYSREG_RW_FUNCS(cntps_tval_el1)
365DEFINE_SYSREG_RW_FUNCS(cntps_cval_el1)
366DEFINE_SYSREG_RW_FUNCS(cntp_ctl_el0)
367DEFINE_SYSREG_RW_FUNCS(cntp_tval_el0)
368DEFINE_SYSREG_RW_FUNCS(cntp_cval_el0)
369DEFINE_SYSREG_READ_FUNC(cntpct_el0)
Manish Pandeye5400572021-01-12 15:15:32 +0000370DEFINE_SYSREG_READ_FUNC(cntvct_el0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200371DEFINE_SYSREG_RW_FUNCS(cnthctl_el2)
372
Antonio Nino Diaz1454f502018-11-23 13:52:54 +0000373#define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \
374 CNTP_CTL_ENABLE_MASK)
375#define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \
376 CNTP_CTL_IMASK_MASK)
377#define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \
378 CNTP_CTL_ISTATUS_MASK)
379
380#define set_cntp_ctl_enable(x) ((x) |= (U(1) << CNTP_CTL_ENABLE_SHIFT))
381#define set_cntp_ctl_imask(x) ((x) |= (U(1) << CNTP_CTL_IMASK_SHIFT))
382
383#define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT))
384#define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT))
385
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000386DEFINE_SYSREG_RW_FUNCS(tpidr_el3)
387
388DEFINE_SYSREG_RW_FUNCS(cntvoff_el2)
389
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200390DEFINE_SYSREG_RW_FUNCS(vpidr_el2)
391DEFINE_SYSREG_RW_FUNCS(vmpidr_el2)
392
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000393DEFINE_SYSREG_READ_FUNC(isr_el1)
394
395DEFINE_SYSREG_RW_FUNCS(mdcr_el2)
396DEFINE_SYSREG_RW_FUNCS(mdcr_el3)
397DEFINE_SYSREG_RW_FUNCS(hstr_el2)
398DEFINE_SYSREG_RW_FUNCS(pmcr_el0)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100399DEFINE_SYSREG_RW_FUNCS(pmcntenset_el0)
400DEFINE_SYSREG_READ_FUNC(pmccntr_el0)
401DEFINE_SYSREG_RW_FUNCS(pmccfiltr_el0)
402
403DEFINE_SYSREG_RW_FUNCS(pmevtyper0_el0)
404DEFINE_SYSREG_READ_FUNC(pmevcntr0_el0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000405
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200406/* GICv3 System Registers */
407
408DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el1, ICC_SRE_EL1)
409DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el2, ICC_SRE_EL2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000410DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el3, ICC_SRE_EL3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200411DEFINE_RENAME_SYSREG_RW_FUNCS(icc_pmr_el1, ICC_PMR_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000412DEFINE_RENAME_SYSREG_READ_FUNC(icc_rpr_el1, ICC_RPR_EL1)
413DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el3, ICC_IGRPEN1_EL3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200414DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el1, ICC_IGRPEN1_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000415DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen0_el1, ICC_IGRPEN0_EL1)
416DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir0_el1, ICC_HPPIR0_EL1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200417DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir1_el1, ICC_HPPIR1_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000418DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar0_el1, ICC_IAR0_EL1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200419DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar1_el1, ICC_IAR1_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000420DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir0_el1, ICC_EOIR0_EL1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200421DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir1_el1, ICC_EOIR1_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000422DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_sgi0r_el1, ICC_SGI0R_EL1)
423DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sgi1r, ICC_SGI1R)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200424
johpow01b7d752a2020-10-08 17:29:11 -0500425DEFINE_RENAME_SYSREG_RW_FUNCS(amcr_el0, AMCR_EL0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200426DEFINE_RENAME_SYSREG_RW_FUNCS(amcgcr_el0, AMCGCR_EL0)
johpow01b7d752a2020-10-08 17:29:11 -0500427DEFINE_RENAME_SYSREG_READ_FUNC(amcfgr_el0, AMCFGR_EL0)
428DEFINE_RENAME_SYSREG_READ_FUNC(amcg1idr_el0, AMCG1IDR_EL0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200429DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr0_el0, AMCNTENCLR0_EL0)
430DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset0_el0, AMCNTENSET0_EL0)
431DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr1_el0, AMCNTENCLR1_EL0)
432DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset1_el0, AMCNTENSET1_EL0)
433
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000434DEFINE_RENAME_SYSREG_READ_FUNC(mpamidr_el1, MPAMIDR_EL1)
435DEFINE_RENAME_SYSREG_RW_FUNCS(mpam3_el3, MPAM3_EL3)
436DEFINE_RENAME_SYSREG_RW_FUNCS(mpam2_el2, MPAM2_EL2)
437DEFINE_RENAME_SYSREG_RW_FUNCS(mpamhcr_el2, MPAMHCR_EL2)
438
439DEFINE_RENAME_SYSREG_RW_FUNCS(pmblimitr_el1, PMBLIMITR_EL1)
440
441DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el3, ZCR_EL3)
442DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el2, ZCR_EL2)
443
444DEFINE_RENAME_SYSREG_READ_FUNC(erridr_el1, ERRIDR_EL1)
445DEFINE_RENAME_SYSREG_WRITE_FUNC(errselr_el1, ERRSELR_EL1)
446
447DEFINE_RENAME_SYSREG_READ_FUNC(erxfr_el1, ERXFR_EL1)
448DEFINE_RENAME_SYSREG_RW_FUNCS(erxctlr_el1, ERXCTLR_EL1)
449DEFINE_RENAME_SYSREG_RW_FUNCS(erxstatus_el1, ERXSTATUS_EL1)
450DEFINE_RENAME_SYSREG_READ_FUNC(erxaddr_el1, ERXADDR_EL1)
451DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc0_el1, ERXMISC0_EL1)
452DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc1_el1, ERXMISC1_EL1)
453
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000454/* Armv8.2 Registers */
455DEFINE_RENAME_SYSREG_READ_FUNC(id_aa64mmfr2_el1, ID_AA64MMFR2_EL1)
456
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100457/* Armv8.3 Pointer Authentication Registers */
Joel Hutton8790f022019-03-15 14:47:02 +0000458/* Instruction keys A and B */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000459DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeyhi_el1, APIAKeyHi_EL1)
460DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeylo_el1, APIAKeyLo_EL1)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100461
Joel Hutton8790f022019-03-15 14:47:02 +0000462DEFINE_RENAME_SYSREG_RW_FUNCS(apibkeyhi_el1, APIBKeyHi_EL1)
463DEFINE_RENAME_SYSREG_RW_FUNCS(apibkeylo_el1, APIBKeyLo_EL1)
464
465/* Data keys A and B */
466DEFINE_RENAME_SYSREG_RW_FUNCS(apdakeyhi_el1, APDAKeyHi_EL1)
467DEFINE_RENAME_SYSREG_RW_FUNCS(apdakeylo_el1, APDAKeyLo_EL1)
468
469DEFINE_RENAME_SYSREG_RW_FUNCS(apdbkeyhi_el1, APDBKeyHi_EL1)
470DEFINE_RENAME_SYSREG_RW_FUNCS(apdbkeylo_el1, APDBKeyLo_EL1)
471
472/* Generic key */
473DEFINE_RENAME_SYSREG_RW_FUNCS(apgakeyhi_el1, APGAKeyHi_EL1)
474DEFINE_RENAME_SYSREG_RW_FUNCS(apgakeylo_el1, APGAKeyLo_EL1)
475
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200476/* MTE registers */
477DEFINE_RENAME_SYSREG_RW_FUNCS(tfsre0_el1, TFSRE0_EL1)
478DEFINE_RENAME_SYSREG_RW_FUNCS(tfsr_el1, TFSR_EL1)
479DEFINE_RENAME_SYSREG_RW_FUNCS(rgsr_el1, RGSR_EL1)
480DEFINE_RENAME_SYSREG_RW_FUNCS(gcr_el1, GCR_EL1)
481
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500482/* Armv8.6 Fine Grained Virtualization Traps Registers */
483DEFINE_RENAME_SYSREG_RW_FUNCS(hfgrtr_el2, HFGRTR_EL2)
484DEFINE_RENAME_SYSREG_RW_FUNCS(hfgwtr_el2, HFGWTR_EL2)
485DEFINE_RENAME_SYSREG_RW_FUNCS(hfgitr_el2, HFGITR_EL2)
486DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgrtr_el2, HDFGRTR_EL2)
487DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgwtr_el2, HDFGWTR_EL2)
488
Jimmy Brisson945095a2020-04-16 10:54:59 -0500489/* Armv8.6 Enhanced Counter Virtualization Register */
490DEFINE_RENAME_SYSREG_RW_FUNCS(cntpoff_el2, CNTPOFF_EL2)
491
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200492#define IS_IN_EL(x) \
493 (GET_EL(read_CurrentEl()) == MODE_EL##x)
494
495#define IS_IN_EL1() IS_IN_EL(1)
496#define IS_IN_EL2() IS_IN_EL(2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000497#define IS_IN_EL3() IS_IN_EL(3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200498
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000499static inline unsigned int get_current_el(void)
500{
501 return GET_EL(read_CurrentEl());
502}
503
504/*
505 * Check if an EL is implemented from AA64PFR0 register fields.
506 */
507static inline uint64_t el_implemented(unsigned int el)
508{
509 if (el > 3U) {
510 return EL_IMPL_NONE;
511 } else {
512 unsigned int shift = ID_AA64PFR0_EL1_SHIFT * el;
513
514 return (read_id_aa64pfr0_el1() >> shift) & ID_AA64PFR0_ELX_MASK;
515 }
516}
517
Sandrine Bailleuxd01a4c62018-12-20 14:44:13 +0100518/* Read the count value of the system counter. */
519static inline uint64_t syscounter_read(void)
520{
521 /*
522 * The instruction barrier is needed to guarantee that we read an
523 * accurate value. Otherwise, the CPU might speculatively read it and
524 * return a stale value.
525 */
526 isb();
527 return read_cntpct_el0();
528}
529
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000530#endif /* ARCH_HELPERS_H */