blob: f28213b625279a0c115cd340c45a7cd516f49336 [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001// SPDX-License-Identifier: GPL-2.0
2/*
3 * PCI detection and setup code
4 */
5
6#include <linux/kernel.h>
7#include <linux/delay.h>
8#include <linux/init.h>
9#include <linux/pci.h>
10#include <linux/of_device.h>
11#include <linux/of_pci.h>
12#include <linux/pci_hotplug.h>
13#include <linux/slab.h>
14#include <linux/module.h>
15#include <linux/cpumask.h>
16#include <linux/aer.h>
17#include <linux/acpi.h>
18#include <linux/hypervisor.h>
19#include <linux/irqdomain.h>
20#include <linux/pm_runtime.h>
21#include "pci.h"
22
23#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
24#define CARDBUS_RESERVE_BUSNR 3
25
26static struct resource busn_resource = {
27 .name = "PCI busn",
28 .start = 0,
29 .end = 255,
30 .flags = IORESOURCE_BUS,
31};
32
33/* Ugh. Need to stop exporting this to modules. */
34LIST_HEAD(pci_root_buses);
35EXPORT_SYMBOL(pci_root_buses);
36
37static LIST_HEAD(pci_domain_busn_res_list);
38
39struct pci_domain_busn_res {
40 struct list_head list;
41 struct resource res;
42 int domain_nr;
43};
44
45static struct resource *get_pci_domain_busn_res(int domain_nr)
46{
47 struct pci_domain_busn_res *r;
48
49 list_for_each_entry(r, &pci_domain_busn_res_list, list)
50 if (r->domain_nr == domain_nr)
51 return &r->res;
52
53 r = kzalloc(sizeof(*r), GFP_KERNEL);
54 if (!r)
55 return NULL;
56
57 r->domain_nr = domain_nr;
58 r->res.start = 0;
59 r->res.end = 0xff;
60 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
61
62 list_add_tail(&r->list, &pci_domain_busn_res_list);
63
64 return &r->res;
65}
66
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000067/*
68 * Some device drivers need know if PCI is initiated.
69 * Basically, we think PCI is not initiated when there
70 * is no device to be found on the pci_bus_type.
71 */
72int no_pci_devices(void)
73{
74 struct device *dev;
75 int no_devices;
76
David Brazdil0f672f62019-12-10 10:32:29 +000077 dev = bus_find_next_device(&pci_bus_type, NULL);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000078 no_devices = (dev == NULL);
79 put_device(dev);
80 return no_devices;
81}
82EXPORT_SYMBOL(no_pci_devices);
83
84/*
85 * PCI Bus Class
86 */
87static void release_pcibus_dev(struct device *dev)
88{
89 struct pci_bus *pci_bus = to_pci_bus(dev);
90
91 put_device(pci_bus->bridge);
92 pci_bus_remove_resources(pci_bus);
93 pci_release_bus_of_node(pci_bus);
94 kfree(pci_bus);
95}
96
97static struct class pcibus_class = {
98 .name = "pci_bus",
99 .dev_release = &release_pcibus_dev,
100 .dev_groups = pcibus_groups,
101};
102
103static int __init pcibus_class_init(void)
104{
105 return class_register(&pcibus_class);
106}
107postcore_initcall(pcibus_class_init);
108
109static u64 pci_size(u64 base, u64 maxbase, u64 mask)
110{
111 u64 size = mask & maxbase; /* Find the significant bits */
112 if (!size)
113 return 0;
114
115 /*
116 * Get the lowest of them to find the decode size, and from that
117 * the extent.
118 */
David Brazdil0f672f62019-12-10 10:32:29 +0000119 size = size & ~(size-1);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000120
121 /*
122 * base == maxbase can be valid only if the BAR has already been
123 * programmed with all 1s.
124 */
David Brazdil0f672f62019-12-10 10:32:29 +0000125 if (base == maxbase && ((base | (size - 1)) & mask) != mask)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000126 return 0;
127
128 return size;
129}
130
131static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
132{
133 u32 mem_type;
134 unsigned long flags;
135
136 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
137 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
138 flags |= IORESOURCE_IO;
139 return flags;
140 }
141
142 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
143 flags |= IORESOURCE_MEM;
144 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
145 flags |= IORESOURCE_PREFETCH;
146
147 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
148 switch (mem_type) {
149 case PCI_BASE_ADDRESS_MEM_TYPE_32:
150 break;
151 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
152 /* 1M mem BAR treated as 32-bit BAR */
153 break;
154 case PCI_BASE_ADDRESS_MEM_TYPE_64:
155 flags |= IORESOURCE_MEM_64;
156 break;
157 default:
158 /* mem unknown type treated as 32-bit BAR */
159 break;
160 }
161 return flags;
162}
163
164#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
165
166/**
167 * pci_read_base - Read a PCI BAR
168 * @dev: the PCI device
169 * @type: type of the BAR
170 * @res: resource buffer to be filled in
171 * @pos: BAR position in the config space
172 *
173 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
174 */
175int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
176 struct resource *res, unsigned int pos)
177{
178 u32 l = 0, sz = 0, mask;
179 u64 l64, sz64, mask64;
180 u16 orig_cmd;
181 struct pci_bus_region region, inverted_region;
182
183 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
184
185 /* No printks while decoding is disabled! */
186 if (!dev->mmio_always_on) {
187 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
188 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
189 pci_write_config_word(dev, PCI_COMMAND,
190 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
191 }
192 }
193
194 res->name = pci_name(dev);
195
196 pci_read_config_dword(dev, pos, &l);
197 pci_write_config_dword(dev, pos, l | mask);
198 pci_read_config_dword(dev, pos, &sz);
199 pci_write_config_dword(dev, pos, l);
200
201 /*
202 * All bits set in sz means the device isn't working properly.
203 * If the BAR isn't implemented, all bits must be 0. If it's a
204 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
205 * 1 must be clear.
206 */
207 if (sz == 0xffffffff)
208 sz = 0;
209
210 /*
211 * I don't know how l can have all bits set. Copied from old code.
212 * Maybe it fixes a bug on some ancient platform.
213 */
214 if (l == 0xffffffff)
215 l = 0;
216
217 if (type == pci_bar_unknown) {
218 res->flags = decode_bar(dev, l);
219 res->flags |= IORESOURCE_SIZEALIGN;
220 if (res->flags & IORESOURCE_IO) {
221 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
222 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
223 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
224 } else {
225 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
226 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
227 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
228 }
229 } else {
230 if (l & PCI_ROM_ADDRESS_ENABLE)
231 res->flags |= IORESOURCE_ROM_ENABLE;
232 l64 = l & PCI_ROM_ADDRESS_MASK;
233 sz64 = sz & PCI_ROM_ADDRESS_MASK;
234 mask64 = PCI_ROM_ADDRESS_MASK;
235 }
236
237 if (res->flags & IORESOURCE_MEM_64) {
238 pci_read_config_dword(dev, pos + 4, &l);
239 pci_write_config_dword(dev, pos + 4, ~0);
240 pci_read_config_dword(dev, pos + 4, &sz);
241 pci_write_config_dword(dev, pos + 4, l);
242
243 l64 |= ((u64)l << 32);
244 sz64 |= ((u64)sz << 32);
245 mask64 |= ((u64)~0 << 32);
246 }
247
248 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
249 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
250
251 if (!sz64)
252 goto fail;
253
254 sz64 = pci_size(l64, sz64, mask64);
255 if (!sz64) {
256 pci_info(dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
257 pos);
258 goto fail;
259 }
260
261 if (res->flags & IORESOURCE_MEM_64) {
262 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
263 && sz64 > 0x100000000ULL) {
264 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
265 res->start = 0;
266 res->end = 0;
267 pci_err(dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
268 pos, (unsigned long long)sz64);
269 goto out;
270 }
271
272 if ((sizeof(pci_bus_addr_t) < 8) && l) {
273 /* Above 32-bit boundary; try to reallocate */
274 res->flags |= IORESOURCE_UNSET;
275 res->start = 0;
David Brazdil0f672f62019-12-10 10:32:29 +0000276 res->end = sz64 - 1;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000277 pci_info(dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
278 pos, (unsigned long long)l64);
279 goto out;
280 }
281 }
282
283 region.start = l64;
David Brazdil0f672f62019-12-10 10:32:29 +0000284 region.end = l64 + sz64 - 1;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000285
286 pcibios_bus_to_resource(dev->bus, res, &region);
287 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
288
289 /*
290 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
291 * the corresponding resource address (the physical address used by
292 * the CPU. Converting that resource address back to a bus address
293 * should yield the original BAR value:
294 *
295 * resource_to_bus(bus_to_resource(A)) == A
296 *
297 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
298 * be claimed by the device.
299 */
300 if (inverted_region.start != region.start) {
301 res->flags |= IORESOURCE_UNSET;
302 res->start = 0;
303 res->end = region.end - region.start;
304 pci_info(dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
305 pos, (unsigned long long)region.start);
306 }
307
308 goto out;
309
310
311fail:
312 res->flags = 0;
313out:
314 if (res->flags)
David Brazdil0f672f62019-12-10 10:32:29 +0000315 pci_info(dev, "reg 0x%x: %pR\n", pos, res);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000316
317 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
318}
319
320static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
321{
322 unsigned int pos, reg;
323
324 if (dev->non_compliant_bars)
325 return;
326
327 /* Per PCIe r4.0, sec 9.3.4.1.11, the VF BARs are all RO Zero */
328 if (dev->is_virtfn)
329 return;
330
331 for (pos = 0; pos < howmany; pos++) {
332 struct resource *res = &dev->resource[pos];
333 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
334 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
335 }
336
337 if (rom) {
338 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
339 dev->rom_base_reg = rom;
340 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
341 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
342 __pci_read_base(dev, pci_bar_mem32, res, rom);
343 }
344}
345
David Brazdil0f672f62019-12-10 10:32:29 +0000346static void pci_read_bridge_windows(struct pci_dev *bridge)
347{
348 u16 io;
349 u32 pmem, tmp;
350
351 pci_read_config_word(bridge, PCI_IO_BASE, &io);
352 if (!io) {
353 pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0);
354 pci_read_config_word(bridge, PCI_IO_BASE, &io);
355 pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
356 }
357 if (io)
358 bridge->io_window = 1;
359
360 /*
361 * DECchip 21050 pass 2 errata: the bridge may miss an address
362 * disconnect boundary by one PCI data phase. Workaround: do not
363 * use prefetching on this device.
364 */
365 if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
366 return;
367
368 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
369 if (!pmem) {
370 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
371 0xffe0fff0);
372 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
373 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
374 }
375 if (!pmem)
376 return;
377
378 bridge->pref_window = 1;
379
380 if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
381
382 /*
383 * Bridge claims to have a 64-bit prefetchable memory
384 * window; verify that the upper bits are actually
385 * writable.
386 */
387 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &pmem);
388 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
389 0xffffffff);
390 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
391 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, pmem);
392 if (tmp)
393 bridge->pref_64_window = 1;
394 }
395}
396
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000397static void pci_read_bridge_io(struct pci_bus *child)
398{
399 struct pci_dev *dev = child->self;
400 u8 io_base_lo, io_limit_lo;
401 unsigned long io_mask, io_granularity, base, limit;
402 struct pci_bus_region region;
403 struct resource *res;
404
405 io_mask = PCI_IO_RANGE_MASK;
406 io_granularity = 0x1000;
407 if (dev->io_window_1k) {
408 /* Support 1K I/O space granularity */
409 io_mask = PCI_IO_1K_RANGE_MASK;
410 io_granularity = 0x400;
411 }
412
413 res = child->resource[0];
414 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
415 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
416 base = (io_base_lo & io_mask) << 8;
417 limit = (io_limit_lo & io_mask) << 8;
418
419 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
420 u16 io_base_hi, io_limit_hi;
421
422 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
423 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
424 base |= ((unsigned long) io_base_hi << 16);
425 limit |= ((unsigned long) io_limit_hi << 16);
426 }
427
428 if (base <= limit) {
429 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
430 region.start = base;
431 region.end = limit + io_granularity - 1;
432 pcibios_bus_to_resource(dev->bus, res, &region);
David Brazdil0f672f62019-12-10 10:32:29 +0000433 pci_info(dev, " bridge window %pR\n", res);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000434 }
435}
436
437static void pci_read_bridge_mmio(struct pci_bus *child)
438{
439 struct pci_dev *dev = child->self;
440 u16 mem_base_lo, mem_limit_lo;
441 unsigned long base, limit;
442 struct pci_bus_region region;
443 struct resource *res;
444
445 res = child->resource[1];
446 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
447 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
448 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
449 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
450 if (base <= limit) {
451 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
452 region.start = base;
453 region.end = limit + 0xfffff;
454 pcibios_bus_to_resource(dev->bus, res, &region);
David Brazdil0f672f62019-12-10 10:32:29 +0000455 pci_info(dev, " bridge window %pR\n", res);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000456 }
457}
458
459static void pci_read_bridge_mmio_pref(struct pci_bus *child)
460{
461 struct pci_dev *dev = child->self;
462 u16 mem_base_lo, mem_limit_lo;
463 u64 base64, limit64;
464 pci_bus_addr_t base, limit;
465 struct pci_bus_region region;
466 struct resource *res;
467
468 res = child->resource[2];
469 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
470 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
471 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
472 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
473
474 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
475 u32 mem_base_hi, mem_limit_hi;
476
477 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
478 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
479
480 /*
481 * Some bridges set the base > limit by default, and some
482 * (broken) BIOSes do not initialize them. If we find
483 * this, just assume they are not being used.
484 */
485 if (mem_base_hi <= mem_limit_hi) {
486 base64 |= (u64) mem_base_hi << 32;
487 limit64 |= (u64) mem_limit_hi << 32;
488 }
489 }
490
491 base = (pci_bus_addr_t) base64;
492 limit = (pci_bus_addr_t) limit64;
493
494 if (base != base64) {
495 pci_err(dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
496 (unsigned long long) base64);
497 return;
498 }
499
500 if (base <= limit) {
501 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
502 IORESOURCE_MEM | IORESOURCE_PREFETCH;
503 if (res->flags & PCI_PREF_RANGE_TYPE_64)
504 res->flags |= IORESOURCE_MEM_64;
505 region.start = base;
506 region.end = limit + 0xfffff;
507 pcibios_bus_to_resource(dev->bus, res, &region);
David Brazdil0f672f62019-12-10 10:32:29 +0000508 pci_info(dev, " bridge window %pR\n", res);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000509 }
510}
511
512void pci_read_bridge_bases(struct pci_bus *child)
513{
514 struct pci_dev *dev = child->self;
515 struct resource *res;
516 int i;
517
518 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
519 return;
520
521 pci_info(dev, "PCI bridge to %pR%s\n",
522 &child->busn_res,
523 dev->transparent ? " (subtractive decode)" : "");
524
525 pci_bus_remove_resources(child);
526 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
527 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
528
529 pci_read_bridge_io(child);
530 pci_read_bridge_mmio(child);
531 pci_read_bridge_mmio_pref(child);
532
533 if (dev->transparent) {
534 pci_bus_for_each_resource(child->parent, res, i) {
535 if (res && res->flags) {
536 pci_bus_add_resource(child, res,
537 PCI_SUBTRACTIVE_DECODE);
David Brazdil0f672f62019-12-10 10:32:29 +0000538 pci_info(dev, " bridge window %pR (subtractive decode)\n",
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000539 res);
540 }
541 }
542 }
543}
544
545static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
546{
547 struct pci_bus *b;
548
549 b = kzalloc(sizeof(*b), GFP_KERNEL);
550 if (!b)
551 return NULL;
552
553 INIT_LIST_HEAD(&b->node);
554 INIT_LIST_HEAD(&b->children);
555 INIT_LIST_HEAD(&b->devices);
556 INIT_LIST_HEAD(&b->slots);
557 INIT_LIST_HEAD(&b->resources);
558 b->max_bus_speed = PCI_SPEED_UNKNOWN;
559 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
560#ifdef CONFIG_PCI_DOMAINS_GENERIC
561 if (parent)
562 b->domain_nr = parent->domain_nr;
563#endif
564 return b;
565}
566
567static void devm_pci_release_host_bridge_dev(struct device *dev)
568{
569 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
570
571 if (bridge->release_fn)
572 bridge->release_fn(bridge);
573
574 pci_free_resource_list(&bridge->windows);
Olivier Deprez0e641232021-09-23 10:07:05 +0200575 pci_free_resource_list(&bridge->dma_ranges);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000576}
577
578static void pci_release_host_bridge_dev(struct device *dev)
579{
580 devm_pci_release_host_bridge_dev(dev);
581 kfree(to_pci_host_bridge(dev));
582}
583
David Brazdil0f672f62019-12-10 10:32:29 +0000584static void pci_init_host_bridge(struct pci_host_bridge *bridge)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000585{
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000586 INIT_LIST_HEAD(&bridge->windows);
David Brazdil0f672f62019-12-10 10:32:29 +0000587 INIT_LIST_HEAD(&bridge->dma_ranges);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000588
589 /*
590 * We assume we can manage these PCIe features. Some systems may
591 * reserve these for use by the platform itself, e.g., an ACPI BIOS
592 * may implement its own AER handling and use _OSC to prevent the
593 * OS from interfering.
594 */
595 bridge->native_aer = 1;
596 bridge->native_pcie_hotplug = 1;
597 bridge->native_shpc_hotplug = 1;
598 bridge->native_pme = 1;
599 bridge->native_ltr = 1;
David Brazdil0f672f62019-12-10 10:32:29 +0000600}
601
602struct pci_host_bridge *pci_alloc_host_bridge(size_t priv)
603{
604 struct pci_host_bridge *bridge;
605
606 bridge = kzalloc(sizeof(*bridge) + priv, GFP_KERNEL);
607 if (!bridge)
608 return NULL;
609
610 pci_init_host_bridge(bridge);
611 bridge->dev.release = pci_release_host_bridge_dev;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000612
613 return bridge;
614}
615EXPORT_SYMBOL(pci_alloc_host_bridge);
616
617struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
618 size_t priv)
619{
620 struct pci_host_bridge *bridge;
621
622 bridge = devm_kzalloc(dev, sizeof(*bridge) + priv, GFP_KERNEL);
623 if (!bridge)
624 return NULL;
625
David Brazdil0f672f62019-12-10 10:32:29 +0000626 pci_init_host_bridge(bridge);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000627 bridge->dev.release = devm_pci_release_host_bridge_dev;
628
629 return bridge;
630}
631EXPORT_SYMBOL(devm_pci_alloc_host_bridge);
632
633void pci_free_host_bridge(struct pci_host_bridge *bridge)
634{
635 pci_free_resource_list(&bridge->windows);
David Brazdil0f672f62019-12-10 10:32:29 +0000636 pci_free_resource_list(&bridge->dma_ranges);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000637
638 kfree(bridge);
639}
640EXPORT_SYMBOL(pci_free_host_bridge);
641
642static const unsigned char pcix_bus_speed[] = {
643 PCI_SPEED_UNKNOWN, /* 0 */
644 PCI_SPEED_66MHz_PCIX, /* 1 */
645 PCI_SPEED_100MHz_PCIX, /* 2 */
646 PCI_SPEED_133MHz_PCIX, /* 3 */
647 PCI_SPEED_UNKNOWN, /* 4 */
648 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
649 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
650 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
651 PCI_SPEED_UNKNOWN, /* 8 */
652 PCI_SPEED_66MHz_PCIX_266, /* 9 */
653 PCI_SPEED_100MHz_PCIX_266, /* A */
654 PCI_SPEED_133MHz_PCIX_266, /* B */
655 PCI_SPEED_UNKNOWN, /* C */
656 PCI_SPEED_66MHz_PCIX_533, /* D */
657 PCI_SPEED_100MHz_PCIX_533, /* E */
658 PCI_SPEED_133MHz_PCIX_533 /* F */
659};
660
661const unsigned char pcie_link_speed[] = {
662 PCI_SPEED_UNKNOWN, /* 0 */
663 PCIE_SPEED_2_5GT, /* 1 */
664 PCIE_SPEED_5_0GT, /* 2 */
665 PCIE_SPEED_8_0GT, /* 3 */
666 PCIE_SPEED_16_0GT, /* 4 */
David Brazdil0f672f62019-12-10 10:32:29 +0000667 PCIE_SPEED_32_0GT, /* 5 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000668 PCI_SPEED_UNKNOWN, /* 6 */
669 PCI_SPEED_UNKNOWN, /* 7 */
670 PCI_SPEED_UNKNOWN, /* 8 */
671 PCI_SPEED_UNKNOWN, /* 9 */
672 PCI_SPEED_UNKNOWN, /* A */
673 PCI_SPEED_UNKNOWN, /* B */
674 PCI_SPEED_UNKNOWN, /* C */
675 PCI_SPEED_UNKNOWN, /* D */
676 PCI_SPEED_UNKNOWN, /* E */
677 PCI_SPEED_UNKNOWN /* F */
678};
679
680void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
681{
682 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
683}
684EXPORT_SYMBOL_GPL(pcie_update_link_speed);
685
686static unsigned char agp_speeds[] = {
687 AGP_UNKNOWN,
688 AGP_1X,
689 AGP_2X,
690 AGP_4X,
691 AGP_8X
692};
693
694static enum pci_bus_speed agp_speed(int agp3, int agpstat)
695{
696 int index = 0;
697
698 if (agpstat & 4)
699 index = 3;
700 else if (agpstat & 2)
701 index = 2;
702 else if (agpstat & 1)
703 index = 1;
704 else
705 goto out;
706
707 if (agp3) {
708 index += 2;
709 if (index == 5)
710 index = 0;
711 }
712
713 out:
714 return agp_speeds[index];
715}
716
717static void pci_set_bus_speed(struct pci_bus *bus)
718{
719 struct pci_dev *bridge = bus->self;
720 int pos;
721
722 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
723 if (!pos)
724 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
725 if (pos) {
726 u32 agpstat, agpcmd;
727
728 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
729 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
730
731 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
732 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
733 }
734
735 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
736 if (pos) {
737 u16 status;
738 enum pci_bus_speed max;
739
740 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
741 &status);
742
743 if (status & PCI_X_SSTATUS_533MHZ) {
744 max = PCI_SPEED_133MHz_PCIX_533;
745 } else if (status & PCI_X_SSTATUS_266MHZ) {
746 max = PCI_SPEED_133MHz_PCIX_266;
747 } else if (status & PCI_X_SSTATUS_133MHZ) {
748 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
749 max = PCI_SPEED_133MHz_PCIX_ECC;
750 else
751 max = PCI_SPEED_133MHz_PCIX;
752 } else {
753 max = PCI_SPEED_66MHz_PCIX;
754 }
755
756 bus->max_bus_speed = max;
757 bus->cur_bus_speed = pcix_bus_speed[
758 (status & PCI_X_SSTATUS_FREQ) >> 6];
759
760 return;
761 }
762
763 if (pci_is_pcie(bridge)) {
764 u32 linkcap;
765 u16 linksta;
766
767 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
768 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
David Brazdil0f672f62019-12-10 10:32:29 +0000769 bridge->link_active_reporting = !!(linkcap & PCI_EXP_LNKCAP_DLLLARC);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000770
771 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
772 pcie_update_link_speed(bus, linksta);
773 }
774}
775
776static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
777{
778 struct irq_domain *d;
779
780 /*
781 * Any firmware interface that can resolve the msi_domain
782 * should be called from here.
783 */
784 d = pci_host_bridge_of_msi_domain(bus);
785 if (!d)
786 d = pci_host_bridge_acpi_msi_domain(bus);
787
788#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
789 /*
790 * If no IRQ domain was found via the OF tree, try looking it up
791 * directly through the fwnode_handle.
792 */
793 if (!d) {
794 struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus);
795
796 if (fwnode)
797 d = irq_find_matching_fwnode(fwnode,
798 DOMAIN_BUS_PCI_MSI);
799 }
800#endif
801
802 return d;
803}
804
805static void pci_set_bus_msi_domain(struct pci_bus *bus)
806{
807 struct irq_domain *d;
808 struct pci_bus *b;
809
810 /*
811 * The bus can be a root bus, a subordinate bus, or a virtual bus
812 * created by an SR-IOV device. Walk up to the first bridge device
813 * found or derive the domain from the host bridge.
814 */
815 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
816 if (b->self)
817 d = dev_get_msi_domain(&b->self->dev);
818 }
819
820 if (!d)
821 d = pci_host_bridge_msi_domain(b);
822
823 dev_set_msi_domain(&bus->dev, d);
824}
825
826static int pci_register_host_bridge(struct pci_host_bridge *bridge)
827{
828 struct device *parent = bridge->dev.parent;
829 struct resource_entry *window, *n;
830 struct pci_bus *bus, *b;
831 resource_size_t offset;
832 LIST_HEAD(resources);
833 struct resource *res;
834 char addr[64], *fmt;
835 const char *name;
836 int err;
837
838 bus = pci_alloc_bus(NULL);
839 if (!bus)
840 return -ENOMEM;
841
842 bridge->bus = bus;
843
844 /* Temporarily move resources off the list */
845 list_splice_init(&bridge->windows, &resources);
846 bus->sysdata = bridge->sysdata;
847 bus->msi = bridge->msi;
848 bus->ops = bridge->ops;
849 bus->number = bus->busn_res.start = bridge->busnr;
850#ifdef CONFIG_PCI_DOMAINS_GENERIC
851 bus->domain_nr = pci_bus_find_domain_nr(bus, parent);
852#endif
853
854 b = pci_find_bus(pci_domain_nr(bus), bridge->busnr);
855 if (b) {
856 /* Ignore it if we already got here via a different bridge */
857 dev_dbg(&b->dev, "bus already known\n");
858 err = -EEXIST;
859 goto free;
860 }
861
862 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(bus),
863 bridge->busnr);
864
865 err = pcibios_root_bridge_prepare(bridge);
866 if (err)
867 goto free;
868
869 err = device_register(&bridge->dev);
Olivier Deprez0e641232021-09-23 10:07:05 +0200870 if (err) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000871 put_device(&bridge->dev);
Olivier Deprez0e641232021-09-23 10:07:05 +0200872 goto free;
873 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000874 bus->bridge = get_device(&bridge->dev);
875 device_enable_async_suspend(bus->bridge);
876 pci_set_bus_of_node(bus);
877 pci_set_bus_msi_domain(bus);
878
879 if (!parent)
880 set_dev_node(bus->bridge, pcibus_to_node(bus));
881
882 bus->dev.class = &pcibus_class;
883 bus->dev.parent = bus->bridge;
884
885 dev_set_name(&bus->dev, "%04x:%02x", pci_domain_nr(bus), bus->number);
886 name = dev_name(&bus->dev);
887
888 err = device_register(&bus->dev);
889 if (err)
890 goto unregister;
891
892 pcibios_add_bus(bus);
893
894 /* Create legacy_io and legacy_mem files for this bus */
895 pci_create_legacy_files(bus);
896
897 if (parent)
898 dev_info(parent, "PCI host bridge to bus %s\n", name);
899 else
900 pr_info("PCI host bridge to bus %s\n", name);
901
902 /* Add initial resources to the bus */
903 resource_list_for_each_entry_safe(window, n, &resources) {
904 list_move_tail(&window->node, &bridge->windows);
905 offset = window->offset;
906 res = window->res;
907
908 if (res->flags & IORESOURCE_BUS)
909 pci_bus_insert_busn_res(bus, bus->number, res->end);
910 else
911 pci_bus_add_resource(bus, res, 0);
912
913 if (offset) {
914 if (resource_type(res) == IORESOURCE_IO)
915 fmt = " (bus address [%#06llx-%#06llx])";
916 else
917 fmt = " (bus address [%#010llx-%#010llx])";
918
919 snprintf(addr, sizeof(addr), fmt,
920 (unsigned long long)(res->start - offset),
921 (unsigned long long)(res->end - offset));
922 } else
923 addr[0] = '\0';
924
925 dev_info(&bus->dev, "root bus resource %pR%s\n", res, addr);
926 }
927
928 down_write(&pci_bus_sem);
929 list_add_tail(&bus->node, &pci_root_buses);
930 up_write(&pci_bus_sem);
931
932 return 0;
933
934unregister:
935 put_device(&bridge->dev);
936 device_unregister(&bridge->dev);
937
938free:
939 kfree(bus);
940 return err;
941}
942
943static bool pci_bridge_child_ext_cfg_accessible(struct pci_dev *bridge)
944{
945 int pos;
946 u32 status;
947
948 /*
949 * If extended config space isn't accessible on a bridge's primary
950 * bus, we certainly can't access it on the secondary bus.
951 */
952 if (bridge->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
953 return false;
954
955 /*
956 * PCIe Root Ports and switch ports are PCIe on both sides, so if
957 * extended config space is accessible on the primary, it's also
958 * accessible on the secondary.
959 */
960 if (pci_is_pcie(bridge) &&
961 (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT ||
962 pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM ||
963 pci_pcie_type(bridge) == PCI_EXP_TYPE_DOWNSTREAM))
964 return true;
965
966 /*
967 * For the other bridge types:
968 * - PCI-to-PCI bridges
969 * - PCIe-to-PCI/PCI-X forward bridges
970 * - PCI/PCI-X-to-PCIe reverse bridges
971 * extended config space on the secondary side is only accessible
972 * if the bridge supports PCI-X Mode 2.
973 */
974 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
975 if (!pos)
976 return false;
977
978 pci_read_config_dword(bridge, pos + PCI_X_STATUS, &status);
979 return status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ);
980}
981
982static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
983 struct pci_dev *bridge, int busnr)
984{
985 struct pci_bus *child;
986 int i;
987 int ret;
988
989 /* Allocate a new bus and inherit stuff from the parent */
990 child = pci_alloc_bus(parent);
991 if (!child)
992 return NULL;
993
994 child->parent = parent;
995 child->ops = parent->ops;
996 child->msi = parent->msi;
997 child->sysdata = parent->sysdata;
998 child->bus_flags = parent->bus_flags;
999
1000 /*
1001 * Initialize some portions of the bus device, but don't register
1002 * it now as the parent is not properly set up yet.
1003 */
1004 child->dev.class = &pcibus_class;
1005 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
1006
1007 /* Set up the primary, secondary and subordinate bus numbers */
1008 child->number = child->busn_res.start = busnr;
1009 child->primary = parent->busn_res.start;
1010 child->busn_res.end = 0xff;
1011
1012 if (!bridge) {
1013 child->dev.parent = parent->bridge;
1014 goto add_dev;
1015 }
1016
1017 child->self = bridge;
1018 child->bridge = get_device(&bridge->dev);
1019 child->dev.parent = child->bridge;
1020 pci_set_bus_of_node(child);
1021 pci_set_bus_speed(child);
1022
1023 /*
1024 * Check whether extended config space is accessible on the child
1025 * bus. Note that we currently assume it is always accessible on
1026 * the root bus.
1027 */
1028 if (!pci_bridge_child_ext_cfg_accessible(bridge)) {
1029 child->bus_flags |= PCI_BUS_FLAGS_NO_EXTCFG;
1030 pci_info(child, "extended config space not accessible\n");
1031 }
1032
1033 /* Set up default resource pointers and names */
1034 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
1035 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
1036 child->resource[i]->name = child->name;
1037 }
1038 bridge->subordinate = child;
1039
1040add_dev:
1041 pci_set_bus_msi_domain(child);
1042 ret = device_register(&child->dev);
1043 WARN_ON(ret < 0);
1044
1045 pcibios_add_bus(child);
1046
1047 if (child->ops->add_bus) {
1048 ret = child->ops->add_bus(child);
1049 if (WARN_ON(ret < 0))
1050 dev_err(&child->dev, "failed to add bus: %d\n", ret);
1051 }
1052
1053 /* Create legacy_io and legacy_mem files for this bus */
1054 pci_create_legacy_files(child);
1055
1056 return child;
1057}
1058
1059struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
1060 int busnr)
1061{
1062 struct pci_bus *child;
1063
1064 child = pci_alloc_child_bus(parent, dev, busnr);
1065 if (child) {
1066 down_write(&pci_bus_sem);
1067 list_add_tail(&child->node, &parent->children);
1068 up_write(&pci_bus_sem);
1069 }
1070 return child;
1071}
1072EXPORT_SYMBOL(pci_add_new_bus);
1073
1074static void pci_enable_crs(struct pci_dev *pdev)
1075{
1076 u16 root_cap = 0;
1077
1078 /* Enable CRS Software Visibility if supported */
1079 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
1080 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
1081 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
1082 PCI_EXP_RTCTL_CRSSVE);
1083}
1084
1085static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
1086 unsigned int available_buses);
David Brazdil0f672f62019-12-10 10:32:29 +00001087/**
1088 * pci_ea_fixed_busnrs() - Read fixed Secondary and Subordinate bus
1089 * numbers from EA capability.
1090 * @dev: Bridge
1091 * @sec: updated with secondary bus number from EA
1092 * @sub: updated with subordinate bus number from EA
1093 *
Olivier Deprez0e641232021-09-23 10:07:05 +02001094 * If @dev is a bridge with EA capability that specifies valid secondary
1095 * and subordinate bus numbers, return true with the bus numbers in @sec
1096 * and @sub. Otherwise return false.
David Brazdil0f672f62019-12-10 10:32:29 +00001097 */
1098static bool pci_ea_fixed_busnrs(struct pci_dev *dev, u8 *sec, u8 *sub)
1099{
1100 int ea, offset;
1101 u32 dw;
Olivier Deprez0e641232021-09-23 10:07:05 +02001102 u8 ea_sec, ea_sub;
David Brazdil0f672f62019-12-10 10:32:29 +00001103
1104 if (dev->hdr_type != PCI_HEADER_TYPE_BRIDGE)
1105 return false;
1106
1107 /* find PCI EA capability in list */
1108 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
1109 if (!ea)
1110 return false;
1111
1112 offset = ea + PCI_EA_FIRST_ENT;
1113 pci_read_config_dword(dev, offset, &dw);
Olivier Deprez0e641232021-09-23 10:07:05 +02001114 ea_sec = dw & PCI_EA_SEC_BUS_MASK;
1115 ea_sub = (dw & PCI_EA_SUB_BUS_MASK) >> PCI_EA_SUB_BUS_SHIFT;
1116 if (ea_sec == 0 || ea_sub < ea_sec)
1117 return false;
1118
1119 *sec = ea_sec;
1120 *sub = ea_sub;
David Brazdil0f672f62019-12-10 10:32:29 +00001121 return true;
1122}
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001123
1124/*
1125 * pci_scan_bridge_extend() - Scan buses behind a bridge
1126 * @bus: Parent bus the bridge is on
1127 * @dev: Bridge itself
1128 * @max: Starting subordinate number of buses behind this bridge
1129 * @available_buses: Total number of buses available for this bridge and
1130 * the devices below. After the minimal bus space has
1131 * been allocated the remaining buses will be
1132 * distributed equally between hotplug-capable bridges.
1133 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1134 * that need to be reconfigured.
1135 *
1136 * If it's a bridge, configure it and scan the bus behind it.
1137 * For CardBus bridges, we don't scan behind as the devices will
1138 * be handled by the bridge driver itself.
1139 *
1140 * We need to process bridges in two passes -- first we scan those
1141 * already configured by the BIOS and after we are done with all of
1142 * them, we proceed to assigning numbers to the remaining buses in
1143 * order to avoid overlaps between old and new bus numbers.
1144 *
1145 * Return: New subordinate number covering all buses behind this bridge.
1146 */
1147static int pci_scan_bridge_extend(struct pci_bus *bus, struct pci_dev *dev,
1148 int max, unsigned int available_buses,
1149 int pass)
1150{
1151 struct pci_bus *child;
1152 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
1153 u32 buses, i, j = 0;
1154 u16 bctl;
1155 u8 primary, secondary, subordinate;
1156 int broken = 0;
David Brazdil0f672f62019-12-10 10:32:29 +00001157 bool fixed_buses;
1158 u8 fixed_sec, fixed_sub;
1159 int next_busnr;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001160
1161 /*
1162 * Make sure the bridge is powered on to be able to access config
1163 * space of devices below it.
1164 */
1165 pm_runtime_get_sync(&dev->dev);
1166
1167 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
1168 primary = buses & 0xFF;
1169 secondary = (buses >> 8) & 0xFF;
1170 subordinate = (buses >> 16) & 0xFF;
1171
1172 pci_dbg(dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
1173 secondary, subordinate, pass);
1174
1175 if (!primary && (primary != bus->number) && secondary && subordinate) {
1176 pci_warn(dev, "Primary bus is hard wired to 0\n");
1177 primary = bus->number;
1178 }
1179
1180 /* Check if setup is sensible at all */
1181 if (!pass &&
1182 (primary != bus->number || secondary <= bus->number ||
1183 secondary > subordinate)) {
1184 pci_info(dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
1185 secondary, subordinate);
1186 broken = 1;
1187 }
1188
1189 /*
1190 * Disable Master-Abort Mode during probing to avoid reporting of
1191 * bus errors in some architectures.
1192 */
1193 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
1194 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
1195 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
1196
1197 pci_enable_crs(dev);
1198
1199 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
1200 !is_cardbus && !broken) {
1201 unsigned int cmax;
1202
1203 /*
1204 * Bus already configured by firmware, process it in the
1205 * first pass and just note the configuration.
1206 */
1207 if (pass)
1208 goto out;
1209
1210 /*
1211 * The bus might already exist for two reasons: Either we
1212 * are rescanning the bus or the bus is reachable through
1213 * more than one bridge. The second case can happen with
1214 * the i450NX chipset.
1215 */
1216 child = pci_find_bus(pci_domain_nr(bus), secondary);
1217 if (!child) {
1218 child = pci_add_new_bus(bus, dev, secondary);
1219 if (!child)
1220 goto out;
1221 child->primary = primary;
1222 pci_bus_insert_busn_res(child, secondary, subordinate);
1223 child->bridge_ctl = bctl;
1224 }
1225
1226 cmax = pci_scan_child_bus(child);
1227 if (cmax > subordinate)
1228 pci_warn(dev, "bridge has subordinate %02x but max busn %02x\n",
1229 subordinate, cmax);
1230
1231 /* Subordinate should equal child->busn_res.end */
1232 if (subordinate > max)
1233 max = subordinate;
1234 } else {
1235
1236 /*
1237 * We need to assign a number to this bus which we always
1238 * do in the second pass.
1239 */
1240 if (!pass) {
1241 if (pcibios_assign_all_busses() || broken || is_cardbus)
1242
1243 /*
1244 * Temporarily disable forwarding of the
1245 * configuration cycles on all bridges in
1246 * this bus segment to avoid possible
1247 * conflicts in the second pass between two
1248 * bridges programmed with overlapping bus
1249 * ranges.
1250 */
1251 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
1252 buses & ~0xffffff);
1253 goto out;
1254 }
1255
1256 /* Clear errors */
1257 pci_write_config_word(dev, PCI_STATUS, 0xffff);
1258
David Brazdil0f672f62019-12-10 10:32:29 +00001259 /* Read bus numbers from EA Capability (if present) */
1260 fixed_buses = pci_ea_fixed_busnrs(dev, &fixed_sec, &fixed_sub);
1261 if (fixed_buses)
1262 next_busnr = fixed_sec;
1263 else
1264 next_busnr = max + 1;
1265
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001266 /*
1267 * Prevent assigning a bus number that already exists.
1268 * This can happen when a bridge is hot-plugged, so in this
1269 * case we only re-scan this bus.
1270 */
David Brazdil0f672f62019-12-10 10:32:29 +00001271 child = pci_find_bus(pci_domain_nr(bus), next_busnr);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001272 if (!child) {
David Brazdil0f672f62019-12-10 10:32:29 +00001273 child = pci_add_new_bus(bus, dev, next_busnr);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001274 if (!child)
1275 goto out;
David Brazdil0f672f62019-12-10 10:32:29 +00001276 pci_bus_insert_busn_res(child, next_busnr,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001277 bus->busn_res.end);
1278 }
1279 max++;
1280 if (available_buses)
1281 available_buses--;
1282
1283 buses = (buses & 0xff000000)
1284 | ((unsigned int)(child->primary) << 0)
1285 | ((unsigned int)(child->busn_res.start) << 8)
1286 | ((unsigned int)(child->busn_res.end) << 16);
1287
1288 /*
1289 * yenta.c forces a secondary latency timer of 176.
1290 * Copy that behaviour here.
1291 */
1292 if (is_cardbus) {
1293 buses &= ~0xff000000;
1294 buses |= CARDBUS_LATENCY_TIMER << 24;
1295 }
1296
1297 /* We need to blast all three values with a single write */
1298 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
1299
1300 if (!is_cardbus) {
1301 child->bridge_ctl = bctl;
1302 max = pci_scan_child_bus_extend(child, available_buses);
1303 } else {
1304
1305 /*
1306 * For CardBus bridges, we leave 4 bus numbers as
1307 * cards with a PCI-to-PCI bridge can be inserted
1308 * later.
1309 */
1310 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
1311 struct pci_bus *parent = bus;
1312 if (pci_find_bus(pci_domain_nr(bus),
1313 max+i+1))
1314 break;
1315 while (parent->parent) {
1316 if ((!pcibios_assign_all_busses()) &&
1317 (parent->busn_res.end > max) &&
1318 (parent->busn_res.end <= max+i)) {
1319 j = 1;
1320 }
1321 parent = parent->parent;
1322 }
1323 if (j) {
1324
1325 /*
1326 * Often, there are two CardBus
1327 * bridges -- try to leave one
1328 * valid bus number for each one.
1329 */
1330 i /= 2;
1331 break;
1332 }
1333 }
1334 max += i;
1335 }
1336
David Brazdil0f672f62019-12-10 10:32:29 +00001337 /*
1338 * Set subordinate bus number to its real value.
1339 * If fixed subordinate bus number exists from EA
1340 * capability then use it.
1341 */
1342 if (fixed_buses)
1343 max = fixed_sub;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001344 pci_bus_update_busn_res_end(child, max);
1345 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
1346 }
1347
1348 sprintf(child->name,
1349 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
1350 pci_domain_nr(bus), child->number);
1351
1352 /* Check that all devices are accessible */
1353 while (bus->parent) {
1354 if ((child->busn_res.end > bus->busn_res.end) ||
1355 (child->number > bus->busn_res.end) ||
1356 (child->number < bus->number) ||
1357 (child->busn_res.end < bus->number)) {
1358 dev_info(&dev->dev, "devices behind bridge are unusable because %pR cannot be assigned for them\n",
1359 &child->busn_res);
1360 break;
1361 }
1362 bus = bus->parent;
1363 }
1364
1365out:
1366 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
1367
1368 pm_runtime_put(&dev->dev);
1369
1370 return max;
1371}
1372
1373/*
1374 * pci_scan_bridge() - Scan buses behind a bridge
1375 * @bus: Parent bus the bridge is on
1376 * @dev: Bridge itself
1377 * @max: Starting subordinate number of buses behind this bridge
1378 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1379 * that need to be reconfigured.
1380 *
1381 * If it's a bridge, configure it and scan the bus behind it.
1382 * For CardBus bridges, we don't scan behind as the devices will
1383 * be handled by the bridge driver itself.
1384 *
1385 * We need to process bridges in two passes -- first we scan those
1386 * already configured by the BIOS and after we are done with all of
1387 * them, we proceed to assigning numbers to the remaining buses in
1388 * order to avoid overlaps between old and new bus numbers.
1389 *
1390 * Return: New subordinate number covering all buses behind this bridge.
1391 */
1392int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1393{
1394 return pci_scan_bridge_extend(bus, dev, max, 0, pass);
1395}
1396EXPORT_SYMBOL(pci_scan_bridge);
1397
1398/*
1399 * Read interrupt line and base address registers.
1400 * The architecture-dependent code can tweak these, of course.
1401 */
1402static void pci_read_irq(struct pci_dev *dev)
1403{
1404 unsigned char irq;
1405
1406 /* VFs are not allowed to use INTx, so skip the config reads */
1407 if (dev->is_virtfn) {
1408 dev->pin = 0;
1409 dev->irq = 0;
1410 return;
1411 }
1412
1413 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
1414 dev->pin = irq;
1415 if (irq)
1416 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1417 dev->irq = irq;
1418}
1419
1420void set_pcie_port_type(struct pci_dev *pdev)
1421{
1422 int pos;
1423 u16 reg16;
1424 int type;
1425 struct pci_dev *parent;
1426
1427 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1428 if (!pos)
1429 return;
1430
1431 pdev->pcie_cap = pos;
1432 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
1433 pdev->pcie_flags_reg = reg16;
1434 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1435 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
1436
David Brazdil0f672f62019-12-10 10:32:29 +00001437 parent = pci_upstream_bridge(pdev);
1438 if (!parent)
1439 return;
1440
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001441 /*
David Brazdil0f672f62019-12-10 10:32:29 +00001442 * Some systems do not identify their upstream/downstream ports
1443 * correctly so detect impossible configurations here and correct
1444 * the port type accordingly.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001445 */
1446 type = pci_pcie_type(pdev);
David Brazdil0f672f62019-12-10 10:32:29 +00001447 if (type == PCI_EXP_TYPE_DOWNSTREAM) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001448 /*
David Brazdil0f672f62019-12-10 10:32:29 +00001449 * If pdev claims to be downstream port but the parent
1450 * device is also downstream port assume pdev is actually
1451 * upstream port.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001452 */
David Brazdil0f672f62019-12-10 10:32:29 +00001453 if (pcie_downstream_port(parent)) {
1454 pci_info(pdev, "claims to be downstream port but is acting as upstream port, correcting type\n");
1455 pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE;
1456 pdev->pcie_flags_reg |= PCI_EXP_TYPE_UPSTREAM;
1457 }
1458 } else if (type == PCI_EXP_TYPE_UPSTREAM) {
1459 /*
1460 * If pdev claims to be upstream port but the parent
1461 * device is also upstream port assume pdev is actually
1462 * downstream port.
1463 */
1464 if (pci_pcie_type(parent) == PCI_EXP_TYPE_UPSTREAM) {
1465 pci_info(pdev, "claims to be upstream port but is acting as downstream port, correcting type\n");
1466 pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE;
1467 pdev->pcie_flags_reg |= PCI_EXP_TYPE_DOWNSTREAM;
1468 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001469 }
1470}
1471
1472void set_pcie_hotplug_bridge(struct pci_dev *pdev)
1473{
1474 u32 reg32;
1475
1476 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
1477 if (reg32 & PCI_EXP_SLTCAP_HPC)
1478 pdev->is_hotplug_bridge = 1;
1479}
1480
1481static void set_pcie_thunderbolt(struct pci_dev *dev)
1482{
1483 int vsec = 0;
1484 u32 header;
1485
1486 while ((vsec = pci_find_next_ext_capability(dev, vsec,
1487 PCI_EXT_CAP_ID_VNDR))) {
1488 pci_read_config_dword(dev, vsec + PCI_VNDR_HEADER, &header);
1489
1490 /* Is the device part of a Thunderbolt controller? */
1491 if (dev->vendor == PCI_VENDOR_ID_INTEL &&
1492 PCI_VNDR_HEADER_ID(header) == PCI_VSEC_ID_INTEL_TBT) {
1493 dev->is_thunderbolt = 1;
1494 return;
1495 }
1496 }
1497}
1498
David Brazdil0f672f62019-12-10 10:32:29 +00001499static void set_pcie_untrusted(struct pci_dev *dev)
1500{
1501 struct pci_dev *parent;
1502
1503 /*
1504 * If the upstream bridge is untrusted we treat this device
1505 * untrusted as well.
1506 */
1507 parent = pci_upstream_bridge(dev);
1508 if (parent && parent->untrusted)
1509 dev->untrusted = true;
1510}
1511
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001512/**
1513 * pci_ext_cfg_is_aliased - Is ext config space just an alias of std config?
1514 * @dev: PCI device
1515 *
1516 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1517 * when forwarding a type1 configuration request the bridge must check that
1518 * the extended register address field is zero. The bridge is not permitted
1519 * to forward the transactions and must handle it as an Unsupported Request.
1520 * Some bridges do not follow this rule and simply drop the extended register
1521 * bits, resulting in the standard config space being aliased, every 256
1522 * bytes across the entire configuration space. Test for this condition by
1523 * comparing the first dword of each potential alias to the vendor/device ID.
1524 * Known offenders:
1525 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1526 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1527 */
1528static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1529{
1530#ifdef CONFIG_PCI_QUIRKS
1531 int pos;
1532 u32 header, tmp;
1533
1534 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1535
1536 for (pos = PCI_CFG_SPACE_SIZE;
1537 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1538 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1539 || header != tmp)
1540 return false;
1541 }
1542
1543 return true;
1544#else
1545 return false;
1546#endif
1547}
1548
1549/**
1550 * pci_cfg_space_size - Get the configuration space size of the PCI device
1551 * @dev: PCI device
1552 *
1553 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1554 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1555 * access it. Maybe we don't have a way to generate extended config space
1556 * accesses, or the device is behind a reverse Express bridge. So we try
1557 * reading the dword at 0x100 which must either be 0 or a valid extended
1558 * capability header.
1559 */
1560static int pci_cfg_space_size_ext(struct pci_dev *dev)
1561{
1562 u32 status;
1563 int pos = PCI_CFG_SPACE_SIZE;
1564
1565 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1566 return PCI_CFG_SPACE_SIZE;
1567 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
1568 return PCI_CFG_SPACE_SIZE;
1569
1570 return PCI_CFG_SPACE_EXP_SIZE;
1571}
1572
1573int pci_cfg_space_size(struct pci_dev *dev)
1574{
1575 int pos;
1576 u32 status;
1577 u16 class;
1578
David Brazdil0f672f62019-12-10 10:32:29 +00001579#ifdef CONFIG_PCI_IOV
1580 /*
1581 * Per the SR-IOV specification (rev 1.1, sec 3.5), VFs are required to
1582 * implement a PCIe capability and therefore must implement extended
1583 * config space. We can skip the NO_EXTCFG test below and the
1584 * reachability/aliasing test in pci_cfg_space_size_ext() by virtue of
1585 * the fact that the SR-IOV capability on the PF resides in extended
1586 * config space and must be accessible and non-aliased to have enabled
1587 * support for this VF. This is a micro performance optimization for
1588 * systems supporting many VFs.
1589 */
1590 if (dev->is_virtfn)
1591 return PCI_CFG_SPACE_EXP_SIZE;
1592#endif
1593
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001594 if (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
1595 return PCI_CFG_SPACE_SIZE;
1596
1597 class = dev->class >> 8;
1598 if (class == PCI_CLASS_BRIDGE_HOST)
1599 return pci_cfg_space_size_ext(dev);
1600
1601 if (pci_is_pcie(dev))
1602 return pci_cfg_space_size_ext(dev);
1603
1604 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1605 if (!pos)
1606 return PCI_CFG_SPACE_SIZE;
1607
1608 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1609 if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
1610 return pci_cfg_space_size_ext(dev);
1611
1612 return PCI_CFG_SPACE_SIZE;
1613}
1614
1615static u32 pci_class(struct pci_dev *dev)
1616{
1617 u32 class;
1618
1619#ifdef CONFIG_PCI_IOV
1620 if (dev->is_virtfn)
1621 return dev->physfn->sriov->class;
1622#endif
1623 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
1624 return class;
1625}
1626
1627static void pci_subsystem_ids(struct pci_dev *dev, u16 *vendor, u16 *device)
1628{
1629#ifdef CONFIG_PCI_IOV
1630 if (dev->is_virtfn) {
1631 *vendor = dev->physfn->sriov->subsystem_vendor;
1632 *device = dev->physfn->sriov->subsystem_device;
1633 return;
1634 }
1635#endif
1636 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, vendor);
1637 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, device);
1638}
1639
1640static u8 pci_hdr_type(struct pci_dev *dev)
1641{
1642 u8 hdr_type;
1643
1644#ifdef CONFIG_PCI_IOV
1645 if (dev->is_virtfn)
1646 return dev->physfn->sriov->hdr_type;
1647#endif
1648 pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type);
1649 return hdr_type;
1650}
1651
1652#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
1653
1654static void pci_msi_setup_pci_dev(struct pci_dev *dev)
1655{
1656 /*
1657 * Disable the MSI hardware to avoid screaming interrupts
1658 * during boot. This is the power on reset default so
1659 * usually this should be a noop.
1660 */
1661 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1662 if (dev->msi_cap)
1663 pci_msi_set_enable(dev, 0);
1664
1665 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1666 if (dev->msix_cap)
1667 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1668}
1669
1670/**
1671 * pci_intx_mask_broken - Test PCI_COMMAND_INTX_DISABLE writability
1672 * @dev: PCI device
1673 *
1674 * Test whether PCI_COMMAND_INTX_DISABLE is writable for @dev. Check this
1675 * at enumeration-time to avoid modifying PCI_COMMAND at run-time.
1676 */
1677static int pci_intx_mask_broken(struct pci_dev *dev)
1678{
1679 u16 orig, toggle, new;
1680
1681 pci_read_config_word(dev, PCI_COMMAND, &orig);
1682 toggle = orig ^ PCI_COMMAND_INTX_DISABLE;
1683 pci_write_config_word(dev, PCI_COMMAND, toggle);
1684 pci_read_config_word(dev, PCI_COMMAND, &new);
1685
1686 pci_write_config_word(dev, PCI_COMMAND, orig);
1687
1688 /*
1689 * PCI_COMMAND_INTX_DISABLE was reserved and read-only prior to PCI
1690 * r2.3, so strictly speaking, a device is not *broken* if it's not
1691 * writable. But we'll live with the misnomer for now.
1692 */
1693 if (new != toggle)
1694 return 1;
1695 return 0;
1696}
1697
1698static void early_dump_pci_device(struct pci_dev *pdev)
1699{
1700 u32 value[256 / 4];
1701 int i;
1702
1703 pci_info(pdev, "config space:\n");
1704
1705 for (i = 0; i < 256; i += 4)
1706 pci_read_config_dword(pdev, i, &value[i / 4]);
1707
1708 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET, 16, 1,
1709 value, 256, false);
1710}
1711
1712/**
1713 * pci_setup_device - Fill in class and map information of a device
1714 * @dev: the device structure to fill
1715 *
1716 * Initialize the device structure with information about the device's
1717 * vendor,class,memory and IO-space addresses, IRQ lines etc.
1718 * Called at initialisation of the PCI subsystem and by CardBus services.
1719 * Returns 0 on success and negative if unknown type of device (not normal,
1720 * bridge or CardBus).
1721 */
1722int pci_setup_device(struct pci_dev *dev)
1723{
1724 u32 class;
1725 u16 cmd;
1726 u8 hdr_type;
1727 int pos = 0;
1728 struct pci_bus_region region;
1729 struct resource *res;
1730
1731 hdr_type = pci_hdr_type(dev);
1732
1733 dev->sysdata = dev->bus->sysdata;
1734 dev->dev.parent = dev->bus->bridge;
1735 dev->dev.bus = &pci_bus_type;
1736 dev->hdr_type = hdr_type & 0x7f;
1737 dev->multifunction = !!(hdr_type & 0x80);
1738 dev->error_state = pci_channel_io_normal;
1739 set_pcie_port_type(dev);
1740
1741 pci_dev_assign_slot(dev);
1742
1743 /*
1744 * Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1745 * set this higher, assuming the system even supports it.
1746 */
1747 dev->dma_mask = 0xffffffff;
1748
1749 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1750 dev->bus->number, PCI_SLOT(dev->devfn),
1751 PCI_FUNC(dev->devfn));
1752
1753 class = pci_class(dev);
1754
1755 dev->revision = class & 0xff;
1756 dev->class = class >> 8; /* upper 3 bytes */
1757
David Brazdil0f672f62019-12-10 10:32:29 +00001758 pci_info(dev, "[%04x:%04x] type %02x class %#08x\n",
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001759 dev->vendor, dev->device, dev->hdr_type, dev->class);
1760
1761 if (pci_early_dump)
1762 early_dump_pci_device(dev);
1763
1764 /* Need to have dev->class ready */
1765 dev->cfg_size = pci_cfg_space_size(dev);
1766
1767 /* Need to have dev->cfg_size ready */
1768 set_pcie_thunderbolt(dev);
1769
David Brazdil0f672f62019-12-10 10:32:29 +00001770 set_pcie_untrusted(dev);
1771
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001772 /* "Unknown power state" */
1773 dev->current_state = PCI_UNKNOWN;
1774
1775 /* Early fixups, before probing the BARs */
1776 pci_fixup_device(pci_fixup_early, dev);
1777
1778 /* Device class may be changed after fixup */
1779 class = dev->class >> 8;
1780
Olivier Deprez0e641232021-09-23 10:07:05 +02001781 if (dev->non_compliant_bars && !dev->mmio_always_on) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001782 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1783 if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
1784 pci_info(dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
1785 cmd &= ~PCI_COMMAND_IO;
1786 cmd &= ~PCI_COMMAND_MEMORY;
1787 pci_write_config_word(dev, PCI_COMMAND, cmd);
1788 }
1789 }
1790
1791 dev->broken_intx_masking = pci_intx_mask_broken(dev);
1792
1793 switch (dev->hdr_type) { /* header type */
1794 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1795 if (class == PCI_CLASS_BRIDGE_PCI)
1796 goto bad;
1797 pci_read_irq(dev);
1798 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1799
1800 pci_subsystem_ids(dev, &dev->subsystem_vendor, &dev->subsystem_device);
1801
1802 /*
1803 * Do the ugly legacy mode stuff here rather than broken chip
1804 * quirk code. Legacy mode ATA controllers have fixed
1805 * addresses. These are not always echoed in BAR0-3, and
1806 * BAR0-3 in a few cases contain junk!
1807 */
1808 if (class == PCI_CLASS_STORAGE_IDE) {
1809 u8 progif;
1810 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1811 if ((progif & 1) == 0) {
1812 region.start = 0x1F0;
1813 region.end = 0x1F7;
1814 res = &dev->resource[0];
1815 res->flags = LEGACY_IO_RESOURCE;
1816 pcibios_bus_to_resource(dev->bus, res, &region);
1817 pci_info(dev, "legacy IDE quirk: reg 0x10: %pR\n",
1818 res);
1819 region.start = 0x3F6;
1820 region.end = 0x3F6;
1821 res = &dev->resource[1];
1822 res->flags = LEGACY_IO_RESOURCE;
1823 pcibios_bus_to_resource(dev->bus, res, &region);
1824 pci_info(dev, "legacy IDE quirk: reg 0x14: %pR\n",
1825 res);
1826 }
1827 if ((progif & 4) == 0) {
1828 region.start = 0x170;
1829 region.end = 0x177;
1830 res = &dev->resource[2];
1831 res->flags = LEGACY_IO_RESOURCE;
1832 pcibios_bus_to_resource(dev->bus, res, &region);
1833 pci_info(dev, "legacy IDE quirk: reg 0x18: %pR\n",
1834 res);
1835 region.start = 0x376;
1836 region.end = 0x376;
1837 res = &dev->resource[3];
1838 res->flags = LEGACY_IO_RESOURCE;
1839 pcibios_bus_to_resource(dev->bus, res, &region);
1840 pci_info(dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1841 res);
1842 }
1843 }
1844 break;
1845
1846 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001847 /*
1848 * The PCI-to-PCI bridge spec requires that subtractive
1849 * decoding (i.e. transparent) bridge must have programming
1850 * interface code of 0x01.
1851 */
1852 pci_read_irq(dev);
1853 dev->transparent = ((dev->class & 0xff) == 1);
1854 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
David Brazdil0f672f62019-12-10 10:32:29 +00001855 pci_read_bridge_windows(dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001856 set_pcie_hotplug_bridge(dev);
1857 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1858 if (pos) {
1859 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1860 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1861 }
1862 break;
1863
1864 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1865 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1866 goto bad;
1867 pci_read_irq(dev);
1868 pci_read_bases(dev, 1, 0);
1869 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1870 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1871 break;
1872
1873 default: /* unknown header */
1874 pci_err(dev, "unknown header type %02x, ignoring device\n",
1875 dev->hdr_type);
1876 return -EIO;
1877
1878 bad:
1879 pci_err(dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1880 dev->class, dev->hdr_type);
1881 dev->class = PCI_CLASS_NOT_DEFINED << 8;
1882 }
1883
1884 /* We found a fine healthy device, go go go... */
1885 return 0;
1886}
1887
1888static void pci_configure_mps(struct pci_dev *dev)
1889{
1890 struct pci_dev *bridge = pci_upstream_bridge(dev);
1891 int mps, mpss, p_mps, rc;
1892
Olivier Deprez0e641232021-09-23 10:07:05 +02001893 if (!pci_is_pcie(dev))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001894 return;
1895
1896 /* MPS and MRRS fields are of type 'RsvdP' for VFs, short-circuit out */
1897 if (dev->is_virtfn)
1898 return;
1899
Olivier Deprez0e641232021-09-23 10:07:05 +02001900 /*
1901 * For Root Complex Integrated Endpoints, program the maximum
1902 * supported value unless limited by the PCIE_BUS_PEER2PEER case.
1903 */
1904 if (pci_pcie_type(dev) == PCI_EXP_TYPE_RC_END) {
1905 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1906 mps = 128;
1907 else
1908 mps = 128 << dev->pcie_mpss;
1909 rc = pcie_set_mps(dev, mps);
1910 if (rc) {
1911 pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1912 mps);
1913 }
1914 return;
1915 }
1916
1917 if (!bridge || !pci_is_pcie(bridge))
1918 return;
1919
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001920 mps = pcie_get_mps(dev);
1921 p_mps = pcie_get_mps(bridge);
1922
1923 if (mps == p_mps)
1924 return;
1925
1926 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1927 pci_warn(dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1928 mps, pci_name(bridge), p_mps);
1929 return;
1930 }
1931
1932 /*
1933 * Fancier MPS configuration is done later by
1934 * pcie_bus_configure_settings()
1935 */
1936 if (pcie_bus_config != PCIE_BUS_DEFAULT)
1937 return;
1938
1939 mpss = 128 << dev->pcie_mpss;
1940 if (mpss < p_mps && pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT) {
1941 pcie_set_mps(bridge, mpss);
1942 pci_info(dev, "Upstream bridge's Max Payload Size set to %d (was %d, max %d)\n",
1943 mpss, p_mps, 128 << bridge->pcie_mpss);
1944 p_mps = pcie_get_mps(bridge);
1945 }
1946
1947 rc = pcie_set_mps(dev, p_mps);
1948 if (rc) {
1949 pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1950 p_mps);
1951 return;
1952 }
1953
1954 pci_info(dev, "Max Payload Size set to %d (was %d, max %d)\n",
1955 p_mps, mps, mpss);
1956}
1957
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001958int pci_configure_extended_tags(struct pci_dev *dev, void *ign)
1959{
1960 struct pci_host_bridge *host;
1961 u32 cap;
1962 u16 ctl;
1963 int ret;
1964
1965 if (!pci_is_pcie(dev))
1966 return 0;
1967
1968 ret = pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
1969 if (ret)
1970 return 0;
1971
1972 if (!(cap & PCI_EXP_DEVCAP_EXT_TAG))
1973 return 0;
1974
1975 ret = pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
1976 if (ret)
1977 return 0;
1978
1979 host = pci_find_host_bridge(dev->bus);
1980 if (!host)
1981 return 0;
1982
1983 /*
1984 * If some device in the hierarchy doesn't handle Extended Tags
1985 * correctly, make sure they're disabled.
1986 */
1987 if (host->no_ext_tags) {
1988 if (ctl & PCI_EXP_DEVCTL_EXT_TAG) {
1989 pci_info(dev, "disabling Extended Tags\n");
1990 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
1991 PCI_EXP_DEVCTL_EXT_TAG);
1992 }
1993 return 0;
1994 }
1995
1996 if (!(ctl & PCI_EXP_DEVCTL_EXT_TAG)) {
1997 pci_info(dev, "enabling Extended Tags\n");
1998 pcie_capability_set_word(dev, PCI_EXP_DEVCTL,
1999 PCI_EXP_DEVCTL_EXT_TAG);
2000 }
2001 return 0;
2002}
2003
2004/**
2005 * pcie_relaxed_ordering_enabled - Probe for PCIe relaxed ordering enable
2006 * @dev: PCI device to query
2007 *
2008 * Returns true if the device has enabled relaxed ordering attribute.
2009 */
2010bool pcie_relaxed_ordering_enabled(struct pci_dev *dev)
2011{
2012 u16 v;
2013
2014 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &v);
2015
2016 return !!(v & PCI_EXP_DEVCTL_RELAX_EN);
2017}
2018EXPORT_SYMBOL(pcie_relaxed_ordering_enabled);
2019
2020static void pci_configure_relaxed_ordering(struct pci_dev *dev)
2021{
2022 struct pci_dev *root;
2023
2024 /* PCI_EXP_DEVICE_RELAX_EN is RsvdP in VFs */
2025 if (dev->is_virtfn)
2026 return;
2027
2028 if (!pcie_relaxed_ordering_enabled(dev))
2029 return;
2030
2031 /*
2032 * For now, we only deal with Relaxed Ordering issues with Root
2033 * Ports. Peer-to-Peer DMA is another can of worms.
2034 */
2035 root = pci_find_pcie_root_port(dev);
2036 if (!root)
2037 return;
2038
2039 if (root->dev_flags & PCI_DEV_FLAGS_NO_RELAXED_ORDERING) {
2040 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
2041 PCI_EXP_DEVCTL_RELAX_EN);
2042 pci_info(dev, "Relaxed Ordering disabled because the Root Port didn't support it\n");
2043 }
2044}
2045
2046static void pci_configure_ltr(struct pci_dev *dev)
2047{
2048#ifdef CONFIG_PCIEASPM
2049 struct pci_host_bridge *host = pci_find_host_bridge(dev->bus);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002050 struct pci_dev *bridge;
David Brazdil0f672f62019-12-10 10:32:29 +00002051 u32 cap, ctl;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002052
2053 if (!pci_is_pcie(dev))
2054 return;
2055
2056 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2057 if (!(cap & PCI_EXP_DEVCAP2_LTR))
2058 return;
2059
David Brazdil0f672f62019-12-10 10:32:29 +00002060 pcie_capability_read_dword(dev, PCI_EXP_DEVCTL2, &ctl);
2061 if (ctl & PCI_EXP_DEVCTL2_LTR_EN) {
2062 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) {
2063 dev->ltr_path = 1;
2064 return;
2065 }
2066
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002067 bridge = pci_upstream_bridge(dev);
2068 if (bridge && bridge->ltr_path)
2069 dev->ltr_path = 1;
David Brazdil0f672f62019-12-10 10:32:29 +00002070
2071 return;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002072 }
2073
David Brazdil0f672f62019-12-10 10:32:29 +00002074 if (!host->native_ltr)
2075 return;
2076
2077 /*
2078 * Software must not enable LTR in an Endpoint unless the Root
2079 * Complex and all intermediate Switches indicate support for LTR.
2080 * PCIe r4.0, sec 6.18.
2081 */
2082 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT ||
2083 ((bridge = pci_upstream_bridge(dev)) &&
2084 bridge->ltr_path)) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002085 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
2086 PCI_EXP_DEVCTL2_LTR_EN);
David Brazdil0f672f62019-12-10 10:32:29 +00002087 dev->ltr_path = 1;
2088 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002089#endif
2090}
2091
2092static void pci_configure_eetlp_prefix(struct pci_dev *dev)
2093{
2094#ifdef CONFIG_PCI_PASID
2095 struct pci_dev *bridge;
2096 int pcie_type;
2097 u32 cap;
2098
2099 if (!pci_is_pcie(dev))
2100 return;
2101
2102 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2103 if (!(cap & PCI_EXP_DEVCAP2_EE_PREFIX))
2104 return;
2105
2106 pcie_type = pci_pcie_type(dev);
2107 if (pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
2108 pcie_type == PCI_EXP_TYPE_RC_END)
2109 dev->eetlp_prefix_path = 1;
2110 else {
2111 bridge = pci_upstream_bridge(dev);
2112 if (bridge && bridge->eetlp_prefix_path)
2113 dev->eetlp_prefix_path = 1;
2114 }
2115#endif
2116}
2117
David Brazdil0f672f62019-12-10 10:32:29 +00002118static void pci_configure_serr(struct pci_dev *dev)
2119{
2120 u16 control;
2121
2122 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
2123
2124 /*
2125 * A bridge will not forward ERR_ messages coming from an
2126 * endpoint unless SERR# forwarding is enabled.
2127 */
2128 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &control);
2129 if (!(control & PCI_BRIDGE_CTL_SERR)) {
2130 control |= PCI_BRIDGE_CTL_SERR;
2131 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, control);
2132 }
2133 }
2134}
2135
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002136static void pci_configure_device(struct pci_dev *dev)
2137{
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002138 pci_configure_mps(dev);
2139 pci_configure_extended_tags(dev, NULL);
2140 pci_configure_relaxed_ordering(dev);
2141 pci_configure_ltr(dev);
2142 pci_configure_eetlp_prefix(dev);
David Brazdil0f672f62019-12-10 10:32:29 +00002143 pci_configure_serr(dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002144
David Brazdil0f672f62019-12-10 10:32:29 +00002145 pci_acpi_program_hp_params(dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002146}
2147
2148static void pci_release_capabilities(struct pci_dev *dev)
2149{
2150 pci_aer_exit(dev);
2151 pci_vpd_release(dev);
2152 pci_iov_release(dev);
2153 pci_free_cap_save_buffers(dev);
2154}
2155
2156/**
2157 * pci_release_dev - Free a PCI device structure when all users of it are
2158 * finished
2159 * @dev: device that's been disconnected
2160 *
2161 * Will be called only by the device core when all users of this PCI device are
2162 * done.
2163 */
2164static void pci_release_dev(struct device *dev)
2165{
2166 struct pci_dev *pci_dev;
2167
2168 pci_dev = to_pci_dev(dev);
2169 pci_release_capabilities(pci_dev);
2170 pci_release_of_node(pci_dev);
2171 pcibios_release_device(pci_dev);
2172 pci_bus_put(pci_dev->bus);
2173 kfree(pci_dev->driver_override);
David Brazdil0f672f62019-12-10 10:32:29 +00002174 bitmap_free(pci_dev->dma_alias_mask);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002175 kfree(pci_dev);
2176}
2177
2178struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
2179{
2180 struct pci_dev *dev;
2181
2182 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
2183 if (!dev)
2184 return NULL;
2185
2186 INIT_LIST_HEAD(&dev->bus_list);
2187 dev->dev.type = &pci_dev_type;
2188 dev->bus = pci_bus_get(bus);
2189
2190 return dev;
2191}
2192EXPORT_SYMBOL(pci_alloc_dev);
2193
2194static bool pci_bus_crs_vendor_id(u32 l)
2195{
2196 return (l & 0xffff) == 0x0001;
2197}
2198
2199static bool pci_bus_wait_crs(struct pci_bus *bus, int devfn, u32 *l,
2200 int timeout)
2201{
2202 int delay = 1;
2203
2204 if (!pci_bus_crs_vendor_id(*l))
2205 return true; /* not a CRS completion */
2206
2207 if (!timeout)
2208 return false; /* CRS, but caller doesn't want to wait */
2209
2210 /*
2211 * We got the reserved Vendor ID that indicates a completion with
2212 * Configuration Request Retry Status (CRS). Retry until we get a
2213 * valid Vendor ID or we time out.
2214 */
2215 while (pci_bus_crs_vendor_id(*l)) {
2216 if (delay > timeout) {
2217 pr_warn("pci %04x:%02x:%02x.%d: not ready after %dms; giving up\n",
2218 pci_domain_nr(bus), bus->number,
2219 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2220
2221 return false;
2222 }
2223 if (delay >= 1000)
2224 pr_info("pci %04x:%02x:%02x.%d: not ready after %dms; waiting\n",
2225 pci_domain_nr(bus), bus->number,
2226 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2227
2228 msleep(delay);
2229 delay *= 2;
2230
2231 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2232 return false;
2233 }
2234
2235 if (delay >= 1000)
2236 pr_info("pci %04x:%02x:%02x.%d: ready after %dms\n",
2237 pci_domain_nr(bus), bus->number,
2238 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2239
2240 return true;
2241}
2242
2243bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2244 int timeout)
2245{
2246 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2247 return false;
2248
2249 /* Some broken boards return 0 or ~0 if a slot is empty: */
2250 if (*l == 0xffffffff || *l == 0x00000000 ||
2251 *l == 0x0000ffff || *l == 0xffff0000)
2252 return false;
2253
2254 if (pci_bus_crs_vendor_id(*l))
2255 return pci_bus_wait_crs(bus, devfn, l, timeout);
2256
2257 return true;
2258}
2259
2260bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2261 int timeout)
2262{
2263#ifdef CONFIG_PCI_QUIRKS
2264 struct pci_dev *bridge = bus->self;
2265
2266 /*
2267 * Certain IDT switches have an issue where they improperly trigger
2268 * ACS Source Validation errors on completions for config reads.
2269 */
2270 if (bridge && bridge->vendor == PCI_VENDOR_ID_IDT &&
2271 bridge->device == 0x80b5)
2272 return pci_idt_bus_quirk(bus, devfn, l, timeout);
2273#endif
2274
2275 return pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
2276}
2277EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
2278
2279/*
2280 * Read the config data for a PCI device, sanity-check it,
2281 * and fill in the dev structure.
2282 */
2283static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
2284{
2285 struct pci_dev *dev;
2286 u32 l;
2287
2288 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
2289 return NULL;
2290
2291 dev = pci_alloc_dev(bus);
2292 if (!dev)
2293 return NULL;
2294
2295 dev->devfn = devfn;
2296 dev->vendor = l & 0xffff;
2297 dev->device = (l >> 16) & 0xffff;
2298
2299 pci_set_of_node(dev);
2300
2301 if (pci_setup_device(dev)) {
Olivier Deprez0e641232021-09-23 10:07:05 +02002302 pci_release_of_node(dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002303 pci_bus_put(dev->bus);
2304 kfree(dev);
2305 return NULL;
2306 }
2307
2308 return dev;
2309}
2310
David Brazdil0f672f62019-12-10 10:32:29 +00002311void pcie_report_downtraining(struct pci_dev *dev)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002312{
2313 if (!pci_is_pcie(dev))
2314 return;
2315
2316 /* Look from the device up to avoid downstream ports with no devices */
2317 if ((pci_pcie_type(dev) != PCI_EXP_TYPE_ENDPOINT) &&
2318 (pci_pcie_type(dev) != PCI_EXP_TYPE_LEG_END) &&
2319 (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM))
2320 return;
2321
2322 /* Multi-function PCIe devices share the same link/status */
2323 if (PCI_FUNC(dev->devfn) != 0 || dev->is_virtfn)
2324 return;
2325
2326 /* Print link status only if the device is constrained by the fabric */
2327 __pcie_print_link_status(dev, false);
2328}
2329
2330static void pci_init_capabilities(struct pci_dev *dev)
2331{
2332 /* Enhanced Allocation */
2333 pci_ea_init(dev);
2334
2335 /* Setup MSI caps & disable MSI/MSI-X interrupts */
2336 pci_msi_setup_pci_dev(dev);
2337
2338 /* Buffers for saving PCIe and PCI-X capabilities */
2339 pci_allocate_cap_save_buffers(dev);
2340
2341 /* Power Management */
2342 pci_pm_init(dev);
2343
2344 /* Vital Product Data */
2345 pci_vpd_init(dev);
2346
2347 /* Alternative Routing-ID Forwarding */
2348 pci_configure_ari(dev);
2349
2350 /* Single Root I/O Virtualization */
2351 pci_iov_init(dev);
2352
2353 /* Address Translation Services */
2354 pci_ats_init(dev);
2355
2356 /* Enable ACS P2P upstream forwarding */
2357 pci_enable_acs(dev);
2358
2359 /* Precision Time Measurement */
2360 pci_ptm_init(dev);
2361
2362 /* Advanced Error Reporting */
2363 pci_aer_init(dev);
2364
2365 pcie_report_downtraining(dev);
2366
2367 if (pci_probe_reset_function(dev) == 0)
2368 dev->reset_fn = 1;
2369}
2370
2371/*
2372 * This is the equivalent of pci_host_bridge_msi_domain() that acts on
2373 * devices. Firmware interfaces that can select the MSI domain on a
2374 * per-device basis should be called from here.
2375 */
2376static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
2377{
2378 struct irq_domain *d;
2379
2380 /*
2381 * If a domain has been set through the pcibios_add_device()
2382 * callback, then this is the one (platform code knows best).
2383 */
2384 d = dev_get_msi_domain(&dev->dev);
2385 if (d)
2386 return d;
2387
2388 /*
2389 * Let's see if we have a firmware interface able to provide
2390 * the domain.
2391 */
2392 d = pci_msi_get_device_domain(dev);
2393 if (d)
2394 return d;
2395
2396 return NULL;
2397}
2398
2399static void pci_set_msi_domain(struct pci_dev *dev)
2400{
2401 struct irq_domain *d;
2402
2403 /*
2404 * If the platform or firmware interfaces cannot supply a
2405 * device-specific MSI domain, then inherit the default domain
2406 * from the host bridge itself.
2407 */
2408 d = pci_dev_msi_domain(dev);
2409 if (!d)
2410 d = dev_get_msi_domain(&dev->bus->dev);
2411
2412 dev_set_msi_domain(&dev->dev, d);
2413}
2414
2415void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
2416{
2417 int ret;
2418
2419 pci_configure_device(dev);
2420
2421 device_initialize(&dev->dev);
2422 dev->dev.release = pci_release_dev;
2423
2424 set_dev_node(&dev->dev, pcibus_to_node(bus));
2425 dev->dev.dma_mask = &dev->dma_mask;
2426 dev->dev.dma_parms = &dev->dma_parms;
2427 dev->dev.coherent_dma_mask = 0xffffffffull;
2428
David Brazdil0f672f62019-12-10 10:32:29 +00002429 dma_set_max_seg_size(&dev->dev, 65536);
2430 dma_set_seg_boundary(&dev->dev, 0xffffffff);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002431
2432 /* Fix up broken headers */
2433 pci_fixup_device(pci_fixup_header, dev);
2434
2435 /* Moved out from quirk header fixup code */
2436 pci_reassigndev_resource_alignment(dev);
2437
2438 /* Clear the state_saved flag */
2439 dev->state_saved = false;
2440
2441 /* Initialize various capabilities */
2442 pci_init_capabilities(dev);
2443
2444 /*
2445 * Add the device to our list of discovered devices
2446 * and the bus list for fixup functions, etc.
2447 */
2448 down_write(&pci_bus_sem);
2449 list_add_tail(&dev->bus_list, &bus->devices);
2450 up_write(&pci_bus_sem);
2451
2452 ret = pcibios_add_device(dev);
2453 WARN_ON(ret < 0);
2454
2455 /* Set up MSI IRQ domain */
2456 pci_set_msi_domain(dev);
2457
2458 /* Notifier could use PCI capabilities */
2459 dev->match_driver = false;
2460 ret = device_add(&dev->dev);
2461 WARN_ON(ret < 0);
2462}
2463
2464struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
2465{
2466 struct pci_dev *dev;
2467
2468 dev = pci_get_slot(bus, devfn);
2469 if (dev) {
2470 pci_dev_put(dev);
2471 return dev;
2472 }
2473
2474 dev = pci_scan_device(bus, devfn);
2475 if (!dev)
2476 return NULL;
2477
2478 pci_device_add(dev, bus);
2479
2480 return dev;
2481}
2482EXPORT_SYMBOL(pci_scan_single_device);
2483
2484static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
2485{
2486 int pos;
2487 u16 cap = 0;
2488 unsigned next_fn;
2489
2490 if (pci_ari_enabled(bus)) {
2491 if (!dev)
2492 return 0;
2493 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
2494 if (!pos)
2495 return 0;
2496
2497 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
2498 next_fn = PCI_ARI_CAP_NFN(cap);
2499 if (next_fn <= fn)
2500 return 0; /* protect against malformed list */
2501
2502 return next_fn;
2503 }
2504
2505 /* dev may be NULL for non-contiguous multifunction devices */
2506 if (!dev || dev->multifunction)
2507 return (fn + 1) % 8;
2508
2509 return 0;
2510}
2511
2512static int only_one_child(struct pci_bus *bus)
2513{
2514 struct pci_dev *bridge = bus->self;
2515
2516 /*
2517 * Systems with unusual topologies set PCI_SCAN_ALL_PCIE_DEVS so
2518 * we scan for all possible devices, not just Device 0.
2519 */
2520 if (pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
2521 return 0;
2522
2523 /*
2524 * A PCIe Downstream Port normally leads to a Link with only Device
2525 * 0 on it (PCIe spec r3.1, sec 7.3.1). As an optimization, scan
2526 * only for Device 0 in that situation.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002527 */
David Brazdil0f672f62019-12-10 10:32:29 +00002528 if (bridge && pci_is_pcie(bridge) && pcie_downstream_port(bridge))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002529 return 1;
2530
2531 return 0;
2532}
2533
2534/**
2535 * pci_scan_slot - Scan a PCI slot on a bus for devices
2536 * @bus: PCI bus to scan
2537 * @devfn: slot number to scan (must have zero function)
2538 *
2539 * Scan a PCI slot on the specified PCI bus for devices, adding
2540 * discovered devices to the @bus->devices list. New devices
2541 * will not have is_added set.
2542 *
2543 * Returns the number of new devices found.
2544 */
2545int pci_scan_slot(struct pci_bus *bus, int devfn)
2546{
2547 unsigned fn, nr = 0;
2548 struct pci_dev *dev;
2549
2550 if (only_one_child(bus) && (devfn > 0))
2551 return 0; /* Already scanned the entire slot */
2552
2553 dev = pci_scan_single_device(bus, devfn);
2554 if (!dev)
2555 return 0;
2556 if (!pci_dev_is_added(dev))
2557 nr++;
2558
2559 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
2560 dev = pci_scan_single_device(bus, devfn + fn);
2561 if (dev) {
2562 if (!pci_dev_is_added(dev))
2563 nr++;
2564 dev->multifunction = 1;
2565 }
2566 }
2567
2568 /* Only one slot has PCIe device */
2569 if (bus->self && nr)
2570 pcie_aspm_init_link_state(bus->self);
2571
2572 return nr;
2573}
2574EXPORT_SYMBOL(pci_scan_slot);
2575
2576static int pcie_find_smpss(struct pci_dev *dev, void *data)
2577{
2578 u8 *smpss = data;
2579
2580 if (!pci_is_pcie(dev))
2581 return 0;
2582
2583 /*
2584 * We don't have a way to change MPS settings on devices that have
2585 * drivers attached. A hot-added device might support only the minimum
2586 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
2587 * where devices may be hot-added, we limit the fabric MPS to 128 so
2588 * hot-added devices will work correctly.
2589 *
2590 * However, if we hot-add a device to a slot directly below a Root
2591 * Port, it's impossible for there to be other existing devices below
2592 * the port. We don't limit the MPS in this case because we can
2593 * reconfigure MPS on both the Root Port and the hot-added device,
2594 * and there are no other devices involved.
2595 *
2596 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
2597 */
2598 if (dev->is_hotplug_bridge &&
2599 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
2600 *smpss = 0;
2601
2602 if (*smpss > dev->pcie_mpss)
2603 *smpss = dev->pcie_mpss;
2604
2605 return 0;
2606}
2607
2608static void pcie_write_mps(struct pci_dev *dev, int mps)
2609{
2610 int rc;
2611
2612 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
2613 mps = 128 << dev->pcie_mpss;
2614
2615 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
2616 dev->bus->self)
2617
2618 /*
2619 * For "Performance", the assumption is made that
2620 * downstream communication will never be larger than
2621 * the MRRS. So, the MPS only needs to be configured
2622 * for the upstream communication. This being the case,
2623 * walk from the top down and set the MPS of the child
2624 * to that of the parent bus.
2625 *
2626 * Configure the device MPS with the smaller of the
2627 * device MPSS or the bridge MPS (which is assumed to be
2628 * properly configured at this point to the largest
2629 * allowable MPS based on its parent bus).
2630 */
2631 mps = min(mps, pcie_get_mps(dev->bus->self));
2632 }
2633
2634 rc = pcie_set_mps(dev, mps);
2635 if (rc)
2636 pci_err(dev, "Failed attempting to set the MPS\n");
2637}
2638
2639static void pcie_write_mrrs(struct pci_dev *dev)
2640{
2641 int rc, mrrs;
2642
2643 /*
2644 * In the "safe" case, do not configure the MRRS. There appear to be
2645 * issues with setting MRRS to 0 on a number of devices.
2646 */
2647 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
2648 return;
2649
2650 /*
2651 * For max performance, the MRRS must be set to the largest supported
2652 * value. However, it cannot be configured larger than the MPS the
2653 * device or the bus can support. This should already be properly
2654 * configured by a prior call to pcie_write_mps().
2655 */
2656 mrrs = pcie_get_mps(dev);
2657
2658 /*
2659 * MRRS is a R/W register. Invalid values can be written, but a
2660 * subsequent read will verify if the value is acceptable or not.
2661 * If the MRRS value provided is not acceptable (e.g., too large),
2662 * shrink the value until it is acceptable to the HW.
2663 */
2664 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
2665 rc = pcie_set_readrq(dev, mrrs);
2666 if (!rc)
2667 break;
2668
2669 pci_warn(dev, "Failed attempting to set the MRRS\n");
2670 mrrs /= 2;
2671 }
2672
2673 if (mrrs < 128)
2674 pci_err(dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
2675}
2676
2677static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
2678{
2679 int mps, orig_mps;
2680
2681 if (!pci_is_pcie(dev))
2682 return 0;
2683
2684 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2685 pcie_bus_config == PCIE_BUS_DEFAULT)
2686 return 0;
2687
2688 mps = 128 << *(u8 *)data;
2689 orig_mps = pcie_get_mps(dev);
2690
2691 pcie_write_mps(dev, mps);
2692 pcie_write_mrrs(dev);
2693
2694 pci_info(dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
2695 pcie_get_mps(dev), 128 << dev->pcie_mpss,
2696 orig_mps, pcie_get_readrq(dev));
2697
2698 return 0;
2699}
2700
2701/*
2702 * pcie_bus_configure_settings() requires that pci_walk_bus work in a top-down,
2703 * parents then children fashion. If this changes, then this code will not
2704 * work as designed.
2705 */
2706void pcie_bus_configure_settings(struct pci_bus *bus)
2707{
2708 u8 smpss = 0;
2709
2710 if (!bus->self)
2711 return;
2712
2713 if (!pci_is_pcie(bus->self))
2714 return;
2715
2716 /*
2717 * FIXME - Peer to peer DMA is possible, though the endpoint would need
2718 * to be aware of the MPS of the destination. To work around this,
2719 * simply force the MPS of the entire system to the smallest possible.
2720 */
2721 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2722 smpss = 0;
2723
2724 if (pcie_bus_config == PCIE_BUS_SAFE) {
2725 smpss = bus->self->pcie_mpss;
2726
2727 pcie_find_smpss(bus->self, &smpss);
2728 pci_walk_bus(bus, pcie_find_smpss, &smpss);
2729 }
2730
2731 pcie_bus_configure_set(bus->self, &smpss);
2732 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2733}
2734EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
2735
2736/*
2737 * Called after each bus is probed, but before its children are examined. This
2738 * is marked as __weak because multiple architectures define it.
2739 */
2740void __weak pcibios_fixup_bus(struct pci_bus *bus)
2741{
2742 /* nothing to do, expected to be removed in the future */
2743}
2744
2745/**
2746 * pci_scan_child_bus_extend() - Scan devices below a bus
2747 * @bus: Bus to scan for devices
2748 * @available_buses: Total number of buses available (%0 does not try to
2749 * extend beyond the minimal)
2750 *
2751 * Scans devices below @bus including subordinate buses. Returns new
2752 * subordinate number including all the found devices. Passing
2753 * @available_buses causes the remaining bus space to be distributed
2754 * equally between hotplug-capable bridges to allow future extension of the
2755 * hierarchy.
2756 */
2757static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
2758 unsigned int available_buses)
2759{
2760 unsigned int used_buses, normal_bridges = 0, hotplug_bridges = 0;
2761 unsigned int start = bus->busn_res.start;
2762 unsigned int devfn, fn, cmax, max = start;
2763 struct pci_dev *dev;
2764 int nr_devs;
2765
2766 dev_dbg(&bus->dev, "scanning bus\n");
2767
2768 /* Go find them, Rover! */
2769 for (devfn = 0; devfn < 256; devfn += 8) {
2770 nr_devs = pci_scan_slot(bus, devfn);
2771
2772 /*
2773 * The Jailhouse hypervisor may pass individual functions of a
2774 * multi-function device to a guest without passing function 0.
2775 * Look for them as well.
2776 */
2777 if (jailhouse_paravirt() && nr_devs == 0) {
2778 for (fn = 1; fn < 8; fn++) {
2779 dev = pci_scan_single_device(bus, devfn + fn);
2780 if (dev)
2781 dev->multifunction = 1;
2782 }
2783 }
2784 }
2785
2786 /* Reserve buses for SR-IOV capability */
2787 used_buses = pci_iov_bus_range(bus);
2788 max += used_buses;
2789
2790 /*
2791 * After performing arch-dependent fixup of the bus, look behind
2792 * all PCI-to-PCI bridges on this bus.
2793 */
2794 if (!bus->is_added) {
2795 dev_dbg(&bus->dev, "fixups for bus\n");
2796 pcibios_fixup_bus(bus);
2797 bus->is_added = 1;
2798 }
2799
2800 /*
2801 * Calculate how many hotplug bridges and normal bridges there
2802 * are on this bus. We will distribute the additional available
2803 * buses between hotplug bridges.
2804 */
2805 for_each_pci_bridge(dev, bus) {
2806 if (dev->is_hotplug_bridge)
2807 hotplug_bridges++;
2808 else
2809 normal_bridges++;
2810 }
2811
2812 /*
2813 * Scan bridges that are already configured. We don't touch them
2814 * unless they are misconfigured (which will be done in the second
2815 * scan below).
2816 */
2817 for_each_pci_bridge(dev, bus) {
2818 cmax = max;
2819 max = pci_scan_bridge_extend(bus, dev, max, 0, 0);
2820
2821 /*
2822 * Reserve one bus for each bridge now to avoid extending
2823 * hotplug bridges too much during the second scan below.
2824 */
2825 used_buses++;
2826 if (cmax - max > 1)
2827 used_buses += cmax - max - 1;
2828 }
2829
2830 /* Scan bridges that need to be reconfigured */
2831 for_each_pci_bridge(dev, bus) {
2832 unsigned int buses = 0;
2833
2834 if (!hotplug_bridges && normal_bridges == 1) {
2835
2836 /*
2837 * There is only one bridge on the bus (upstream
2838 * port) so it gets all available buses which it
2839 * can then distribute to the possible hotplug
2840 * bridges below.
2841 */
2842 buses = available_buses;
2843 } else if (dev->is_hotplug_bridge) {
2844
2845 /*
2846 * Distribute the extra buses between hotplug
2847 * bridges if any.
2848 */
2849 buses = available_buses / hotplug_bridges;
2850 buses = min(buses, available_buses - used_buses + 1);
2851 }
2852
2853 cmax = max;
2854 max = pci_scan_bridge_extend(bus, dev, cmax, buses, 1);
2855 /* One bus is already accounted so don't add it again */
2856 if (max - cmax > 1)
2857 used_buses += max - cmax - 1;
2858 }
2859
2860 /*
2861 * Make sure a hotplug bridge has at least the minimum requested
2862 * number of buses but allow it to grow up to the maximum available
2863 * bus number of there is room.
2864 */
2865 if (bus->self && bus->self->is_hotplug_bridge) {
2866 used_buses = max_t(unsigned int, available_buses,
2867 pci_hotplug_bus_size - 1);
2868 if (max - start < used_buses) {
2869 max = start + used_buses;
2870
2871 /* Do not allocate more buses than we have room left */
2872 if (max > bus->busn_res.end)
2873 max = bus->busn_res.end;
2874
2875 dev_dbg(&bus->dev, "%pR extended by %#02x\n",
2876 &bus->busn_res, max - start);
2877 }
2878 }
2879
2880 /*
2881 * We've scanned the bus and so we know all about what's on
2882 * the other side of any bridges that may be on this bus plus
2883 * any devices.
2884 *
2885 * Return how far we've got finding sub-buses.
2886 */
2887 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
2888 return max;
2889}
2890
2891/**
2892 * pci_scan_child_bus() - Scan devices below a bus
2893 * @bus: Bus to scan for devices
2894 *
2895 * Scans devices below @bus including subordinate buses. Returns new
2896 * subordinate number including all the found devices.
2897 */
2898unsigned int pci_scan_child_bus(struct pci_bus *bus)
2899{
2900 return pci_scan_child_bus_extend(bus, 0);
2901}
2902EXPORT_SYMBOL_GPL(pci_scan_child_bus);
2903
2904/**
2905 * pcibios_root_bridge_prepare - Platform-specific host bridge setup
2906 * @bridge: Host bridge to set up
2907 *
2908 * Default empty implementation. Replace with an architecture-specific setup
2909 * routine, if necessary.
2910 */
2911int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
2912{
2913 return 0;
2914}
2915
2916void __weak pcibios_add_bus(struct pci_bus *bus)
2917{
2918}
2919
2920void __weak pcibios_remove_bus(struct pci_bus *bus)
2921{
2922}
2923
2924struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2925 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2926{
2927 int error;
2928 struct pci_host_bridge *bridge;
2929
2930 bridge = pci_alloc_host_bridge(0);
2931 if (!bridge)
2932 return NULL;
2933
2934 bridge->dev.parent = parent;
2935
2936 list_splice_init(resources, &bridge->windows);
2937 bridge->sysdata = sysdata;
2938 bridge->busnr = bus;
2939 bridge->ops = ops;
2940
2941 error = pci_register_host_bridge(bridge);
2942 if (error < 0)
2943 goto err_out;
2944
2945 return bridge->bus;
2946
2947err_out:
2948 kfree(bridge);
2949 return NULL;
2950}
2951EXPORT_SYMBOL_GPL(pci_create_root_bus);
2952
2953int pci_host_probe(struct pci_host_bridge *bridge)
2954{
2955 struct pci_bus *bus, *child;
2956 int ret;
2957
2958 ret = pci_scan_root_bus_bridge(bridge);
2959 if (ret < 0) {
2960 dev_err(bridge->dev.parent, "Scanning root bridge failed");
2961 return ret;
2962 }
2963
2964 bus = bridge->bus;
2965
2966 /*
2967 * We insert PCI resources into the iomem_resource and
2968 * ioport_resource trees in either pci_bus_claim_resources()
2969 * or pci_bus_assign_resources().
2970 */
2971 if (pci_has_flag(PCI_PROBE_ONLY)) {
2972 pci_bus_claim_resources(bus);
2973 } else {
2974 pci_bus_size_bridges(bus);
2975 pci_bus_assign_resources(bus);
2976
2977 list_for_each_entry(child, &bus->children, node)
2978 pcie_bus_configure_settings(child);
2979 }
2980
2981 pci_bus_add_devices(bus);
2982 return 0;
2983}
2984EXPORT_SYMBOL_GPL(pci_host_probe);
2985
2986int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2987{
2988 struct resource *res = &b->busn_res;
2989 struct resource *parent_res, *conflict;
2990
2991 res->start = bus;
2992 res->end = bus_max;
2993 res->flags = IORESOURCE_BUS;
2994
2995 if (!pci_is_root_bus(b))
2996 parent_res = &b->parent->busn_res;
2997 else {
2998 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2999 res->flags |= IORESOURCE_PCI_FIXED;
3000 }
3001
3002 conflict = request_resource_conflict(parent_res, res);
3003
3004 if (conflict)
David Brazdil0f672f62019-12-10 10:32:29 +00003005 dev_info(&b->dev,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003006 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
3007 res, pci_is_root_bus(b) ? "domain " : "",
3008 parent_res, conflict->name, conflict);
3009
3010 return conflict == NULL;
3011}
3012
3013int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
3014{
3015 struct resource *res = &b->busn_res;
3016 struct resource old_res = *res;
3017 resource_size_t size;
3018 int ret;
3019
3020 if (res->start > bus_max)
3021 return -EINVAL;
3022
3023 size = bus_max - res->start + 1;
3024 ret = adjust_resource(res, res->start, size);
David Brazdil0f672f62019-12-10 10:32:29 +00003025 dev_info(&b->dev, "busn_res: %pR end %s updated to %02x\n",
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003026 &old_res, ret ? "can not be" : "is", bus_max);
3027
3028 if (!ret && !res->parent)
3029 pci_bus_insert_busn_res(b, res->start, res->end);
3030
3031 return ret;
3032}
3033
3034void pci_bus_release_busn_res(struct pci_bus *b)
3035{
3036 struct resource *res = &b->busn_res;
3037 int ret;
3038
3039 if (!res->flags || !res->parent)
3040 return;
3041
3042 ret = release_resource(res);
David Brazdil0f672f62019-12-10 10:32:29 +00003043 dev_info(&b->dev, "busn_res: %pR %s released\n",
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003044 res, ret ? "can not be" : "is");
3045}
3046
3047int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge)
3048{
3049 struct resource_entry *window;
3050 bool found = false;
3051 struct pci_bus *b;
3052 int max, bus, ret;
3053
3054 if (!bridge)
3055 return -EINVAL;
3056
3057 resource_list_for_each_entry(window, &bridge->windows)
3058 if (window->res->flags & IORESOURCE_BUS) {
3059 found = true;
3060 break;
3061 }
3062
3063 ret = pci_register_host_bridge(bridge);
3064 if (ret < 0)
3065 return ret;
3066
3067 b = bridge->bus;
3068 bus = bridge->busnr;
3069
3070 if (!found) {
3071 dev_info(&b->dev,
3072 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3073 bus);
3074 pci_bus_insert_busn_res(b, bus, 255);
3075 }
3076
3077 max = pci_scan_child_bus(b);
3078
3079 if (!found)
3080 pci_bus_update_busn_res_end(b, max);
3081
3082 return 0;
3083}
3084EXPORT_SYMBOL(pci_scan_root_bus_bridge);
3085
3086struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
3087 struct pci_ops *ops, void *sysdata, struct list_head *resources)
3088{
3089 struct resource_entry *window;
3090 bool found = false;
3091 struct pci_bus *b;
3092 int max;
3093
3094 resource_list_for_each_entry(window, resources)
3095 if (window->res->flags & IORESOURCE_BUS) {
3096 found = true;
3097 break;
3098 }
3099
3100 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
3101 if (!b)
3102 return NULL;
3103
3104 if (!found) {
3105 dev_info(&b->dev,
3106 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3107 bus);
3108 pci_bus_insert_busn_res(b, bus, 255);
3109 }
3110
3111 max = pci_scan_child_bus(b);
3112
3113 if (!found)
3114 pci_bus_update_busn_res_end(b, max);
3115
3116 return b;
3117}
3118EXPORT_SYMBOL(pci_scan_root_bus);
3119
3120struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
3121 void *sysdata)
3122{
3123 LIST_HEAD(resources);
3124 struct pci_bus *b;
3125
3126 pci_add_resource(&resources, &ioport_resource);
3127 pci_add_resource(&resources, &iomem_resource);
3128 pci_add_resource(&resources, &busn_resource);
3129 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
3130 if (b) {
3131 pci_scan_child_bus(b);
3132 } else {
3133 pci_free_resource_list(&resources);
3134 }
3135 return b;
3136}
3137EXPORT_SYMBOL(pci_scan_bus);
3138
3139/**
3140 * pci_rescan_bus_bridge_resize - Scan a PCI bus for devices
3141 * @bridge: PCI bridge for the bus to scan
3142 *
3143 * Scan a PCI bus and child buses for new devices, add them,
3144 * and enable them, resizing bridge mmio/io resource if necessary
3145 * and possible. The caller must ensure the child devices are already
3146 * removed for resizing to occur.
3147 *
3148 * Returns the max number of subordinate bus discovered.
3149 */
3150unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
3151{
3152 unsigned int max;
3153 struct pci_bus *bus = bridge->subordinate;
3154
3155 max = pci_scan_child_bus(bus);
3156
3157 pci_assign_unassigned_bridge_resources(bridge);
3158
3159 pci_bus_add_devices(bus);
3160
3161 return max;
3162}
3163
3164/**
3165 * pci_rescan_bus - Scan a PCI bus for devices
3166 * @bus: PCI bus to scan
3167 *
3168 * Scan a PCI bus and child buses for new devices, add them,
3169 * and enable them.
3170 *
3171 * Returns the max number of subordinate bus discovered.
3172 */
3173unsigned int pci_rescan_bus(struct pci_bus *bus)
3174{
3175 unsigned int max;
3176
3177 max = pci_scan_child_bus(bus);
3178 pci_assign_unassigned_bus_resources(bus);
3179 pci_bus_add_devices(bus);
3180
3181 return max;
3182}
3183EXPORT_SYMBOL_GPL(pci_rescan_bus);
3184
3185/*
3186 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
3187 * routines should always be executed under this mutex.
3188 */
3189static DEFINE_MUTEX(pci_rescan_remove_lock);
3190
3191void pci_lock_rescan_remove(void)
3192{
3193 mutex_lock(&pci_rescan_remove_lock);
3194}
3195EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
3196
3197void pci_unlock_rescan_remove(void)
3198{
3199 mutex_unlock(&pci_rescan_remove_lock);
3200}
3201EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
3202
3203static int __init pci_sort_bf_cmp(const struct device *d_a,
3204 const struct device *d_b)
3205{
3206 const struct pci_dev *a = to_pci_dev(d_a);
3207 const struct pci_dev *b = to_pci_dev(d_b);
3208
3209 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
3210 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
3211
3212 if (a->bus->number < b->bus->number) return -1;
3213 else if (a->bus->number > b->bus->number) return 1;
3214
3215 if (a->devfn < b->devfn) return -1;
3216 else if (a->devfn > b->devfn) return 1;
3217
3218 return 0;
3219}
3220
3221void __init pci_sort_breadthfirst(void)
3222{
3223 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
3224}
3225
3226int pci_hp_add_bridge(struct pci_dev *dev)
3227{
3228 struct pci_bus *parent = dev->bus;
3229 int busnr, start = parent->busn_res.start;
3230 unsigned int available_buses = 0;
3231 int end = parent->busn_res.end;
3232
3233 for (busnr = start; busnr <= end; busnr++) {
3234 if (!pci_find_bus(pci_domain_nr(parent), busnr))
3235 break;
3236 }
3237 if (busnr-- > end) {
3238 pci_err(dev, "No bus number available for hot-added bridge\n");
3239 return -1;
3240 }
3241
3242 /* Scan bridges that are already configured */
3243 busnr = pci_scan_bridge(parent, dev, busnr, 0);
3244
3245 /*
3246 * Distribute the available bus numbers between hotplug-capable
3247 * bridges to make extending the chain later possible.
3248 */
3249 available_buses = end - busnr;
3250
3251 /* Scan bridges that need to be reconfigured */
3252 pci_scan_bridge_extend(parent, dev, busnr, available_buses, 1);
3253
3254 if (!dev->subordinate)
3255 return -1;
3256
3257 return 0;
3258}
3259EXPORT_SYMBOL_GPL(pci_hp_add_bridge);