David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2013 BayHub Technology Ltd. |
| 4 | * |
| 5 | * Authors: Peter Guo <peter.guo@bayhubtech.com> |
| 6 | * Adam Lee <adam.lee@canonical.com> |
| 7 | * Ernest Zhang <ernest.zhang@bayhubtech.com> |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #include <linux/pci.h> |
| 11 | #include <linux/mmc/host.h> |
| 12 | #include <linux/mmc/mmc.h> |
| 13 | #include <linux/delay.h> |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 14 | #include <linux/iopoll.h> |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 15 | |
| 16 | #include "sdhci.h" |
| 17 | #include "sdhci-pci.h" |
| 18 | |
| 19 | /* |
| 20 | * O2Micro device registers |
| 21 | */ |
| 22 | |
| 23 | #define O2_SD_MISC_REG5 0x64 |
| 24 | #define O2_SD_LD0_CTRL 0x68 |
| 25 | #define O2_SD_DEV_CTRL 0x88 |
| 26 | #define O2_SD_LOCK_WP 0xD3 |
| 27 | #define O2_SD_TEST_REG 0xD4 |
| 28 | #define O2_SD_FUNC_REG0 0xDC |
| 29 | #define O2_SD_MULTI_VCC3V 0xEE |
| 30 | #define O2_SD_CLKREQ 0xEC |
| 31 | #define O2_SD_CAPS 0xE0 |
| 32 | #define O2_SD_ADMA1 0xE2 |
| 33 | #define O2_SD_ADMA2 0xE7 |
| 34 | #define O2_SD_INF_MOD 0xF1 |
| 35 | #define O2_SD_MISC_CTRL4 0xFC |
| 36 | #define O2_SD_TUNING_CTRL 0x300 |
| 37 | #define O2_SD_PLL_SETTING 0x304 |
| 38 | #define O2_SD_MISC_SETTING 0x308 |
| 39 | #define O2_SD_CLK_SETTING 0x328 |
| 40 | #define O2_SD_CAP_REG2 0x330 |
| 41 | #define O2_SD_CAP_REG0 0x334 |
| 42 | #define O2_SD_UHS1_CAP_SETTING 0x33C |
| 43 | #define O2_SD_DELAY_CTRL 0x350 |
| 44 | #define O2_SD_UHS2_L1_CTRL 0x35C |
| 45 | #define O2_SD_FUNC_REG3 0x3E0 |
| 46 | #define O2_SD_FUNC_REG4 0x3E4 |
| 47 | #define O2_SD_LED_ENABLE BIT(6) |
| 48 | #define O2_SD_FREG0_LEDOFF BIT(13) |
| 49 | #define O2_SD_FREG4_ENABLE_CLK_SET BIT(22) |
| 50 | |
| 51 | #define O2_SD_VENDOR_SETTING 0x110 |
| 52 | #define O2_SD_VENDOR_SETTING2 0x1C8 |
| 53 | #define O2_SD_HW_TUNING_DISABLE BIT(4) |
| 54 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 55 | #define O2_PLL_DLL_WDT_CONTROL1 0x1CC |
| 56 | #define O2_PLL_FORCE_ACTIVE BIT(18) |
| 57 | #define O2_PLL_LOCK_STATUS BIT(14) |
| 58 | #define O2_PLL_SOFT_RESET BIT(12) |
| 59 | #define O2_DLL_LOCK_STATUS BIT(11) |
| 60 | |
| 61 | #define O2_SD_DETECT_SETTING 0x324 |
| 62 | |
| 63 | static const u32 dmdn_table[] = {0x2B1C0000, |
| 64 | 0x2C1A0000, 0x371B0000, 0x35100000}; |
| 65 | #define DMDN_SZ ARRAY_SIZE(dmdn_table) |
| 66 | |
| 67 | struct o2_host { |
| 68 | u8 dll_adjust_count; |
| 69 | }; |
| 70 | |
| 71 | static void sdhci_o2_wait_card_detect_stable(struct sdhci_host *host) |
| 72 | { |
| 73 | ktime_t timeout; |
| 74 | u32 scratch32; |
| 75 | |
| 76 | /* Wait max 50 ms */ |
| 77 | timeout = ktime_add_ms(ktime_get(), 50); |
| 78 | while (1) { |
| 79 | bool timedout = ktime_after(ktime_get(), timeout); |
| 80 | |
| 81 | scratch32 = sdhci_readl(host, SDHCI_PRESENT_STATE); |
| 82 | if ((scratch32 & SDHCI_CARD_PRESENT) >> SDHCI_CARD_PRES_SHIFT |
| 83 | == (scratch32 & SDHCI_CD_LVL) >> SDHCI_CD_LVL_SHIFT) |
| 84 | break; |
| 85 | |
| 86 | if (timedout) { |
| 87 | pr_err("%s: Card Detect debounce never finished.\n", |
| 88 | mmc_hostname(host->mmc)); |
| 89 | sdhci_dumpregs(host); |
| 90 | return; |
| 91 | } |
| 92 | udelay(10); |
| 93 | } |
| 94 | } |
| 95 | |
| 96 | static void sdhci_o2_enable_internal_clock(struct sdhci_host *host) |
| 97 | { |
| 98 | ktime_t timeout; |
| 99 | u16 scratch; |
| 100 | u32 scratch32; |
| 101 | |
| 102 | /* PLL software reset */ |
| 103 | scratch32 = sdhci_readl(host, O2_PLL_DLL_WDT_CONTROL1); |
| 104 | scratch32 |= O2_PLL_SOFT_RESET; |
| 105 | sdhci_writel(host, scratch32, O2_PLL_DLL_WDT_CONTROL1); |
| 106 | udelay(1); |
| 107 | scratch32 &= ~(O2_PLL_SOFT_RESET); |
| 108 | sdhci_writel(host, scratch32, O2_PLL_DLL_WDT_CONTROL1); |
| 109 | |
| 110 | /* PLL force active */ |
| 111 | scratch32 |= O2_PLL_FORCE_ACTIVE; |
| 112 | sdhci_writel(host, scratch32, O2_PLL_DLL_WDT_CONTROL1); |
| 113 | |
| 114 | /* Wait max 20 ms */ |
| 115 | timeout = ktime_add_ms(ktime_get(), 20); |
| 116 | while (1) { |
| 117 | bool timedout = ktime_after(ktime_get(), timeout); |
| 118 | |
| 119 | scratch = sdhci_readw(host, O2_PLL_DLL_WDT_CONTROL1); |
| 120 | if (scratch & O2_PLL_LOCK_STATUS) |
| 121 | break; |
| 122 | if (timedout) { |
| 123 | pr_err("%s: Internal clock never stabilised.\n", |
| 124 | mmc_hostname(host->mmc)); |
| 125 | sdhci_dumpregs(host); |
| 126 | goto out; |
| 127 | } |
| 128 | udelay(10); |
| 129 | } |
| 130 | |
| 131 | /* Wait for card detect finish */ |
| 132 | udelay(1); |
| 133 | sdhci_o2_wait_card_detect_stable(host); |
| 134 | |
| 135 | out: |
| 136 | /* Cancel PLL force active */ |
| 137 | scratch32 = sdhci_readl(host, O2_PLL_DLL_WDT_CONTROL1); |
| 138 | scratch32 &= ~O2_PLL_FORCE_ACTIVE; |
| 139 | sdhci_writel(host, scratch32, O2_PLL_DLL_WDT_CONTROL1); |
| 140 | } |
| 141 | |
| 142 | static int sdhci_o2_get_cd(struct mmc_host *mmc) |
| 143 | { |
| 144 | struct sdhci_host *host = mmc_priv(mmc); |
| 145 | |
| 146 | if (!(sdhci_readw(host, O2_PLL_DLL_WDT_CONTROL1) & O2_PLL_LOCK_STATUS)) |
| 147 | sdhci_o2_enable_internal_clock(host); |
| 148 | |
| 149 | return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT); |
| 150 | } |
| 151 | |
| 152 | static void o2_pci_set_baseclk(struct sdhci_pci_chip *chip, u32 value) |
| 153 | { |
| 154 | u32 scratch_32; |
| 155 | |
| 156 | pci_read_config_dword(chip->pdev, |
| 157 | O2_SD_PLL_SETTING, &scratch_32); |
| 158 | |
| 159 | scratch_32 &= 0x0000FFFF; |
| 160 | scratch_32 |= value; |
| 161 | |
| 162 | pci_write_config_dword(chip->pdev, |
| 163 | O2_SD_PLL_SETTING, scratch_32); |
| 164 | } |
| 165 | |
| 166 | static u32 sdhci_o2_pll_dll_wdt_control(struct sdhci_host *host) |
| 167 | { |
| 168 | return sdhci_readl(host, O2_PLL_DLL_WDT_CONTROL1); |
| 169 | } |
| 170 | |
| 171 | /* |
| 172 | * This function is used to detect dll lock status. |
| 173 | * Since the dll lock status bit will toggle randomly |
| 174 | * with very short interval which needs to be polled |
| 175 | * as fast as possible. Set sleep_us as 1 microsecond. |
| 176 | */ |
| 177 | static int sdhci_o2_wait_dll_detect_lock(struct sdhci_host *host) |
| 178 | { |
| 179 | u32 scratch32 = 0; |
| 180 | |
| 181 | return readx_poll_timeout(sdhci_o2_pll_dll_wdt_control, host, |
| 182 | scratch32, !(scratch32 & O2_DLL_LOCK_STATUS), 1, 1000000); |
| 183 | } |
| 184 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 185 | static void sdhci_o2_set_tuning_mode(struct sdhci_host *host) |
| 186 | { |
| 187 | u16 reg; |
| 188 | |
| 189 | /* enable hardware tuning */ |
| 190 | reg = sdhci_readw(host, O2_SD_VENDOR_SETTING); |
| 191 | reg &= ~O2_SD_HW_TUNING_DISABLE; |
| 192 | sdhci_writew(host, reg, O2_SD_VENDOR_SETTING); |
| 193 | } |
| 194 | |
| 195 | static void __sdhci_o2_execute_tuning(struct sdhci_host *host, u32 opcode) |
| 196 | { |
| 197 | int i; |
| 198 | |
| 199 | sdhci_send_tuning(host, MMC_SEND_TUNING_BLOCK_HS200); |
| 200 | |
| 201 | for (i = 0; i < 150; i++) { |
| 202 | u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2); |
| 203 | |
| 204 | if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) { |
| 205 | if (ctrl & SDHCI_CTRL_TUNED_CLK) { |
| 206 | host->tuning_done = true; |
| 207 | return; |
| 208 | } |
| 209 | pr_warn("%s: HW tuning failed !\n", |
| 210 | mmc_hostname(host->mmc)); |
| 211 | break; |
| 212 | } |
| 213 | |
| 214 | mdelay(1); |
| 215 | } |
| 216 | |
| 217 | pr_info("%s: Tuning failed, falling back to fixed sampling clock\n", |
| 218 | mmc_hostname(host->mmc)); |
| 219 | sdhci_reset_tuning(host); |
| 220 | } |
| 221 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 222 | /* |
| 223 | * This function is used to fix o2 dll shift issue. |
| 224 | * It isn't necessary to detect card present before recovery. |
| 225 | * Firstly, it is used by bht emmc card, which is embedded. |
| 226 | * Second, before call recovery card present will be detected |
| 227 | * outside of the execute tuning function. |
| 228 | */ |
| 229 | static int sdhci_o2_dll_recovery(struct sdhci_host *host) |
| 230 | { |
| 231 | int ret = 0; |
| 232 | u8 scratch_8 = 0; |
| 233 | u32 scratch_32 = 0; |
| 234 | struct sdhci_pci_slot *slot = sdhci_priv(host); |
| 235 | struct sdhci_pci_chip *chip = slot->chip; |
| 236 | struct o2_host *o2_host = sdhci_pci_priv(slot); |
| 237 | |
| 238 | /* UnLock WP */ |
| 239 | pci_read_config_byte(chip->pdev, |
| 240 | O2_SD_LOCK_WP, &scratch_8); |
| 241 | scratch_8 &= 0x7f; |
| 242 | pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch_8); |
| 243 | while (o2_host->dll_adjust_count < DMDN_SZ && !ret) { |
| 244 | /* Disable clock */ |
| 245 | sdhci_writeb(host, 0, SDHCI_CLOCK_CONTROL); |
| 246 | |
| 247 | /* PLL software reset */ |
| 248 | scratch_32 = sdhci_readl(host, O2_PLL_DLL_WDT_CONTROL1); |
| 249 | scratch_32 |= O2_PLL_SOFT_RESET; |
| 250 | sdhci_writel(host, scratch_32, O2_PLL_DLL_WDT_CONTROL1); |
| 251 | |
| 252 | pci_read_config_dword(chip->pdev, |
| 253 | O2_SD_FUNC_REG4, |
| 254 | &scratch_32); |
| 255 | /* Enable Base Clk setting change */ |
| 256 | scratch_32 |= O2_SD_FREG4_ENABLE_CLK_SET; |
| 257 | pci_write_config_dword(chip->pdev, O2_SD_FUNC_REG4, scratch_32); |
| 258 | o2_pci_set_baseclk(chip, dmdn_table[o2_host->dll_adjust_count]); |
| 259 | |
| 260 | /* Enable internal clock */ |
| 261 | scratch_8 = SDHCI_CLOCK_INT_EN; |
| 262 | sdhci_writeb(host, scratch_8, SDHCI_CLOCK_CONTROL); |
| 263 | |
| 264 | if (sdhci_o2_get_cd(host->mmc)) { |
| 265 | /* |
| 266 | * need wait at least 5ms for dll status stable, |
| 267 | * after enable internal clock |
| 268 | */ |
| 269 | usleep_range(5000, 6000); |
| 270 | if (sdhci_o2_wait_dll_detect_lock(host)) { |
| 271 | scratch_8 |= SDHCI_CLOCK_CARD_EN; |
| 272 | sdhci_writeb(host, scratch_8, |
| 273 | SDHCI_CLOCK_CONTROL); |
| 274 | ret = 1; |
| 275 | } else { |
| 276 | pr_warn("%s: DLL unlocked when dll_adjust_count is %d.\n", |
| 277 | mmc_hostname(host->mmc), |
| 278 | o2_host->dll_adjust_count); |
| 279 | } |
| 280 | } else { |
| 281 | pr_err("%s: card present detect failed.\n", |
| 282 | mmc_hostname(host->mmc)); |
| 283 | break; |
| 284 | } |
| 285 | |
| 286 | o2_host->dll_adjust_count++; |
| 287 | } |
| 288 | if (!ret && o2_host->dll_adjust_count == DMDN_SZ) |
| 289 | pr_err("%s: DLL adjust over max times\n", |
| 290 | mmc_hostname(host->mmc)); |
| 291 | /* Lock WP */ |
| 292 | pci_read_config_byte(chip->pdev, |
| 293 | O2_SD_LOCK_WP, &scratch_8); |
| 294 | scratch_8 |= 0x80; |
| 295 | pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch_8); |
| 296 | return ret; |
| 297 | } |
| 298 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 299 | static int sdhci_o2_execute_tuning(struct mmc_host *mmc, u32 opcode) |
| 300 | { |
| 301 | struct sdhci_host *host = mmc_priv(mmc); |
| 302 | int current_bus_width = 0; |
| 303 | |
| 304 | /* |
| 305 | * This handler only implements the eMMC tuning that is specific to |
| 306 | * this controller. Fall back to the standard method for other TIMING. |
| 307 | */ |
| 308 | if (host->timing != MMC_TIMING_MMC_HS200) |
| 309 | return sdhci_execute_tuning(mmc, opcode); |
| 310 | |
| 311 | if (WARN_ON(opcode != MMC_SEND_TUNING_BLOCK_HS200)) |
| 312 | return -EINVAL; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 313 | /* |
| 314 | * Judge the tuning reason, whether caused by dll shift |
| 315 | * If cause by dll shift, should call sdhci_o2_dll_recovery |
| 316 | */ |
| 317 | if (!sdhci_o2_wait_dll_detect_lock(host)) |
| 318 | if (!sdhci_o2_dll_recovery(host)) { |
| 319 | pr_err("%s: o2 dll recovery failed\n", |
| 320 | mmc_hostname(host->mmc)); |
| 321 | return -EINVAL; |
| 322 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 323 | /* |
| 324 | * o2 sdhci host didn't support 8bit emmc tuning |
| 325 | */ |
| 326 | if (mmc->ios.bus_width == MMC_BUS_WIDTH_8) { |
| 327 | current_bus_width = mmc->ios.bus_width; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 328 | mmc->ios.bus_width = MMC_BUS_WIDTH_4; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 329 | sdhci_set_bus_width(host, MMC_BUS_WIDTH_4); |
| 330 | } |
| 331 | |
| 332 | sdhci_o2_set_tuning_mode(host); |
| 333 | |
| 334 | sdhci_start_tuning(host); |
| 335 | |
| 336 | __sdhci_o2_execute_tuning(host, opcode); |
| 337 | |
| 338 | sdhci_end_tuning(host); |
| 339 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 340 | if (current_bus_width == MMC_BUS_WIDTH_8) { |
| 341 | mmc->ios.bus_width = MMC_BUS_WIDTH_8; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 342 | sdhci_set_bus_width(host, current_bus_width); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 343 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 344 | |
| 345 | host->flags &= ~SDHCI_HS400_TUNING; |
| 346 | return 0; |
| 347 | } |
| 348 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 349 | static void o2_pci_led_enable(struct sdhci_pci_chip *chip) |
| 350 | { |
| 351 | int ret; |
| 352 | u32 scratch_32; |
| 353 | |
| 354 | /* Set led of SD host function enable */ |
| 355 | ret = pci_read_config_dword(chip->pdev, |
| 356 | O2_SD_FUNC_REG0, &scratch_32); |
| 357 | if (ret) |
| 358 | return; |
| 359 | |
| 360 | scratch_32 &= ~O2_SD_FREG0_LEDOFF; |
| 361 | pci_write_config_dword(chip->pdev, |
| 362 | O2_SD_FUNC_REG0, scratch_32); |
| 363 | |
| 364 | ret = pci_read_config_dword(chip->pdev, |
| 365 | O2_SD_TEST_REG, &scratch_32); |
| 366 | if (ret) |
| 367 | return; |
| 368 | |
| 369 | scratch_32 |= O2_SD_LED_ENABLE; |
| 370 | pci_write_config_dword(chip->pdev, |
| 371 | O2_SD_TEST_REG, scratch_32); |
| 372 | |
| 373 | } |
| 374 | |
| 375 | static void sdhci_pci_o2_fujin2_pci_init(struct sdhci_pci_chip *chip) |
| 376 | { |
| 377 | u32 scratch_32; |
| 378 | int ret; |
| 379 | /* Improve write performance for SD3.0 */ |
| 380 | ret = pci_read_config_dword(chip->pdev, O2_SD_DEV_CTRL, &scratch_32); |
| 381 | if (ret) |
| 382 | return; |
| 383 | scratch_32 &= ~((1 << 12) | (1 << 13) | (1 << 14)); |
| 384 | pci_write_config_dword(chip->pdev, O2_SD_DEV_CTRL, scratch_32); |
| 385 | |
| 386 | /* Enable Link abnormal reset generating Reset */ |
| 387 | ret = pci_read_config_dword(chip->pdev, O2_SD_MISC_REG5, &scratch_32); |
| 388 | if (ret) |
| 389 | return; |
| 390 | scratch_32 &= ~((1 << 19) | (1 << 11)); |
| 391 | scratch_32 |= (1 << 10); |
| 392 | pci_write_config_dword(chip->pdev, O2_SD_MISC_REG5, scratch_32); |
| 393 | |
| 394 | /* set card power over current protection */ |
| 395 | ret = pci_read_config_dword(chip->pdev, O2_SD_TEST_REG, &scratch_32); |
| 396 | if (ret) |
| 397 | return; |
| 398 | scratch_32 |= (1 << 4); |
| 399 | pci_write_config_dword(chip->pdev, O2_SD_TEST_REG, scratch_32); |
| 400 | |
| 401 | /* adjust the output delay for SD mode */ |
| 402 | pci_write_config_dword(chip->pdev, O2_SD_DELAY_CTRL, 0x00002492); |
| 403 | |
| 404 | /* Set the output voltage setting of Aux 1.2v LDO */ |
| 405 | ret = pci_read_config_dword(chip->pdev, O2_SD_LD0_CTRL, &scratch_32); |
| 406 | if (ret) |
| 407 | return; |
| 408 | scratch_32 &= ~(3 << 12); |
| 409 | pci_write_config_dword(chip->pdev, O2_SD_LD0_CTRL, scratch_32); |
| 410 | |
| 411 | /* Set Max power supply capability of SD host */ |
| 412 | ret = pci_read_config_dword(chip->pdev, O2_SD_CAP_REG0, &scratch_32); |
| 413 | if (ret) |
| 414 | return; |
| 415 | scratch_32 &= ~(0x01FE); |
| 416 | scratch_32 |= 0x00CC; |
| 417 | pci_write_config_dword(chip->pdev, O2_SD_CAP_REG0, scratch_32); |
| 418 | /* Set DLL Tuning Window */ |
| 419 | ret = pci_read_config_dword(chip->pdev, |
| 420 | O2_SD_TUNING_CTRL, &scratch_32); |
| 421 | if (ret) |
| 422 | return; |
| 423 | scratch_32 &= ~(0x000000FF); |
| 424 | scratch_32 |= 0x00000066; |
| 425 | pci_write_config_dword(chip->pdev, O2_SD_TUNING_CTRL, scratch_32); |
| 426 | |
| 427 | /* Set UHS2 T_EIDLE */ |
| 428 | ret = pci_read_config_dword(chip->pdev, |
| 429 | O2_SD_UHS2_L1_CTRL, &scratch_32); |
| 430 | if (ret) |
| 431 | return; |
| 432 | scratch_32 &= ~(0x000000FC); |
| 433 | scratch_32 |= 0x00000084; |
| 434 | pci_write_config_dword(chip->pdev, O2_SD_UHS2_L1_CTRL, scratch_32); |
| 435 | |
| 436 | /* Set UHS2 Termination */ |
| 437 | ret = pci_read_config_dword(chip->pdev, O2_SD_FUNC_REG3, &scratch_32); |
| 438 | if (ret) |
| 439 | return; |
| 440 | scratch_32 &= ~((1 << 21) | (1 << 30)); |
| 441 | |
| 442 | pci_write_config_dword(chip->pdev, O2_SD_FUNC_REG3, scratch_32); |
| 443 | |
| 444 | /* Set L1 Entrance Timer */ |
| 445 | ret = pci_read_config_dword(chip->pdev, O2_SD_CAPS, &scratch_32); |
| 446 | if (ret) |
| 447 | return; |
| 448 | scratch_32 &= ~(0xf0000000); |
| 449 | scratch_32 |= 0x30000000; |
| 450 | pci_write_config_dword(chip->pdev, O2_SD_CAPS, scratch_32); |
| 451 | |
| 452 | ret = pci_read_config_dword(chip->pdev, |
| 453 | O2_SD_MISC_CTRL4, &scratch_32); |
| 454 | if (ret) |
| 455 | return; |
| 456 | scratch_32 &= ~(0x000f0000); |
| 457 | scratch_32 |= 0x00080000; |
| 458 | pci_write_config_dword(chip->pdev, O2_SD_MISC_CTRL4, scratch_32); |
| 459 | } |
| 460 | |
| 461 | static void sdhci_pci_o2_enable_msi(struct sdhci_pci_chip *chip, |
| 462 | struct sdhci_host *host) |
| 463 | { |
| 464 | int ret; |
| 465 | |
| 466 | ret = pci_find_capability(chip->pdev, PCI_CAP_ID_MSI); |
| 467 | if (!ret) { |
| 468 | pr_info("%s: unsupport msi, use INTx irq\n", |
| 469 | mmc_hostname(host->mmc)); |
| 470 | return; |
| 471 | } |
| 472 | |
| 473 | ret = pci_alloc_irq_vectors(chip->pdev, 1, 1, |
| 474 | PCI_IRQ_MSI | PCI_IRQ_MSIX); |
| 475 | if (ret < 0) { |
| 476 | pr_err("%s: enable PCI MSI failed, err=%d\n", |
| 477 | mmc_hostname(host->mmc), ret); |
| 478 | return; |
| 479 | } |
| 480 | |
| 481 | host->irq = pci_irq_vector(chip->pdev, 0); |
| 482 | } |
| 483 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 484 | static void sdhci_o2_enable_clk(struct sdhci_host *host, u16 clk) |
| 485 | { |
| 486 | /* Enable internal clock */ |
| 487 | clk |= SDHCI_CLOCK_INT_EN; |
| 488 | sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL); |
| 489 | |
| 490 | sdhci_o2_enable_internal_clock(host); |
| 491 | if (sdhci_o2_get_cd(host->mmc)) { |
| 492 | clk |= SDHCI_CLOCK_CARD_EN; |
| 493 | sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL); |
| 494 | } |
| 495 | } |
| 496 | |
| 497 | void sdhci_pci_o2_set_clock(struct sdhci_host *host, unsigned int clock) |
| 498 | { |
| 499 | u16 clk; |
| 500 | |
| 501 | host->mmc->actual_clock = 0; |
| 502 | |
| 503 | sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL); |
| 504 | |
| 505 | if (clock == 0) |
| 506 | return; |
| 507 | |
| 508 | clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock); |
| 509 | sdhci_o2_enable_clk(host, clk); |
| 510 | } |
| 511 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 512 | int sdhci_pci_o2_probe_slot(struct sdhci_pci_slot *slot) |
| 513 | { |
| 514 | struct sdhci_pci_chip *chip; |
| 515 | struct sdhci_host *host; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 516 | struct o2_host *o2_host = sdhci_pci_priv(slot); |
| 517 | u32 reg, caps; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 518 | int ret; |
| 519 | |
| 520 | chip = slot->chip; |
| 521 | host = slot->host; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 522 | |
| 523 | o2_host->dll_adjust_count = 0; |
| 524 | caps = sdhci_readl(host, SDHCI_CAPABILITIES); |
| 525 | |
| 526 | /* |
| 527 | * mmc_select_bus_width() will test the bus to determine the actual bus |
| 528 | * width. |
| 529 | */ |
| 530 | if (caps & SDHCI_CAN_DO_8BIT) |
| 531 | host->mmc->caps |= MMC_CAP_8_BIT_DATA; |
| 532 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 533 | switch (chip->pdev->device) { |
| 534 | case PCI_DEVICE_ID_O2_SDS0: |
| 535 | case PCI_DEVICE_ID_O2_SEABIRD0: |
| 536 | case PCI_DEVICE_ID_O2_SEABIRD1: |
| 537 | case PCI_DEVICE_ID_O2_SDS1: |
| 538 | case PCI_DEVICE_ID_O2_FUJIN2: |
| 539 | reg = sdhci_readl(host, O2_SD_VENDOR_SETTING); |
| 540 | if (reg & 0x1) |
| 541 | host->quirks |= SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12; |
| 542 | |
| 543 | sdhci_pci_o2_enable_msi(chip, host); |
| 544 | |
| 545 | if (chip->pdev->device == PCI_DEVICE_ID_O2_SEABIRD0) { |
| 546 | ret = pci_read_config_dword(chip->pdev, |
| 547 | O2_SD_MISC_SETTING, ®); |
| 548 | if (ret) |
| 549 | return -EIO; |
| 550 | if (reg & (1 << 4)) { |
| 551 | pr_info("%s: emmc 1.8v flag is set, force 1.8v signaling voltage\n", |
| 552 | mmc_hostname(host->mmc)); |
| 553 | host->flags &= ~SDHCI_SIGNALING_330; |
| 554 | host->flags |= SDHCI_SIGNALING_180; |
| 555 | host->mmc->caps2 |= MMC_CAP2_NO_SD; |
| 556 | host->mmc->caps2 |= MMC_CAP2_NO_SDIO; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 557 | pci_write_config_dword(chip->pdev, |
| 558 | O2_SD_DETECT_SETTING, 3); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 559 | } |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 560 | |
| 561 | slot->host->mmc_host_ops.get_cd = sdhci_o2_get_cd; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 562 | } |
| 563 | |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 564 | if (chip->pdev->device == PCI_DEVICE_ID_O2_SEABIRD1) { |
| 565 | slot->host->mmc_host_ops.get_cd = sdhci_o2_get_cd; |
| 566 | host->mmc->caps2 |= MMC_CAP2_NO_SDIO; |
| 567 | host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN; |
| 568 | } |
| 569 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 570 | host->mmc_host_ops.execute_tuning = sdhci_o2_execute_tuning; |
| 571 | |
| 572 | if (chip->pdev->device != PCI_DEVICE_ID_O2_FUJIN2) |
| 573 | break; |
| 574 | /* set dll watch dog timer */ |
| 575 | reg = sdhci_readl(host, O2_SD_VENDOR_SETTING2); |
| 576 | reg |= (1 << 12); |
| 577 | sdhci_writel(host, reg, O2_SD_VENDOR_SETTING2); |
| 578 | |
| 579 | break; |
| 580 | default: |
| 581 | break; |
| 582 | } |
| 583 | |
| 584 | return 0; |
| 585 | } |
| 586 | |
| 587 | int sdhci_pci_o2_probe(struct sdhci_pci_chip *chip) |
| 588 | { |
| 589 | int ret; |
| 590 | u8 scratch; |
| 591 | u32 scratch_32; |
| 592 | |
| 593 | switch (chip->pdev->device) { |
| 594 | case PCI_DEVICE_ID_O2_8220: |
| 595 | case PCI_DEVICE_ID_O2_8221: |
| 596 | case PCI_DEVICE_ID_O2_8320: |
| 597 | case PCI_DEVICE_ID_O2_8321: |
| 598 | /* This extra setup is required due to broken ADMA. */ |
| 599 | ret = pci_read_config_byte(chip->pdev, |
| 600 | O2_SD_LOCK_WP, &scratch); |
| 601 | if (ret) |
| 602 | return ret; |
| 603 | scratch &= 0x7f; |
| 604 | pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch); |
| 605 | |
| 606 | /* Set Multi 3 to VCC3V# */ |
| 607 | pci_write_config_byte(chip->pdev, O2_SD_MULTI_VCC3V, 0x08); |
| 608 | |
| 609 | /* Disable CLK_REQ# support after media DET */ |
| 610 | ret = pci_read_config_byte(chip->pdev, |
| 611 | O2_SD_CLKREQ, &scratch); |
| 612 | if (ret) |
| 613 | return ret; |
| 614 | scratch |= 0x20; |
| 615 | pci_write_config_byte(chip->pdev, O2_SD_CLKREQ, scratch); |
| 616 | |
| 617 | /* Choose capabilities, enable SDMA. We have to write 0x01 |
| 618 | * to the capabilities register first to unlock it. |
| 619 | */ |
| 620 | ret = pci_read_config_byte(chip->pdev, O2_SD_CAPS, &scratch); |
| 621 | if (ret) |
| 622 | return ret; |
| 623 | scratch |= 0x01; |
| 624 | pci_write_config_byte(chip->pdev, O2_SD_CAPS, scratch); |
| 625 | pci_write_config_byte(chip->pdev, O2_SD_CAPS, 0x73); |
| 626 | |
| 627 | /* Disable ADMA1/2 */ |
| 628 | pci_write_config_byte(chip->pdev, O2_SD_ADMA1, 0x39); |
| 629 | pci_write_config_byte(chip->pdev, O2_SD_ADMA2, 0x08); |
| 630 | |
| 631 | /* Disable the infinite transfer mode */ |
| 632 | ret = pci_read_config_byte(chip->pdev, |
| 633 | O2_SD_INF_MOD, &scratch); |
| 634 | if (ret) |
| 635 | return ret; |
| 636 | scratch |= 0x08; |
| 637 | pci_write_config_byte(chip->pdev, O2_SD_INF_MOD, scratch); |
| 638 | |
| 639 | /* Lock WP */ |
| 640 | ret = pci_read_config_byte(chip->pdev, |
| 641 | O2_SD_LOCK_WP, &scratch); |
| 642 | if (ret) |
| 643 | return ret; |
| 644 | scratch |= 0x80; |
| 645 | pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch); |
| 646 | break; |
| 647 | case PCI_DEVICE_ID_O2_SDS0: |
| 648 | case PCI_DEVICE_ID_O2_SDS1: |
| 649 | case PCI_DEVICE_ID_O2_FUJIN2: |
| 650 | /* UnLock WP */ |
| 651 | ret = pci_read_config_byte(chip->pdev, |
| 652 | O2_SD_LOCK_WP, &scratch); |
| 653 | if (ret) |
| 654 | return ret; |
| 655 | |
| 656 | scratch &= 0x7f; |
| 657 | pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch); |
| 658 | |
| 659 | /* DevId=8520 subId= 0x11 or 0x12 Type Chip support */ |
| 660 | if (chip->pdev->device == PCI_DEVICE_ID_O2_FUJIN2) { |
| 661 | ret = pci_read_config_dword(chip->pdev, |
| 662 | O2_SD_FUNC_REG0, |
| 663 | &scratch_32); |
| 664 | scratch_32 = ((scratch_32 & 0xFF000000) >> 24); |
| 665 | |
| 666 | /* Check Whether subId is 0x11 or 0x12 */ |
| 667 | if ((scratch_32 == 0x11) || (scratch_32 == 0x12)) { |
| 668 | scratch_32 = 0x25100000; |
| 669 | |
| 670 | o2_pci_set_baseclk(chip, scratch_32); |
| 671 | ret = pci_read_config_dword(chip->pdev, |
| 672 | O2_SD_FUNC_REG4, |
| 673 | &scratch_32); |
| 674 | |
| 675 | /* Enable Base Clk setting change */ |
| 676 | scratch_32 |= O2_SD_FREG4_ENABLE_CLK_SET; |
| 677 | pci_write_config_dword(chip->pdev, |
| 678 | O2_SD_FUNC_REG4, |
| 679 | scratch_32); |
| 680 | |
| 681 | /* Set Tuning Window to 4 */ |
| 682 | pci_write_config_byte(chip->pdev, |
| 683 | O2_SD_TUNING_CTRL, 0x44); |
| 684 | |
| 685 | break; |
| 686 | } |
| 687 | } |
| 688 | |
| 689 | /* Enable 8520 led function */ |
| 690 | o2_pci_led_enable(chip); |
| 691 | |
| 692 | /* Set timeout CLK */ |
| 693 | ret = pci_read_config_dword(chip->pdev, |
| 694 | O2_SD_CLK_SETTING, &scratch_32); |
| 695 | if (ret) |
| 696 | return ret; |
| 697 | |
| 698 | scratch_32 &= ~(0xFF00); |
| 699 | scratch_32 |= 0x07E0C800; |
| 700 | pci_write_config_dword(chip->pdev, |
| 701 | O2_SD_CLK_SETTING, scratch_32); |
| 702 | |
| 703 | ret = pci_read_config_dword(chip->pdev, |
| 704 | O2_SD_CLKREQ, &scratch_32); |
| 705 | if (ret) |
| 706 | return ret; |
| 707 | scratch_32 |= 0x3; |
| 708 | pci_write_config_dword(chip->pdev, O2_SD_CLKREQ, scratch_32); |
| 709 | |
| 710 | ret = pci_read_config_dword(chip->pdev, |
| 711 | O2_SD_PLL_SETTING, &scratch_32); |
| 712 | if (ret) |
| 713 | return ret; |
| 714 | |
| 715 | scratch_32 &= ~(0x1F3F070E); |
| 716 | scratch_32 |= 0x18270106; |
| 717 | pci_write_config_dword(chip->pdev, |
| 718 | O2_SD_PLL_SETTING, scratch_32); |
| 719 | |
| 720 | /* Disable UHS1 funciton */ |
| 721 | ret = pci_read_config_dword(chip->pdev, |
| 722 | O2_SD_CAP_REG2, &scratch_32); |
| 723 | if (ret) |
| 724 | return ret; |
| 725 | scratch_32 &= ~(0xE0); |
| 726 | pci_write_config_dword(chip->pdev, |
| 727 | O2_SD_CAP_REG2, scratch_32); |
| 728 | |
| 729 | if (chip->pdev->device == PCI_DEVICE_ID_O2_FUJIN2) |
| 730 | sdhci_pci_o2_fujin2_pci_init(chip); |
| 731 | |
| 732 | /* Lock WP */ |
| 733 | ret = pci_read_config_byte(chip->pdev, |
| 734 | O2_SD_LOCK_WP, &scratch); |
| 735 | if (ret) |
| 736 | return ret; |
| 737 | scratch |= 0x80; |
| 738 | pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch); |
| 739 | break; |
| 740 | case PCI_DEVICE_ID_O2_SEABIRD0: |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 741 | case PCI_DEVICE_ID_O2_SEABIRD1: |
| 742 | /* UnLock WP */ |
| 743 | ret = pci_read_config_byte(chip->pdev, |
| 744 | O2_SD_LOCK_WP, &scratch); |
| 745 | if (ret) |
| 746 | return ret; |
| 747 | |
| 748 | scratch &= 0x7f; |
| 749 | pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch); |
| 750 | |
| 751 | ret = pci_read_config_dword(chip->pdev, |
| 752 | O2_SD_PLL_SETTING, &scratch_32); |
| 753 | |
| 754 | if ((scratch_32 & 0xff000000) == 0x01000000) { |
| 755 | scratch_32 &= 0x0000FFFF; |
| 756 | scratch_32 |= 0x1F340000; |
| 757 | |
| 758 | pci_write_config_dword(chip->pdev, |
| 759 | O2_SD_PLL_SETTING, scratch_32); |
| 760 | } else { |
| 761 | scratch_32 &= 0x0000FFFF; |
| 762 | scratch_32 |= 0x25100000; |
| 763 | |
| 764 | pci_write_config_dword(chip->pdev, |
| 765 | O2_SD_PLL_SETTING, scratch_32); |
| 766 | |
| 767 | ret = pci_read_config_dword(chip->pdev, |
| 768 | O2_SD_FUNC_REG4, |
| 769 | &scratch_32); |
| 770 | scratch_32 |= (1 << 22); |
| 771 | pci_write_config_dword(chip->pdev, |
| 772 | O2_SD_FUNC_REG4, scratch_32); |
| 773 | } |
| 774 | |
| 775 | /* Set Tuning Windows to 5 */ |
| 776 | pci_write_config_byte(chip->pdev, |
| 777 | O2_SD_TUNING_CTRL, 0x55); |
| 778 | /* Lock WP */ |
| 779 | ret = pci_read_config_byte(chip->pdev, |
| 780 | O2_SD_LOCK_WP, &scratch); |
| 781 | if (ret) |
| 782 | return ret; |
| 783 | scratch |= 0x80; |
| 784 | pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch); |
| 785 | break; |
| 786 | } |
| 787 | |
| 788 | return 0; |
| 789 | } |
| 790 | |
| 791 | #ifdef CONFIG_PM_SLEEP |
| 792 | int sdhci_pci_o2_resume(struct sdhci_pci_chip *chip) |
| 793 | { |
| 794 | sdhci_pci_o2_probe(chip); |
| 795 | return sdhci_pci_resume_host(chip); |
| 796 | } |
| 797 | #endif |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 798 | |
| 799 | static const struct sdhci_ops sdhci_pci_o2_ops = { |
| 800 | .set_clock = sdhci_pci_o2_set_clock, |
| 801 | .enable_dma = sdhci_pci_enable_dma, |
| 802 | .set_bus_width = sdhci_set_bus_width, |
| 803 | .reset = sdhci_reset, |
| 804 | .set_uhs_signaling = sdhci_set_uhs_signaling, |
| 805 | }; |
| 806 | |
| 807 | const struct sdhci_pci_fixes sdhci_o2 = { |
| 808 | .probe = sdhci_pci_o2_probe, |
| 809 | .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC, |
| 810 | .quirks2 = SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD, |
| 811 | .probe_slot = sdhci_pci_o2_probe_slot, |
| 812 | #ifdef CONFIG_PM_SLEEP |
| 813 | .resume = sdhci_pci_o2_resume, |
| 814 | #endif |
| 815 | .ops = &sdhci_pci_o2_ops, |
| 816 | .priv_size = sizeof(struct o2_host), |
| 817 | }; |