blob: 75ab2ffbf235ff7c75b3345bf24cf36d92cb9a3d [file] [log] [blame]
David Brazdil0f672f62019-12-10 10:32:29 +00001// SPDX-License-Identifier: GPL-2.0
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002/*
David Brazdil0f672f62019-12-10 10:32:29 +00003 * Copyright (c) 2003-2019, Intel Corporation. All rights reserved.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004 * Intel Management Engine Interface (Intel MEI) Linux driver
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005 */
David Brazdil0f672f62019-12-10 10:32:29 +00006
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007#include <linux/module.h>
8#include <linux/moduleparam.h>
9#include <linux/kernel.h>
10#include <linux/device.h>
11#include <linux/fs.h>
12#include <linux/errno.h>
13#include <linux/types.h>
14#include <linux/fcntl.h>
15#include <linux/pci.h>
16#include <linux/poll.h>
17#include <linux/ioctl.h>
18#include <linux/cdev.h>
19#include <linux/sched.h>
20#include <linux/uuid.h>
21#include <linux/compat.h>
22#include <linux/jiffies.h>
23#include <linux/interrupt.h>
24
25#include <linux/pm_domain.h>
26#include <linux/pm_runtime.h>
27
28#include <linux/mei.h>
29
30#include "mei_dev.h"
31#include "client.h"
32#include "hw-me-regs.h"
33#include "hw-me.h"
34
35/* mei_pci_tbl - PCI Device ID Table */
36static const struct pci_device_id mei_me_pci_tbl[] = {
37 {MEI_PCI_DEVICE(MEI_DEV_ID_82946GZ, MEI_ME_ICH_CFG)},
38 {MEI_PCI_DEVICE(MEI_DEV_ID_82G35, MEI_ME_ICH_CFG)},
39 {MEI_PCI_DEVICE(MEI_DEV_ID_82Q965, MEI_ME_ICH_CFG)},
40 {MEI_PCI_DEVICE(MEI_DEV_ID_82G965, MEI_ME_ICH_CFG)},
41 {MEI_PCI_DEVICE(MEI_DEV_ID_82GM965, MEI_ME_ICH_CFG)},
42 {MEI_PCI_DEVICE(MEI_DEV_ID_82GME965, MEI_ME_ICH_CFG)},
43 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82Q35, MEI_ME_ICH_CFG)},
44 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82G33, MEI_ME_ICH_CFG)},
45 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82Q33, MEI_ME_ICH_CFG)},
46 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82X38, MEI_ME_ICH_CFG)},
47 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_3200, MEI_ME_ICH_CFG)},
48
49 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_6, MEI_ME_ICH_CFG)},
50 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_7, MEI_ME_ICH_CFG)},
51 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_8, MEI_ME_ICH_CFG)},
52 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_9, MEI_ME_ICH_CFG)},
53 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_10, MEI_ME_ICH_CFG)},
54 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_1, MEI_ME_ICH_CFG)},
55 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_2, MEI_ME_ICH_CFG)},
56 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_3, MEI_ME_ICH_CFG)},
57 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_4, MEI_ME_ICH_CFG)},
58
59 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_1, MEI_ME_ICH10_CFG)},
60 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_2, MEI_ME_ICH10_CFG)},
61 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_3, MEI_ME_ICH10_CFG)},
62 {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_4, MEI_ME_ICH10_CFG)},
63
David Brazdil0f672f62019-12-10 10:32:29 +000064 {MEI_PCI_DEVICE(MEI_DEV_ID_IBXPK_1, MEI_ME_PCH6_CFG)},
65 {MEI_PCI_DEVICE(MEI_DEV_ID_IBXPK_2, MEI_ME_PCH6_CFG)},
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000066 {MEI_PCI_DEVICE(MEI_DEV_ID_CPT_1, MEI_ME_PCH_CPT_PBG_CFG)},
67 {MEI_PCI_DEVICE(MEI_DEV_ID_PBG_1, MEI_ME_PCH_CPT_PBG_CFG)},
David Brazdil0f672f62019-12-10 10:32:29 +000068 {MEI_PCI_DEVICE(MEI_DEV_ID_PPT_1, MEI_ME_PCH7_CFG)},
69 {MEI_PCI_DEVICE(MEI_DEV_ID_PPT_2, MEI_ME_PCH7_CFG)},
70 {MEI_PCI_DEVICE(MEI_DEV_ID_PPT_3, MEI_ME_PCH7_CFG)},
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000071 {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_H, MEI_ME_PCH8_SPS_CFG)},
72 {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_W, MEI_ME_PCH8_SPS_CFG)},
73 {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_LP, MEI_ME_PCH8_CFG)},
74 {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_HR, MEI_ME_PCH8_SPS_CFG)},
75 {MEI_PCI_DEVICE(MEI_DEV_ID_WPT_LP, MEI_ME_PCH8_CFG)},
76 {MEI_PCI_DEVICE(MEI_DEV_ID_WPT_LP_2, MEI_ME_PCH8_CFG)},
77
78 {MEI_PCI_DEVICE(MEI_DEV_ID_SPT, MEI_ME_PCH8_CFG)},
79 {MEI_PCI_DEVICE(MEI_DEV_ID_SPT_2, MEI_ME_PCH8_CFG)},
80 {MEI_PCI_DEVICE(MEI_DEV_ID_SPT_H, MEI_ME_PCH8_SPS_CFG)},
81 {MEI_PCI_DEVICE(MEI_DEV_ID_SPT_H_2, MEI_ME_PCH8_SPS_CFG)},
David Brazdil0f672f62019-12-10 10:32:29 +000082 {MEI_PCI_DEVICE(MEI_DEV_ID_LBG, MEI_ME_PCH12_CFG)},
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000083
84 {MEI_PCI_DEVICE(MEI_DEV_ID_BXT_M, MEI_ME_PCH8_CFG)},
85 {MEI_PCI_DEVICE(MEI_DEV_ID_APL_I, MEI_ME_PCH8_CFG)},
86
David Brazdil0f672f62019-12-10 10:32:29 +000087 {MEI_PCI_DEVICE(MEI_DEV_ID_DNV_IE, MEI_ME_PCH8_CFG)},
88
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000089 {MEI_PCI_DEVICE(MEI_DEV_ID_GLK, MEI_ME_PCH8_CFG)},
90
91 {MEI_PCI_DEVICE(MEI_DEV_ID_KBP, MEI_ME_PCH8_CFG)},
92 {MEI_PCI_DEVICE(MEI_DEV_ID_KBP_2, MEI_ME_PCH8_CFG)},
93
David Brazdil0f672f62019-12-10 10:32:29 +000094 {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_LP, MEI_ME_PCH12_CFG)},
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000095 {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_LP_4, MEI_ME_PCH8_CFG)},
David Brazdil0f672f62019-12-10 10:32:29 +000096 {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_H, MEI_ME_PCH12_CFG)},
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000097 {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_H_4, MEI_ME_PCH8_CFG)},
98
David Brazdil0f672f62019-12-10 10:32:29 +000099 {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_LP, MEI_ME_PCH12_CFG)},
100 {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_LP_3, MEI_ME_PCH8_CFG)},
101 {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_V, MEI_ME_PCH12_CFG)},
Olivier Deprez0e641232021-09-23 10:07:05 +0200102 {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_H, MEI_ME_PCH12_CFG)},
103 {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_H_3, MEI_ME_PCH8_CFG)},
David Brazdil0f672f62019-12-10 10:32:29 +0000104
105 {MEI_PCI_DEVICE(MEI_DEV_ID_ICP_LP, MEI_ME_PCH12_CFG)},
106
107 {MEI_PCI_DEVICE(MEI_DEV_ID_TGP_LP, MEI_ME_PCH12_CFG)},
108
109 {MEI_PCI_DEVICE(MEI_DEV_ID_MCC, MEI_ME_PCH12_CFG)},
110 {MEI_PCI_DEVICE(MEI_DEV_ID_MCC_4, MEI_ME_PCH8_CFG)},
111
Olivier Deprez0e641232021-09-23 10:07:05 +0200112 {MEI_PCI_DEVICE(MEI_DEV_ID_CDF, MEI_ME_PCH8_CFG)},
113
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000114 /* required last entry */
115 {0, }
116};
117
118MODULE_DEVICE_TABLE(pci, mei_me_pci_tbl);
119
120#ifdef CONFIG_PM
121static inline void mei_me_set_pm_domain(struct mei_device *dev);
122static inline void mei_me_unset_pm_domain(struct mei_device *dev);
123#else
124static inline void mei_me_set_pm_domain(struct mei_device *dev) {}
125static inline void mei_me_unset_pm_domain(struct mei_device *dev) {}
126#endif /* CONFIG_PM */
127
128/**
129 * mei_me_quirk_probe - probe for devices that doesn't valid ME interface
130 *
131 * @pdev: PCI device structure
132 * @cfg: per generation config
133 *
134 * Return: true if ME Interface is valid, false otherwise
135 */
136static bool mei_me_quirk_probe(struct pci_dev *pdev,
137 const struct mei_cfg *cfg)
138{
139 if (cfg->quirk_probe && cfg->quirk_probe(pdev)) {
140 dev_info(&pdev->dev, "Device doesn't have valid ME Interface\n");
141 return false;
142 }
143
144 return true;
145}
146
147/**
148 * mei_me_probe - Device Initialization Routine
149 *
150 * @pdev: PCI device structure
151 * @ent: entry in kcs_pci_tbl
152 *
153 * Return: 0 on success, <0 on failure.
154 */
155static int mei_me_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
156{
157 const struct mei_cfg *cfg;
158 struct mei_device *dev;
159 struct mei_me_hw *hw;
160 unsigned int irqflags;
161 int err;
162
163 cfg = mei_me_get_cfg(ent->driver_data);
164 if (!cfg)
165 return -ENODEV;
166
167 if (!mei_me_quirk_probe(pdev, cfg))
168 return -ENODEV;
169
170 /* enable pci dev */
171 err = pcim_enable_device(pdev);
172 if (err) {
173 dev_err(&pdev->dev, "failed to enable pci device.\n");
174 goto end;
175 }
176 /* set PCI host mastering */
177 pci_set_master(pdev);
178 /* pci request regions and mapping IO device memory for mei driver */
179 err = pcim_iomap_regions(pdev, BIT(0), KBUILD_MODNAME);
180 if (err) {
181 dev_err(&pdev->dev, "failed to get pci regions.\n");
182 goto end;
183 }
184
185 if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) ||
186 dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
187
188 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
189 if (err)
190 err = dma_set_coherent_mask(&pdev->dev,
191 DMA_BIT_MASK(32));
192 }
193 if (err) {
194 dev_err(&pdev->dev, "No usable DMA configuration, aborting\n");
195 goto end;
196 }
197
198 /* allocates and initializes the mei dev structure */
199 dev = mei_me_dev_init(pdev, cfg);
200 if (!dev) {
201 err = -ENOMEM;
202 goto end;
203 }
204 hw = to_me_hw(dev);
205 hw->mem_addr = pcim_iomap_table(pdev)[0];
206
207 pci_enable_msi(pdev);
208
209 /* request and enable interrupt */
210 irqflags = pci_dev_msi_enabled(pdev) ? IRQF_ONESHOT : IRQF_SHARED;
211
212 err = request_threaded_irq(pdev->irq,
213 mei_me_irq_quick_handler,
214 mei_me_irq_thread_handler,
215 irqflags, KBUILD_MODNAME, dev);
216 if (err) {
217 dev_err(&pdev->dev, "request_threaded_irq failure. irq = %d\n",
218 pdev->irq);
219 goto end;
220 }
221
222 if (mei_start(dev)) {
223 dev_err(&pdev->dev, "init hw failure.\n");
224 err = -ENODEV;
225 goto release_irq;
226 }
227
228 pm_runtime_set_autosuspend_delay(&pdev->dev, MEI_ME_RPM_TIMEOUT);
229 pm_runtime_use_autosuspend(&pdev->dev);
230
231 err = mei_register(dev, &pdev->dev);
232 if (err)
233 goto stop;
234
235 pci_set_drvdata(pdev, dev);
236
237 /*
238 * MEI requires to resume from runtime suspend mode
239 * in order to perform link reset flow upon system suspend.
240 */
241 dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NEVER_SKIP);
242
243 /*
244 * ME maps runtime suspend/resume to D0i states,
245 * hence we need to go around native PCI runtime service which
246 * eventually brings the device into D3cold/hot state,
247 * but the mei device cannot wake up from D3 unlike from D0i3.
248 * To get around the PCI device native runtime pm,
249 * ME uses runtime pm domain handlers which take precedence
250 * over the driver's pm handlers.
251 */
252 mei_me_set_pm_domain(dev);
253
254 if (mei_pg_is_enabled(dev)) {
255 pm_runtime_put_noidle(&pdev->dev);
256 if (hw->d0i3_supported)
257 pm_runtime_allow(&pdev->dev);
258 }
259
260 dev_dbg(&pdev->dev, "initialization successful.\n");
261
262 return 0;
263
264stop:
265 mei_stop(dev);
266release_irq:
267 mei_cancel_work(dev);
268 mei_disable_interrupts(dev);
269 free_irq(pdev->irq, dev);
270end:
271 dev_err(&pdev->dev, "initialization failed.\n");
272 return err;
273}
274
275/**
276 * mei_me_shutdown - Device Removal Routine
277 *
278 * @pdev: PCI device structure
279 *
280 * mei_me_shutdown is called from the reboot notifier
281 * it's a simplified version of remove so we go down
282 * faster.
283 */
284static void mei_me_shutdown(struct pci_dev *pdev)
285{
286 struct mei_device *dev;
287
288 dev = pci_get_drvdata(pdev);
289 if (!dev)
290 return;
291
292 dev_dbg(&pdev->dev, "shutdown\n");
293 mei_stop(dev);
294
295 mei_me_unset_pm_domain(dev);
296
297 mei_disable_interrupts(dev);
298 free_irq(pdev->irq, dev);
299}
300
301/**
302 * mei_me_remove - Device Removal Routine
303 *
304 * @pdev: PCI device structure
305 *
306 * mei_me_remove is called by the PCI subsystem to alert the driver
307 * that it should release a PCI device.
308 */
309static void mei_me_remove(struct pci_dev *pdev)
310{
311 struct mei_device *dev;
312
313 dev = pci_get_drvdata(pdev);
314 if (!dev)
315 return;
316
317 if (mei_pg_is_enabled(dev))
318 pm_runtime_get_noresume(&pdev->dev);
319
320 dev_dbg(&pdev->dev, "stop\n");
321 mei_stop(dev);
322
323 mei_me_unset_pm_domain(dev);
324
325 mei_disable_interrupts(dev);
326
327 free_irq(pdev->irq, dev);
328
329 mei_deregister(dev);
330}
331
332#ifdef CONFIG_PM_SLEEP
333static int mei_me_pci_suspend(struct device *device)
334{
335 struct pci_dev *pdev = to_pci_dev(device);
336 struct mei_device *dev = pci_get_drvdata(pdev);
337
338 if (!dev)
339 return -ENODEV;
340
341 dev_dbg(&pdev->dev, "suspend\n");
342
343 mei_stop(dev);
344
345 mei_disable_interrupts(dev);
346
347 free_irq(pdev->irq, dev);
348 pci_disable_msi(pdev);
349
350 return 0;
351}
352
353static int mei_me_pci_resume(struct device *device)
354{
355 struct pci_dev *pdev = to_pci_dev(device);
356 struct mei_device *dev;
357 unsigned int irqflags;
358 int err;
359
360 dev = pci_get_drvdata(pdev);
361 if (!dev)
362 return -ENODEV;
363
364 pci_enable_msi(pdev);
365
366 irqflags = pci_dev_msi_enabled(pdev) ? IRQF_ONESHOT : IRQF_SHARED;
367
368 /* request and enable interrupt */
369 err = request_threaded_irq(pdev->irq,
370 mei_me_irq_quick_handler,
371 mei_me_irq_thread_handler,
372 irqflags, KBUILD_MODNAME, dev);
373
374 if (err) {
375 dev_err(&pdev->dev, "request_threaded_irq failed: irq = %d.\n",
376 pdev->irq);
377 return err;
378 }
379
380 err = mei_restart(dev);
381 if (err)
382 return err;
383
384 /* Start timer if stopped in suspend */
385 schedule_delayed_work(&dev->timer_work, HZ);
386
387 return 0;
388}
389#endif /* CONFIG_PM_SLEEP */
390
391#ifdef CONFIG_PM
392static int mei_me_pm_runtime_idle(struct device *device)
393{
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000394 struct mei_device *dev;
395
David Brazdil0f672f62019-12-10 10:32:29 +0000396 dev_dbg(device, "rpm: me: runtime_idle\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000397
David Brazdil0f672f62019-12-10 10:32:29 +0000398 dev = dev_get_drvdata(device);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000399 if (!dev)
400 return -ENODEV;
401 if (mei_write_is_idle(dev))
402 pm_runtime_autosuspend(device);
403
404 return -EBUSY;
405}
406
407static int mei_me_pm_runtime_suspend(struct device *device)
408{
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000409 struct mei_device *dev;
410 int ret;
411
David Brazdil0f672f62019-12-10 10:32:29 +0000412 dev_dbg(device, "rpm: me: runtime suspend\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000413
David Brazdil0f672f62019-12-10 10:32:29 +0000414 dev = dev_get_drvdata(device);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000415 if (!dev)
416 return -ENODEV;
417
418 mutex_lock(&dev->device_lock);
419
420 if (mei_write_is_idle(dev))
421 ret = mei_me_pg_enter_sync(dev);
422 else
423 ret = -EAGAIN;
424
425 mutex_unlock(&dev->device_lock);
426
David Brazdil0f672f62019-12-10 10:32:29 +0000427 dev_dbg(device, "rpm: me: runtime suspend ret=%d\n", ret);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000428
429 if (ret && ret != -EAGAIN)
430 schedule_work(&dev->reset_work);
431
432 return ret;
433}
434
435static int mei_me_pm_runtime_resume(struct device *device)
436{
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000437 struct mei_device *dev;
438 int ret;
439
David Brazdil0f672f62019-12-10 10:32:29 +0000440 dev_dbg(device, "rpm: me: runtime resume\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000441
David Brazdil0f672f62019-12-10 10:32:29 +0000442 dev = dev_get_drvdata(device);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000443 if (!dev)
444 return -ENODEV;
445
446 mutex_lock(&dev->device_lock);
447
448 ret = mei_me_pg_exit_sync(dev);
449
450 mutex_unlock(&dev->device_lock);
451
David Brazdil0f672f62019-12-10 10:32:29 +0000452 dev_dbg(device, "rpm: me: runtime resume ret = %d\n", ret);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000453
454 if (ret)
455 schedule_work(&dev->reset_work);
456
457 return ret;
458}
459
460/**
461 * mei_me_set_pm_domain - fill and set pm domain structure for device
462 *
463 * @dev: mei_device
464 */
465static inline void mei_me_set_pm_domain(struct mei_device *dev)
466{
467 struct pci_dev *pdev = to_pci_dev(dev->dev);
468
469 if (pdev->dev.bus && pdev->dev.bus->pm) {
470 dev->pg_domain.ops = *pdev->dev.bus->pm;
471
472 dev->pg_domain.ops.runtime_suspend = mei_me_pm_runtime_suspend;
473 dev->pg_domain.ops.runtime_resume = mei_me_pm_runtime_resume;
474 dev->pg_domain.ops.runtime_idle = mei_me_pm_runtime_idle;
475
476 dev_pm_domain_set(&pdev->dev, &dev->pg_domain);
477 }
478}
479
480/**
481 * mei_me_unset_pm_domain - clean pm domain structure for device
482 *
483 * @dev: mei_device
484 */
485static inline void mei_me_unset_pm_domain(struct mei_device *dev)
486{
487 /* stop using pm callbacks if any */
488 dev_pm_domain_set(dev->dev, NULL);
489}
490
491static const struct dev_pm_ops mei_me_pm_ops = {
492 SET_SYSTEM_SLEEP_PM_OPS(mei_me_pci_suspend,
493 mei_me_pci_resume)
494 SET_RUNTIME_PM_OPS(
495 mei_me_pm_runtime_suspend,
496 mei_me_pm_runtime_resume,
497 mei_me_pm_runtime_idle)
498};
499
500#define MEI_ME_PM_OPS (&mei_me_pm_ops)
501#else
502#define MEI_ME_PM_OPS NULL
503#endif /* CONFIG_PM */
504/*
505 * PCI driver structure
506 */
507static struct pci_driver mei_me_driver = {
508 .name = KBUILD_MODNAME,
509 .id_table = mei_me_pci_tbl,
510 .probe = mei_me_probe,
511 .remove = mei_me_remove,
512 .shutdown = mei_me_shutdown,
513 .driver.pm = MEI_ME_PM_OPS,
514 .driver.probe_type = PROBE_PREFER_ASYNCHRONOUS,
515};
516
517module_pci_driver(mei_me_driver);
518
519MODULE_AUTHOR("Intel Corporation");
520MODULE_DESCRIPTION("Intel(R) Management Engine Interface");
521MODULE_LICENSE("GPL v2");