blob: 129a2887e964f327c5c5e9a0ab27b66f7159169d [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001// SPDX-License-Identifier: GPL-2.0
2/*
3 * System Control and Management Interface (SCMI) Performance Protocol
4 *
5 * Copyright (C) 2018 ARM Ltd.
6 */
7
David Brazdil0f672f62019-12-10 10:32:29 +00008#include <linux/bits.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00009#include <linux/of.h>
David Brazdil0f672f62019-12-10 10:32:29 +000010#include <linux/io.h>
11#include <linux/io-64-nonatomic-hi-lo.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000012#include <linux/platform_device.h>
13#include <linux/pm_opp.h>
14#include <linux/sort.h>
15
16#include "common.h"
17
18enum scmi_performance_protocol_cmd {
19 PERF_DOMAIN_ATTRIBUTES = 0x3,
20 PERF_DESCRIBE_LEVELS = 0x4,
21 PERF_LIMITS_SET = 0x5,
22 PERF_LIMITS_GET = 0x6,
23 PERF_LEVEL_SET = 0x7,
24 PERF_LEVEL_GET = 0x8,
25 PERF_NOTIFY_LIMITS = 0x9,
26 PERF_NOTIFY_LEVEL = 0xa,
David Brazdil0f672f62019-12-10 10:32:29 +000027 PERF_DESCRIBE_FASTCHANNEL = 0xb,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000028};
29
30struct scmi_opp {
31 u32 perf;
32 u32 power;
33 u32 trans_latency_us;
34};
35
36struct scmi_msg_resp_perf_attributes {
37 __le16 num_domains;
38 __le16 flags;
39#define POWER_SCALE_IN_MILLIWATT(x) ((x) & BIT(0))
40 __le32 stats_addr_low;
41 __le32 stats_addr_high;
42 __le32 stats_size;
43};
44
45struct scmi_msg_resp_perf_domain_attributes {
46 __le32 flags;
47#define SUPPORTS_SET_LIMITS(x) ((x) & BIT(31))
48#define SUPPORTS_SET_PERF_LVL(x) ((x) & BIT(30))
49#define SUPPORTS_PERF_LIMIT_NOTIFY(x) ((x) & BIT(29))
50#define SUPPORTS_PERF_LEVEL_NOTIFY(x) ((x) & BIT(28))
David Brazdil0f672f62019-12-10 10:32:29 +000051#define SUPPORTS_PERF_FASTCHANNELS(x) ((x) & BIT(27))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000052 __le32 rate_limit_us;
53 __le32 sustained_freq_khz;
54 __le32 sustained_perf_level;
55 u8 name[SCMI_MAX_STR_SIZE];
56};
57
58struct scmi_msg_perf_describe_levels {
59 __le32 domain;
60 __le32 level_index;
61};
62
63struct scmi_perf_set_limits {
64 __le32 domain;
65 __le32 max_level;
66 __le32 min_level;
67};
68
69struct scmi_perf_get_limits {
70 __le32 max_level;
71 __le32 min_level;
72};
73
74struct scmi_perf_set_level {
75 __le32 domain;
76 __le32 level;
77};
78
79struct scmi_perf_notify_level_or_limits {
80 __le32 domain;
81 __le32 notify_enable;
82};
83
84struct scmi_msg_resp_perf_describe_levels {
85 __le16 num_returned;
86 __le16 num_remaining;
87 struct {
88 __le32 perf_val;
89 __le32 power;
90 __le16 transition_latency_us;
91 __le16 reserved;
92 } opp[0];
93};
94
David Brazdil0f672f62019-12-10 10:32:29 +000095struct scmi_perf_get_fc_info {
96 __le32 domain;
97 __le32 message_id;
98};
99
100struct scmi_msg_resp_perf_desc_fc {
101 __le32 attr;
102#define SUPPORTS_DOORBELL(x) ((x) & BIT(0))
103#define DOORBELL_REG_WIDTH(x) FIELD_GET(GENMASK(2, 1), (x))
104 __le32 rate_limit;
105 __le32 chan_addr_low;
106 __le32 chan_addr_high;
107 __le32 chan_size;
108 __le32 db_addr_low;
109 __le32 db_addr_high;
110 __le32 db_set_lmask;
111 __le32 db_set_hmask;
112 __le32 db_preserve_lmask;
113 __le32 db_preserve_hmask;
114};
115
116struct scmi_fc_db_info {
117 int width;
118 u64 set;
119 u64 mask;
120 void __iomem *addr;
121};
122
123struct scmi_fc_info {
124 void __iomem *level_set_addr;
125 void __iomem *limit_set_addr;
126 void __iomem *level_get_addr;
127 void __iomem *limit_get_addr;
128 struct scmi_fc_db_info *level_set_db;
129 struct scmi_fc_db_info *limit_set_db;
130};
131
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000132struct perf_dom_info {
133 bool set_limits;
134 bool set_perf;
135 bool perf_limit_notify;
136 bool perf_level_notify;
David Brazdil0f672f62019-12-10 10:32:29 +0000137 bool perf_fastchannels;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000138 u32 opp_count;
139 u32 sustained_freq_khz;
140 u32 sustained_perf_level;
141 u32 mult_factor;
142 char name[SCMI_MAX_STR_SIZE];
143 struct scmi_opp opp[MAX_OPPS];
David Brazdil0f672f62019-12-10 10:32:29 +0000144 struct scmi_fc_info *fc_info;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000145};
146
147struct scmi_perf_info {
148 int num_domains;
149 bool power_scale_mw;
150 u64 stats_addr;
151 u32 stats_size;
152 struct perf_dom_info *dom_info;
153};
154
155static int scmi_perf_attributes_get(const struct scmi_handle *handle,
156 struct scmi_perf_info *pi)
157{
158 int ret;
159 struct scmi_xfer *t;
160 struct scmi_msg_resp_perf_attributes *attr;
161
162 ret = scmi_xfer_get_init(handle, PROTOCOL_ATTRIBUTES,
163 SCMI_PROTOCOL_PERF, 0, sizeof(*attr), &t);
164 if (ret)
165 return ret;
166
167 attr = t->rx.buf;
168
169 ret = scmi_do_xfer(handle, t);
170 if (!ret) {
171 u16 flags = le16_to_cpu(attr->flags);
172
173 pi->num_domains = le16_to_cpu(attr->num_domains);
174 pi->power_scale_mw = POWER_SCALE_IN_MILLIWATT(flags);
175 pi->stats_addr = le32_to_cpu(attr->stats_addr_low) |
176 (u64)le32_to_cpu(attr->stats_addr_high) << 32;
177 pi->stats_size = le32_to_cpu(attr->stats_size);
178 }
179
180 scmi_xfer_put(handle, t);
181 return ret;
182}
183
184static int
185scmi_perf_domain_attributes_get(const struct scmi_handle *handle, u32 domain,
186 struct perf_dom_info *dom_info)
187{
188 int ret;
189 struct scmi_xfer *t;
190 struct scmi_msg_resp_perf_domain_attributes *attr;
191
192 ret = scmi_xfer_get_init(handle, PERF_DOMAIN_ATTRIBUTES,
193 SCMI_PROTOCOL_PERF, sizeof(domain),
194 sizeof(*attr), &t);
195 if (ret)
196 return ret;
197
David Brazdil0f672f62019-12-10 10:32:29 +0000198 put_unaligned_le32(domain, t->tx.buf);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000199 attr = t->rx.buf;
200
201 ret = scmi_do_xfer(handle, t);
202 if (!ret) {
203 u32 flags = le32_to_cpu(attr->flags);
204
205 dom_info->set_limits = SUPPORTS_SET_LIMITS(flags);
206 dom_info->set_perf = SUPPORTS_SET_PERF_LVL(flags);
207 dom_info->perf_limit_notify = SUPPORTS_PERF_LIMIT_NOTIFY(flags);
208 dom_info->perf_level_notify = SUPPORTS_PERF_LEVEL_NOTIFY(flags);
David Brazdil0f672f62019-12-10 10:32:29 +0000209 dom_info->perf_fastchannels = SUPPORTS_PERF_FASTCHANNELS(flags);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000210 dom_info->sustained_freq_khz =
211 le32_to_cpu(attr->sustained_freq_khz);
212 dom_info->sustained_perf_level =
213 le32_to_cpu(attr->sustained_perf_level);
214 if (!dom_info->sustained_freq_khz ||
215 !dom_info->sustained_perf_level)
216 /* CPUFreq converts to kHz, hence default 1000 */
217 dom_info->mult_factor = 1000;
218 else
219 dom_info->mult_factor =
220 (dom_info->sustained_freq_khz * 1000) /
221 dom_info->sustained_perf_level;
David Brazdil0f672f62019-12-10 10:32:29 +0000222 strlcpy(dom_info->name, attr->name, SCMI_MAX_STR_SIZE);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000223 }
224
225 scmi_xfer_put(handle, t);
226 return ret;
227}
228
229static int opp_cmp_func(const void *opp1, const void *opp2)
230{
231 const struct scmi_opp *t1 = opp1, *t2 = opp2;
232
233 return t1->perf - t2->perf;
234}
235
236static int
237scmi_perf_describe_levels_get(const struct scmi_handle *handle, u32 domain,
238 struct perf_dom_info *perf_dom)
239{
240 int ret, cnt;
241 u32 tot_opp_cnt = 0;
242 u16 num_returned, num_remaining;
243 struct scmi_xfer *t;
244 struct scmi_opp *opp;
245 struct scmi_msg_perf_describe_levels *dom_info;
246 struct scmi_msg_resp_perf_describe_levels *level_info;
247
248 ret = scmi_xfer_get_init(handle, PERF_DESCRIBE_LEVELS,
249 SCMI_PROTOCOL_PERF, sizeof(*dom_info), 0, &t);
250 if (ret)
251 return ret;
252
253 dom_info = t->tx.buf;
254 level_info = t->rx.buf;
255
256 do {
257 dom_info->domain = cpu_to_le32(domain);
258 /* Set the number of OPPs to be skipped/already read */
259 dom_info->level_index = cpu_to_le32(tot_opp_cnt);
260
261 ret = scmi_do_xfer(handle, t);
262 if (ret)
263 break;
264
265 num_returned = le16_to_cpu(level_info->num_returned);
266 num_remaining = le16_to_cpu(level_info->num_remaining);
267 if (tot_opp_cnt + num_returned > MAX_OPPS) {
268 dev_err(handle->dev, "No. of OPPs exceeded MAX_OPPS");
269 break;
270 }
271
272 opp = &perf_dom->opp[tot_opp_cnt];
273 for (cnt = 0; cnt < num_returned; cnt++, opp++) {
274 opp->perf = le32_to_cpu(level_info->opp[cnt].perf_val);
275 opp->power = le32_to_cpu(level_info->opp[cnt].power);
276 opp->trans_latency_us = le16_to_cpu
277 (level_info->opp[cnt].transition_latency_us);
278
279 dev_dbg(handle->dev, "Level %d Power %d Latency %dus\n",
280 opp->perf, opp->power, opp->trans_latency_us);
281 }
282
283 tot_opp_cnt += num_returned;
Olivier Deprez0e641232021-09-23 10:07:05 +0200284
285 scmi_reset_rx_to_maxsz(handle, t);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000286 /*
287 * check for both returned and remaining to avoid infinite
288 * loop due to buggy firmware
289 */
290 } while (num_returned && num_remaining);
291
292 perf_dom->opp_count = tot_opp_cnt;
293 scmi_xfer_put(handle, t);
294
295 sort(perf_dom->opp, tot_opp_cnt, sizeof(*opp), opp_cmp_func, NULL);
296 return ret;
297}
298
David Brazdil0f672f62019-12-10 10:32:29 +0000299#define SCMI_PERF_FC_RING_DB(w) \
300do { \
301 u##w val = 0; \
302 \
303 if (db->mask) \
304 val = ioread##w(db->addr) & db->mask; \
305 iowrite##w((u##w)db->set | val, db->addr); \
306} while (0)
307
308static void scmi_perf_fc_ring_db(struct scmi_fc_db_info *db)
309{
310 if (!db || !db->addr)
311 return;
312
313 if (db->width == 1)
314 SCMI_PERF_FC_RING_DB(8);
315 else if (db->width == 2)
316 SCMI_PERF_FC_RING_DB(16);
317 else if (db->width == 4)
318 SCMI_PERF_FC_RING_DB(32);
319 else /* db->width == 8 */
320#ifdef CONFIG_64BIT
321 SCMI_PERF_FC_RING_DB(64);
322#else
323 {
324 u64 val = 0;
325
326 if (db->mask)
327 val = ioread64_hi_lo(db->addr) & db->mask;
Olivier Deprez0e641232021-09-23 10:07:05 +0200328 iowrite64_hi_lo(db->set | val, db->addr);
David Brazdil0f672f62019-12-10 10:32:29 +0000329 }
330#endif
331}
332
333static int scmi_perf_mb_limits_set(const struct scmi_handle *handle, u32 domain,
334 u32 max_perf, u32 min_perf)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000335{
336 int ret;
337 struct scmi_xfer *t;
338 struct scmi_perf_set_limits *limits;
339
340 ret = scmi_xfer_get_init(handle, PERF_LIMITS_SET, SCMI_PROTOCOL_PERF,
341 sizeof(*limits), 0, &t);
342 if (ret)
343 return ret;
344
345 limits = t->tx.buf;
346 limits->domain = cpu_to_le32(domain);
347 limits->max_level = cpu_to_le32(max_perf);
348 limits->min_level = cpu_to_le32(min_perf);
349
350 ret = scmi_do_xfer(handle, t);
351
352 scmi_xfer_put(handle, t);
353 return ret;
354}
355
David Brazdil0f672f62019-12-10 10:32:29 +0000356static int scmi_perf_limits_set(const struct scmi_handle *handle, u32 domain,
357 u32 max_perf, u32 min_perf)
358{
359 struct scmi_perf_info *pi = handle->perf_priv;
360 struct perf_dom_info *dom = pi->dom_info + domain;
361
362 if (dom->fc_info && dom->fc_info->limit_set_addr) {
363 iowrite32(max_perf, dom->fc_info->limit_set_addr);
364 iowrite32(min_perf, dom->fc_info->limit_set_addr + 4);
365 scmi_perf_fc_ring_db(dom->fc_info->limit_set_db);
366 return 0;
367 }
368
369 return scmi_perf_mb_limits_set(handle, domain, max_perf, min_perf);
370}
371
372static int scmi_perf_mb_limits_get(const struct scmi_handle *handle, u32 domain,
373 u32 *max_perf, u32 *min_perf)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000374{
375 int ret;
376 struct scmi_xfer *t;
377 struct scmi_perf_get_limits *limits;
378
379 ret = scmi_xfer_get_init(handle, PERF_LIMITS_GET, SCMI_PROTOCOL_PERF,
380 sizeof(__le32), 0, &t);
381 if (ret)
382 return ret;
383
David Brazdil0f672f62019-12-10 10:32:29 +0000384 put_unaligned_le32(domain, t->tx.buf);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000385
386 ret = scmi_do_xfer(handle, t);
387 if (!ret) {
388 limits = t->rx.buf;
389
390 *max_perf = le32_to_cpu(limits->max_level);
391 *min_perf = le32_to_cpu(limits->min_level);
392 }
393
394 scmi_xfer_put(handle, t);
395 return ret;
396}
397
David Brazdil0f672f62019-12-10 10:32:29 +0000398static int scmi_perf_limits_get(const struct scmi_handle *handle, u32 domain,
399 u32 *max_perf, u32 *min_perf)
400{
401 struct scmi_perf_info *pi = handle->perf_priv;
402 struct perf_dom_info *dom = pi->dom_info + domain;
403
404 if (dom->fc_info && dom->fc_info->limit_get_addr) {
405 *max_perf = ioread32(dom->fc_info->limit_get_addr);
406 *min_perf = ioread32(dom->fc_info->limit_get_addr + 4);
407 return 0;
408 }
409
410 return scmi_perf_mb_limits_get(handle, domain, max_perf, min_perf);
411}
412
413static int scmi_perf_mb_level_set(const struct scmi_handle *handle, u32 domain,
414 u32 level, bool poll)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000415{
416 int ret;
417 struct scmi_xfer *t;
418 struct scmi_perf_set_level *lvl;
419
420 ret = scmi_xfer_get_init(handle, PERF_LEVEL_SET, SCMI_PROTOCOL_PERF,
421 sizeof(*lvl), 0, &t);
422 if (ret)
423 return ret;
424
425 t->hdr.poll_completion = poll;
426 lvl = t->tx.buf;
427 lvl->domain = cpu_to_le32(domain);
428 lvl->level = cpu_to_le32(level);
429
430 ret = scmi_do_xfer(handle, t);
431
432 scmi_xfer_put(handle, t);
433 return ret;
434}
435
David Brazdil0f672f62019-12-10 10:32:29 +0000436static int scmi_perf_level_set(const struct scmi_handle *handle, u32 domain,
437 u32 level, bool poll)
438{
439 struct scmi_perf_info *pi = handle->perf_priv;
440 struct perf_dom_info *dom = pi->dom_info + domain;
441
442 if (dom->fc_info && dom->fc_info->level_set_addr) {
443 iowrite32(level, dom->fc_info->level_set_addr);
444 scmi_perf_fc_ring_db(dom->fc_info->level_set_db);
445 return 0;
446 }
447
448 return scmi_perf_mb_level_set(handle, domain, level, poll);
449}
450
451static int scmi_perf_mb_level_get(const struct scmi_handle *handle, u32 domain,
452 u32 *level, bool poll)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000453{
454 int ret;
455 struct scmi_xfer *t;
456
457 ret = scmi_xfer_get_init(handle, PERF_LEVEL_GET, SCMI_PROTOCOL_PERF,
458 sizeof(u32), sizeof(u32), &t);
459 if (ret)
460 return ret;
461
462 t->hdr.poll_completion = poll;
David Brazdil0f672f62019-12-10 10:32:29 +0000463 put_unaligned_le32(domain, t->tx.buf);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000464
465 ret = scmi_do_xfer(handle, t);
466 if (!ret)
David Brazdil0f672f62019-12-10 10:32:29 +0000467 *level = get_unaligned_le32(t->rx.buf);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000468
469 scmi_xfer_put(handle, t);
470 return ret;
471}
472
David Brazdil0f672f62019-12-10 10:32:29 +0000473static int scmi_perf_level_get(const struct scmi_handle *handle, u32 domain,
474 u32 *level, bool poll)
475{
476 struct scmi_perf_info *pi = handle->perf_priv;
477 struct perf_dom_info *dom = pi->dom_info + domain;
478
479 if (dom->fc_info && dom->fc_info->level_get_addr) {
480 *level = ioread32(dom->fc_info->level_get_addr);
481 return 0;
482 }
483
484 return scmi_perf_mb_level_get(handle, domain, level, poll);
485}
486
487static bool scmi_perf_fc_size_is_valid(u32 msg, u32 size)
488{
489 if ((msg == PERF_LEVEL_GET || msg == PERF_LEVEL_SET) && size == 4)
490 return true;
491 if ((msg == PERF_LIMITS_GET || msg == PERF_LIMITS_SET) && size == 8)
492 return true;
493 return false;
494}
495
496static void
497scmi_perf_domain_desc_fc(const struct scmi_handle *handle, u32 domain,
498 u32 message_id, void __iomem **p_addr,
499 struct scmi_fc_db_info **p_db)
500{
501 int ret;
502 u32 flags;
503 u64 phys_addr;
504 u8 size;
505 void __iomem *addr;
506 struct scmi_xfer *t;
507 struct scmi_fc_db_info *db;
508 struct scmi_perf_get_fc_info *info;
509 struct scmi_msg_resp_perf_desc_fc *resp;
510
511 if (!p_addr)
512 return;
513
514 ret = scmi_xfer_get_init(handle, PERF_DESCRIBE_FASTCHANNEL,
515 SCMI_PROTOCOL_PERF,
516 sizeof(*info), sizeof(*resp), &t);
517 if (ret)
518 return;
519
520 info = t->tx.buf;
521 info->domain = cpu_to_le32(domain);
522 info->message_id = cpu_to_le32(message_id);
523
524 ret = scmi_do_xfer(handle, t);
525 if (ret)
526 goto err_xfer;
527
528 resp = t->rx.buf;
529 flags = le32_to_cpu(resp->attr);
530 size = le32_to_cpu(resp->chan_size);
531 if (!scmi_perf_fc_size_is_valid(message_id, size))
532 goto err_xfer;
533
534 phys_addr = le32_to_cpu(resp->chan_addr_low);
535 phys_addr |= (u64)le32_to_cpu(resp->chan_addr_high) << 32;
536 addr = devm_ioremap(handle->dev, phys_addr, size);
537 if (!addr)
538 goto err_xfer;
539 *p_addr = addr;
540
541 if (p_db && SUPPORTS_DOORBELL(flags)) {
542 db = devm_kzalloc(handle->dev, sizeof(*db), GFP_KERNEL);
543 if (!db)
544 goto err_xfer;
545
546 size = 1 << DOORBELL_REG_WIDTH(flags);
547 phys_addr = le32_to_cpu(resp->db_addr_low);
548 phys_addr |= (u64)le32_to_cpu(resp->db_addr_high) << 32;
549 addr = devm_ioremap(handle->dev, phys_addr, size);
550 if (!addr)
551 goto err_xfer;
552
553 db->addr = addr;
554 db->width = size;
555 db->set = le32_to_cpu(resp->db_set_lmask);
556 db->set |= (u64)le32_to_cpu(resp->db_set_hmask) << 32;
557 db->mask = le32_to_cpu(resp->db_preserve_lmask);
558 db->mask |= (u64)le32_to_cpu(resp->db_preserve_hmask) << 32;
559 *p_db = db;
560 }
561err_xfer:
562 scmi_xfer_put(handle, t);
563}
564
565static void scmi_perf_domain_init_fc(const struct scmi_handle *handle,
566 u32 domain, struct scmi_fc_info **p_fc)
567{
568 struct scmi_fc_info *fc;
569
570 fc = devm_kzalloc(handle->dev, sizeof(*fc), GFP_KERNEL);
571 if (!fc)
572 return;
573
574 scmi_perf_domain_desc_fc(handle, domain, PERF_LEVEL_SET,
575 &fc->level_set_addr, &fc->level_set_db);
576 scmi_perf_domain_desc_fc(handle, domain, PERF_LEVEL_GET,
577 &fc->level_get_addr, NULL);
578 scmi_perf_domain_desc_fc(handle, domain, PERF_LIMITS_SET,
579 &fc->limit_set_addr, &fc->limit_set_db);
580 scmi_perf_domain_desc_fc(handle, domain, PERF_LIMITS_GET,
581 &fc->limit_get_addr, NULL);
582 *p_fc = fc;
583}
584
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000585/* Device specific ops */
586static int scmi_dev_domain_id(struct device *dev)
587{
588 struct of_phandle_args clkspec;
589
590 if (of_parse_phandle_with_args(dev->of_node, "clocks", "#clock-cells",
591 0, &clkspec))
592 return -EINVAL;
593
594 return clkspec.args[0];
595}
596
597static int scmi_dvfs_device_opps_add(const struct scmi_handle *handle,
598 struct device *dev)
599{
600 int idx, ret, domain;
601 unsigned long freq;
602 struct scmi_opp *opp;
603 struct perf_dom_info *dom;
604 struct scmi_perf_info *pi = handle->perf_priv;
605
606 domain = scmi_dev_domain_id(dev);
607 if (domain < 0)
608 return domain;
609
610 dom = pi->dom_info + domain;
611
612 for (opp = dom->opp, idx = 0; idx < dom->opp_count; idx++, opp++) {
613 freq = opp->perf * dom->mult_factor;
614
615 ret = dev_pm_opp_add(dev, freq, 0);
616 if (ret) {
617 dev_warn(dev, "failed to add opp %luHz\n", freq);
618
619 while (idx-- > 0) {
620 freq = (--opp)->perf * dom->mult_factor;
621 dev_pm_opp_remove(dev, freq);
622 }
623 return ret;
624 }
625 }
626 return 0;
627}
628
629static int scmi_dvfs_transition_latency_get(const struct scmi_handle *handle,
630 struct device *dev)
631{
632 struct perf_dom_info *dom;
633 struct scmi_perf_info *pi = handle->perf_priv;
634 int domain = scmi_dev_domain_id(dev);
635
636 if (domain < 0)
637 return domain;
638
639 dom = pi->dom_info + domain;
640 /* uS to nS */
641 return dom->opp[dom->opp_count - 1].trans_latency_us * 1000;
642}
643
644static int scmi_dvfs_freq_set(const struct scmi_handle *handle, u32 domain,
645 unsigned long freq, bool poll)
646{
647 struct scmi_perf_info *pi = handle->perf_priv;
648 struct perf_dom_info *dom = pi->dom_info + domain;
649
650 return scmi_perf_level_set(handle, domain, freq / dom->mult_factor,
651 poll);
652}
653
654static int scmi_dvfs_freq_get(const struct scmi_handle *handle, u32 domain,
655 unsigned long *freq, bool poll)
656{
657 int ret;
658 u32 level;
659 struct scmi_perf_info *pi = handle->perf_priv;
660 struct perf_dom_info *dom = pi->dom_info + domain;
661
662 ret = scmi_perf_level_get(handle, domain, &level, poll);
663 if (!ret)
664 *freq = level * dom->mult_factor;
665
666 return ret;
667}
668
David Brazdil0f672f62019-12-10 10:32:29 +0000669static int scmi_dvfs_est_power_get(const struct scmi_handle *handle, u32 domain,
670 unsigned long *freq, unsigned long *power)
671{
672 struct scmi_perf_info *pi = handle->perf_priv;
673 struct perf_dom_info *dom;
674 unsigned long opp_freq;
675 int idx, ret = -EINVAL;
676 struct scmi_opp *opp;
677
678 dom = pi->dom_info + domain;
679 if (!dom)
680 return -EIO;
681
682 for (opp = dom->opp, idx = 0; idx < dom->opp_count; idx++, opp++) {
683 opp_freq = opp->perf * dom->mult_factor;
684 if (opp_freq < *freq)
685 continue;
686
687 *freq = opp_freq;
688 *power = opp->power;
689 ret = 0;
690 break;
691 }
692
693 return ret;
694}
695
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000696static struct scmi_perf_ops perf_ops = {
697 .limits_set = scmi_perf_limits_set,
698 .limits_get = scmi_perf_limits_get,
699 .level_set = scmi_perf_level_set,
700 .level_get = scmi_perf_level_get,
701 .device_domain_id = scmi_dev_domain_id,
702 .transition_latency_get = scmi_dvfs_transition_latency_get,
703 .device_opps_add = scmi_dvfs_device_opps_add,
704 .freq_set = scmi_dvfs_freq_set,
705 .freq_get = scmi_dvfs_freq_get,
David Brazdil0f672f62019-12-10 10:32:29 +0000706 .est_power_get = scmi_dvfs_est_power_get,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000707};
708
709static int scmi_perf_protocol_init(struct scmi_handle *handle)
710{
711 int domain;
712 u32 version;
713 struct scmi_perf_info *pinfo;
714
715 scmi_version_get(handle, SCMI_PROTOCOL_PERF, &version);
716
717 dev_dbg(handle->dev, "Performance Version %d.%d\n",
718 PROTOCOL_REV_MAJOR(version), PROTOCOL_REV_MINOR(version));
719
720 pinfo = devm_kzalloc(handle->dev, sizeof(*pinfo), GFP_KERNEL);
721 if (!pinfo)
722 return -ENOMEM;
723
724 scmi_perf_attributes_get(handle, pinfo);
725
726 pinfo->dom_info = devm_kcalloc(handle->dev, pinfo->num_domains,
727 sizeof(*pinfo->dom_info), GFP_KERNEL);
728 if (!pinfo->dom_info)
729 return -ENOMEM;
730
731 for (domain = 0; domain < pinfo->num_domains; domain++) {
732 struct perf_dom_info *dom = pinfo->dom_info + domain;
733
734 scmi_perf_domain_attributes_get(handle, domain, dom);
735 scmi_perf_describe_levels_get(handle, domain, dom);
David Brazdil0f672f62019-12-10 10:32:29 +0000736
737 if (dom->perf_fastchannels)
738 scmi_perf_domain_init_fc(handle, domain, &dom->fc_info);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000739 }
740
741 handle->perf_ops = &perf_ops;
742 handle->perf_priv = pinfo;
743
744 return 0;
745}
746
747static int __init scmi_perf_init(void)
748{
749 return scmi_protocol_register(SCMI_PROTOCOL_PERF,
750 &scmi_perf_protocol_init);
751}
752subsys_initcall(scmi_perf_init);