blob: 753f3dfbc9c91634fa5316fc32b97b1e5144e1ae [file] [log] [blame]
David Brazdil0f672f62019-12-10 10:32:29 +00001// SPDX-License-Identifier: GPL-2.0-only
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002#include <linux/export.h>
3#include <linux/bitops.h>
4#include <linux/elf.h>
5#include <linux/mm.h>
6
7#include <linux/io.h>
8#include <linux/sched.h>
9#include <linux/sched/clock.h>
10#include <linux/random.h>
David Brazdil0f672f62019-12-10 10:32:29 +000011#include <linux/topology.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000012#include <asm/processor.h>
13#include <asm/apic.h>
14#include <asm/cacheinfo.h>
15#include <asm/cpu.h>
16#include <asm/spec-ctrl.h>
17#include <asm/smp.h>
18#include <asm/pci-direct.h>
19#include <asm/delay.h>
David Brazdil0f672f62019-12-10 10:32:29 +000020#include <asm/debugreg.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000021
22#ifdef CONFIG_X86_64
23# include <asm/mmconfig.h>
24# include <asm/set_memory.h>
25#endif
26
27#include "cpu.h"
28
29static const int amd_erratum_383[];
30static const int amd_erratum_400[];
Olivier Deprez0e641232021-09-23 10:07:05 +020031static const int amd_erratum_1054[];
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000032static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum);
33
34/*
35 * nodes_per_socket: Stores the number of nodes per socket.
36 * Refer to Fam15h Models 00-0fh BKDG - CPUID Fn8000_001E_ECX
37 * Node Identifiers[10:8]
38 */
39static u32 nodes_per_socket = 1;
40
41static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
42{
43 u32 gprs[8] = { 0 };
44 int err;
45
46 WARN_ONCE((boot_cpu_data.x86 != 0xf),
47 "%s should only be used on K8!\n", __func__);
48
49 gprs[1] = msr;
50 gprs[7] = 0x9c5a203a;
51
52 err = rdmsr_safe_regs(gprs);
53
54 *p = gprs[0] | ((u64)gprs[2] << 32);
55
56 return err;
57}
58
59static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
60{
61 u32 gprs[8] = { 0 };
62
63 WARN_ONCE((boot_cpu_data.x86 != 0xf),
64 "%s should only be used on K8!\n", __func__);
65
66 gprs[0] = (u32)val;
67 gprs[1] = msr;
68 gprs[2] = val >> 32;
69 gprs[7] = 0x9c5a203a;
70
71 return wrmsr_safe_regs(gprs);
72}
73
74/*
75 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
76 * misexecution of code under Linux. Owners of such processors should
77 * contact AMD for precise details and a CPU swap.
78 *
79 * See http://www.multimania.com/poulot/k6bug.html
80 * and section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
81 * (Publication # 21266 Issue Date: August 1998)
82 *
83 * The following test is erm.. interesting. AMD neglected to up
84 * the chip setting when fixing the bug but they also tweaked some
85 * performance at the same time..
86 */
87
David Brazdil0f672f62019-12-10 10:32:29 +000088#ifdef CONFIG_X86_32
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000089extern __visible void vide(void);
David Brazdil0f672f62019-12-10 10:32:29 +000090__asm__(".text\n"
91 ".globl vide\n"
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000092 ".type vide, @function\n"
93 ".align 4\n"
94 "vide: ret\n");
David Brazdil0f672f62019-12-10 10:32:29 +000095#endif
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000096
97static void init_amd_k5(struct cpuinfo_x86 *c)
98{
99#ifdef CONFIG_X86_32
100/*
101 * General Systems BIOSen alias the cpu frequency registers
102 * of the Elan at 0x000df000. Unfortunately, one of the Linux
103 * drivers subsequently pokes it, and changes the CPU speed.
104 * Workaround : Remove the unneeded alias.
105 */
106#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
107#define CBAR_ENB (0x80000000)
108#define CBAR_KEY (0X000000CB)
109 if (c->x86_model == 9 || c->x86_model == 10) {
110 if (inl(CBAR) & CBAR_ENB)
111 outl(0 | CBAR_KEY, CBAR);
112 }
113#endif
114}
115
116static void init_amd_k6(struct cpuinfo_x86 *c)
117{
118#ifdef CONFIG_X86_32
119 u32 l, h;
120 int mbytes = get_num_physpages() >> (20-PAGE_SHIFT);
121
122 if (c->x86_model < 6) {
123 /* Based on AMD doc 20734R - June 2000 */
124 if (c->x86_model == 0) {
125 clear_cpu_cap(c, X86_FEATURE_APIC);
126 set_cpu_cap(c, X86_FEATURE_PGE);
127 }
128 return;
129 }
130
131 if (c->x86_model == 6 && c->x86_stepping == 1) {
132 const int K6_BUG_LOOP = 1000000;
133 int n;
134 void (*f_vide)(void);
135 u64 d, d2;
136
137 pr_info("AMD K6 stepping B detected - ");
138
139 /*
140 * It looks like AMD fixed the 2.6.2 bug and improved indirect
141 * calls at the same time.
142 */
143
144 n = K6_BUG_LOOP;
145 f_vide = vide;
146 OPTIMIZER_HIDE_VAR(f_vide);
147 d = rdtsc();
148 while (n--)
149 f_vide();
150 d2 = rdtsc();
151 d = d2-d;
152
153 if (d > 20*K6_BUG_LOOP)
154 pr_cont("system stability may be impaired when more than 32 MB are used.\n");
155 else
156 pr_cont("probably OK (after B9730xxxx).\n");
157 }
158
159 /* K6 with old style WHCR */
160 if (c->x86_model < 8 ||
161 (c->x86_model == 8 && c->x86_stepping < 8)) {
162 /* We can only write allocate on the low 508Mb */
163 if (mbytes > 508)
164 mbytes = 508;
165
166 rdmsr(MSR_K6_WHCR, l, h);
167 if ((l&0x0000FFFF) == 0) {
168 unsigned long flags;
169 l = (1<<0)|((mbytes/4)<<1);
170 local_irq_save(flags);
171 wbinvd();
172 wrmsr(MSR_K6_WHCR, l, h);
173 local_irq_restore(flags);
174 pr_info("Enabling old style K6 write allocation for %d Mb\n",
175 mbytes);
176 }
177 return;
178 }
179
180 if ((c->x86_model == 8 && c->x86_stepping > 7) ||
181 c->x86_model == 9 || c->x86_model == 13) {
182 /* The more serious chips .. */
183
184 if (mbytes > 4092)
185 mbytes = 4092;
186
187 rdmsr(MSR_K6_WHCR, l, h);
188 if ((l&0xFFFF0000) == 0) {
189 unsigned long flags;
190 l = ((mbytes>>2)<<22)|(1<<16);
191 local_irq_save(flags);
192 wbinvd();
193 wrmsr(MSR_K6_WHCR, l, h);
194 local_irq_restore(flags);
195 pr_info("Enabling new style K6 write allocation for %d Mb\n",
196 mbytes);
197 }
198
199 return;
200 }
201
202 if (c->x86_model == 10) {
203 /* AMD Geode LX is model 10 */
204 /* placeholder for any needed mods */
205 return;
206 }
207#endif
208}
209
210static void init_amd_k7(struct cpuinfo_x86 *c)
211{
212#ifdef CONFIG_X86_32
213 u32 l, h;
214
215 /*
216 * Bit 15 of Athlon specific MSR 15, needs to be 0
217 * to enable SSE on Palomino/Morgan/Barton CPU's.
218 * If the BIOS didn't enable it already, enable it here.
219 */
220 if (c->x86_model >= 6 && c->x86_model <= 10) {
221 if (!cpu_has(c, X86_FEATURE_XMM)) {
222 pr_info("Enabling disabled K7/SSE Support.\n");
223 msr_clear_bit(MSR_K7_HWCR, 15);
224 set_cpu_cap(c, X86_FEATURE_XMM);
225 }
226 }
227
228 /*
229 * It's been determined by AMD that Athlons since model 8 stepping 1
230 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
231 * As per AMD technical note 27212 0.2
232 */
233 if ((c->x86_model == 8 && c->x86_stepping >= 1) || (c->x86_model > 8)) {
234 rdmsr(MSR_K7_CLK_CTL, l, h);
235 if ((l & 0xfff00000) != 0x20000000) {
236 pr_info("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
237 l, ((l & 0x000fffff)|0x20000000));
238 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
239 }
240 }
241
242 /* calling is from identify_secondary_cpu() ? */
243 if (!c->cpu_index)
244 return;
245
246 /*
247 * Certain Athlons might work (for various values of 'work') in SMP
248 * but they are not certified as MP capable.
249 */
250 /* Athlon 660/661 is valid. */
251 if ((c->x86_model == 6) && ((c->x86_stepping == 0) ||
252 (c->x86_stepping == 1)))
253 return;
254
255 /* Duron 670 is valid */
256 if ((c->x86_model == 7) && (c->x86_stepping == 0))
257 return;
258
259 /*
260 * Athlon 662, Duron 671, and Athlon >model 7 have capability
261 * bit. It's worth noting that the A5 stepping (662) of some
262 * Athlon XP's have the MP bit set.
263 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
264 * more.
265 */
266 if (((c->x86_model == 6) && (c->x86_stepping >= 2)) ||
267 ((c->x86_model == 7) && (c->x86_stepping >= 1)) ||
268 (c->x86_model > 7))
269 if (cpu_has(c, X86_FEATURE_MP))
270 return;
271
272 /* If we get here, not a certified SMP capable AMD system. */
273
274 /*
275 * Don't taint if we are running SMP kernel on a single non-MP
276 * approved Athlon
277 */
278 WARN_ONCE(1, "WARNING: This combination of AMD"
279 " processors is not suitable for SMP.\n");
280 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_NOW_UNRELIABLE);
281#endif
282}
283
284#ifdef CONFIG_NUMA
285/*
286 * To workaround broken NUMA config. Read the comment in
287 * srat_detect_node().
288 */
289static int nearby_node(int apicid)
290{
291 int i, node;
292
293 for (i = apicid - 1; i >= 0; i--) {
294 node = __apicid_to_node[i];
295 if (node != NUMA_NO_NODE && node_online(node))
296 return node;
297 }
298 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
299 node = __apicid_to_node[i];
300 if (node != NUMA_NO_NODE && node_online(node))
301 return node;
302 }
303 return first_node(node_online_map); /* Shouldn't happen */
304}
305#endif
306
307/*
308 * Fix up cpu_core_id for pre-F17h systems to be in the
309 * [0 .. cores_per_node - 1] range. Not really needed but
310 * kept so as not to break existing setups.
311 */
312static void legacy_fixup_core_id(struct cpuinfo_x86 *c)
313{
314 u32 cus_per_node;
315
316 if (c->x86 >= 0x17)
317 return;
318
319 cus_per_node = c->x86_max_cores / nodes_per_socket;
320 c->cpu_core_id %= cus_per_node;
321}
322
323
324static void amd_get_topology_early(struct cpuinfo_x86 *c)
325{
326 if (cpu_has(c, X86_FEATURE_TOPOEXT))
327 smp_num_siblings = ((cpuid_ebx(0x8000001e) >> 8) & 0xff) + 1;
328}
329
330/*
331 * Fixup core topology information for
332 * (1) AMD multi-node processors
333 * Assumption: Number of cores in each internal node is the same.
334 * (2) AMD processors supporting compute units
335 */
336static void amd_get_topology(struct cpuinfo_x86 *c)
337{
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000338 int cpu = smp_processor_id();
339
340 /* get information required for multi-node processors */
341 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
342 int err;
343 u32 eax, ebx, ecx, edx;
344
345 cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
346
Olivier Deprez0e641232021-09-23 10:07:05 +0200347 c->cpu_die_id = ecx & 0xff;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000348
349 if (c->x86 == 0x15)
350 c->cu_id = ebx & 0xff;
351
352 if (c->x86 >= 0x17) {
353 c->cpu_core_id = ebx & 0xff;
354
355 if (smp_num_siblings > 1)
356 c->x86_max_cores /= smp_num_siblings;
357 }
358
359 /*
360 * In case leaf B is available, use it to derive
361 * topology information.
362 */
363 err = detect_extended_topology(c);
364 if (!err)
365 c->x86_coreid_bits = get_count_order(c->x86_max_cores);
366
Olivier Deprez0e641232021-09-23 10:07:05 +0200367 cacheinfo_amd_init_llc_id(c, cpu);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000368
369 } else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
370 u64 value;
371
372 rdmsrl(MSR_FAM10H_NODE_ID, value);
Olivier Deprez0e641232021-09-23 10:07:05 +0200373 c->cpu_die_id = value & 7;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000374
Olivier Deprez0e641232021-09-23 10:07:05 +0200375 per_cpu(cpu_llc_id, cpu) = c->cpu_die_id;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000376 } else
377 return;
378
379 if (nodes_per_socket > 1) {
380 set_cpu_cap(c, X86_FEATURE_AMD_DCM);
381 legacy_fixup_core_id(c);
382 }
383}
384
385/*
386 * On a AMD dual core setup the lower bits of the APIC id distinguish the cores.
387 * Assumes number of cores is a power of two.
388 */
389static void amd_detect_cmp(struct cpuinfo_x86 *c)
390{
391 unsigned bits;
392 int cpu = smp_processor_id();
393
394 bits = c->x86_coreid_bits;
395 /* Low order bits define the core id (index of core in socket) */
396 c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
397 /* Convert the initial APIC ID into the socket ID */
398 c->phys_proc_id = c->initial_apicid >> bits;
399 /* use socket ID also for last level cache */
Olivier Deprez0e641232021-09-23 10:07:05 +0200400 per_cpu(cpu_llc_id, cpu) = c->cpu_die_id = c->phys_proc_id;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000401}
402
403u16 amd_get_nb_id(int cpu)
404{
405 return per_cpu(cpu_llc_id, cpu);
406}
407EXPORT_SYMBOL_GPL(amd_get_nb_id);
408
409u32 amd_get_nodes_per_socket(void)
410{
411 return nodes_per_socket;
412}
413EXPORT_SYMBOL_GPL(amd_get_nodes_per_socket);
414
415static void srat_detect_node(struct cpuinfo_x86 *c)
416{
417#ifdef CONFIG_NUMA
418 int cpu = smp_processor_id();
419 int node;
420 unsigned apicid = c->apicid;
421
422 node = numa_cpu_node(cpu);
423 if (node == NUMA_NO_NODE)
424 node = per_cpu(cpu_llc_id, cpu);
425
426 /*
427 * On multi-fabric platform (e.g. Numascale NumaChip) a
428 * platform-specific handler needs to be called to fixup some
429 * IDs of the CPU.
430 */
431 if (x86_cpuinit.fixup_cpu_id)
432 x86_cpuinit.fixup_cpu_id(c, node);
433
434 if (!node_online(node)) {
435 /*
436 * Two possibilities here:
437 *
438 * - The CPU is missing memory and no node was created. In
439 * that case try picking one from a nearby CPU.
440 *
441 * - The APIC IDs differ from the HyperTransport node IDs
442 * which the K8 northbridge parsing fills in. Assume
443 * they are all increased by a constant offset, but in
444 * the same order as the HT nodeids. If that doesn't
445 * result in a usable node fall back to the path for the
446 * previous case.
447 *
448 * This workaround operates directly on the mapping between
449 * APIC ID and NUMA node, assuming certain relationship
450 * between APIC ID, HT node ID and NUMA topology. As going
451 * through CPU mapping may alter the outcome, directly
452 * access __apicid_to_node[].
453 */
454 int ht_nodeid = c->initial_apicid;
455
456 if (__apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
457 node = __apicid_to_node[ht_nodeid];
458 /* Pick a nearby node */
459 if (!node_online(node))
460 node = nearby_node(apicid);
461 }
462 numa_set_node(cpu, node);
463#endif
464}
465
466static void early_init_amd_mc(struct cpuinfo_x86 *c)
467{
468#ifdef CONFIG_SMP
469 unsigned bits, ecx;
470
471 /* Multi core CPU? */
472 if (c->extended_cpuid_level < 0x80000008)
473 return;
474
475 ecx = cpuid_ecx(0x80000008);
476
477 c->x86_max_cores = (ecx & 0xff) + 1;
478
479 /* CPU telling us the core id bits shift? */
480 bits = (ecx >> 12) & 0xF;
481
482 /* Otherwise recompute */
483 if (bits == 0) {
484 while ((1 << bits) < c->x86_max_cores)
485 bits++;
486 }
487
488 c->x86_coreid_bits = bits;
489#endif
490}
491
492static void bsp_init_amd(struct cpuinfo_x86 *c)
493{
494
495#ifdef CONFIG_X86_64
496 if (c->x86 >= 0xf) {
497 unsigned long long tseg;
498
499 /*
500 * Split up direct mapping around the TSEG SMM area.
501 * Don't do it for gbpages because there seems very little
502 * benefit in doing so.
503 */
504 if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
505 unsigned long pfn = tseg >> PAGE_SHIFT;
506
507 pr_debug("tseg: %010llx\n", tseg);
508 if (pfn_range_is_mapped(pfn, pfn + 1))
509 set_memory_4k((unsigned long)__va(tseg), 1);
510 }
511 }
512#endif
513
514 if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
515
516 if (c->x86 > 0x10 ||
517 (c->x86 == 0x10 && c->x86_model >= 0x2)) {
518 u64 val;
519
520 rdmsrl(MSR_K7_HWCR, val);
521 if (!(val & BIT(24)))
522 pr_warn(FW_BUG "TSC doesn't count with P0 frequency!\n");
523 }
524 }
525
526 if (c->x86 == 0x15) {
527 unsigned long upperbit;
528 u32 cpuid, assoc;
529
530 cpuid = cpuid_edx(0x80000005);
531 assoc = cpuid >> 16 & 0xff;
532 upperbit = ((cpuid >> 24) << 10) / assoc;
533
534 va_align.mask = (upperbit - 1) & PAGE_MASK;
535 va_align.flags = ALIGN_VA_32 | ALIGN_VA_64;
536
537 /* A random value per boot for bit slice [12:upper_bit) */
538 va_align.bits = get_random_int() & va_align.mask;
539 }
540
541 if (cpu_has(c, X86_FEATURE_MWAITX))
542 use_mwaitx_delay();
543
544 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
545 u32 ecx;
546
547 ecx = cpuid_ecx(0x8000001e);
Olivier Deprez0e641232021-09-23 10:07:05 +0200548 __max_die_per_package = nodes_per_socket = ((ecx >> 8) & 7) + 1;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000549 } else if (boot_cpu_has(X86_FEATURE_NODEID_MSR)) {
550 u64 value;
551
552 rdmsrl(MSR_FAM10H_NODE_ID, value);
Olivier Deprez0e641232021-09-23 10:07:05 +0200553 __max_die_per_package = nodes_per_socket = ((value >> 3) & 7) + 1;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000554 }
555
556 if (!boot_cpu_has(X86_FEATURE_AMD_SSBD) &&
557 !boot_cpu_has(X86_FEATURE_VIRT_SSBD) &&
558 c->x86 >= 0x15 && c->x86 <= 0x17) {
559 unsigned int bit;
560
561 switch (c->x86) {
562 case 0x15: bit = 54; break;
563 case 0x16: bit = 33; break;
564 case 0x17: bit = 10; break;
565 default: return;
566 }
567 /*
568 * Try to cache the base value so further operations can
569 * avoid RMW. If that faults, do not enable SSBD.
570 */
571 if (!rdmsrl_safe(MSR_AMD64_LS_CFG, &x86_amd_ls_cfg_base)) {
572 setup_force_cpu_cap(X86_FEATURE_LS_CFG_SSBD);
573 setup_force_cpu_cap(X86_FEATURE_SSBD);
574 x86_amd_ls_cfg_ssbd_mask = 1ULL << bit;
575 }
576 }
577}
578
579static void early_detect_mem_encrypt(struct cpuinfo_x86 *c)
580{
581 u64 msr;
582
583 /*
584 * BIOS support is required for SME and SEV.
585 * For SME: If BIOS has enabled SME then adjust x86_phys_bits by
586 * the SME physical address space reduction value.
587 * If BIOS has not enabled SME then don't advertise the
588 * SME feature (set in scattered.c).
589 * For SEV: If BIOS has not enabled SEV then don't advertise the
590 * SEV feature (set in scattered.c).
591 *
592 * In all cases, since support for SME and SEV requires long mode,
593 * don't advertise the feature under CONFIG_X86_32.
594 */
595 if (cpu_has(c, X86_FEATURE_SME) || cpu_has(c, X86_FEATURE_SEV)) {
596 /* Check if memory encryption is enabled */
597 rdmsrl(MSR_K8_SYSCFG, msr);
598 if (!(msr & MSR_K8_SYSCFG_MEM_ENCRYPT))
599 goto clear_all;
600
601 /*
602 * Always adjust physical address bits. Even though this
603 * will be a value above 32-bits this is still done for
604 * CONFIG_X86_32 so that accurate values are reported.
605 */
606 c->x86_phys_bits -= (cpuid_ebx(0x8000001f) >> 6) & 0x3f;
607
608 if (IS_ENABLED(CONFIG_X86_32))
609 goto clear_all;
610
611 rdmsrl(MSR_K7_HWCR, msr);
612 if (!(msr & MSR_K7_HWCR_SMMLOCK))
613 goto clear_sev;
614
615 return;
616
617clear_all:
Olivier Deprez0e641232021-09-23 10:07:05 +0200618 setup_clear_cpu_cap(X86_FEATURE_SME);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000619clear_sev:
Olivier Deprez0e641232021-09-23 10:07:05 +0200620 setup_clear_cpu_cap(X86_FEATURE_SEV);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000621 }
622}
623
624static void early_init_amd(struct cpuinfo_x86 *c)
625{
626 u64 value;
627 u32 dummy;
628
629 early_init_amd_mc(c);
630
631#ifdef CONFIG_X86_32
632 if (c->x86 == 6)
633 set_cpu_cap(c, X86_FEATURE_K7);
634#endif
635
636 if (c->x86 >= 0xf)
637 set_cpu_cap(c, X86_FEATURE_K8);
638
639 rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
640
641 /*
642 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
643 * with P/T states and does not stop in deep C-states
644 */
645 if (c->x86_power & (1 << 8)) {
646 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
647 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
648 }
649
650 /* Bit 12 of 8000_0007 edx is accumulated power mechanism. */
651 if (c->x86_power & BIT(12))
652 set_cpu_cap(c, X86_FEATURE_ACC_POWER);
653
654#ifdef CONFIG_X86_64
655 set_cpu_cap(c, X86_FEATURE_SYSCALL32);
656#else
657 /* Set MTRR capability flag if appropriate */
658 if (c->x86 == 5)
659 if (c->x86_model == 13 || c->x86_model == 9 ||
660 (c->x86_model == 8 && c->x86_stepping >= 8))
661 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
662#endif
663#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
664 /*
665 * ApicID can always be treated as an 8-bit value for AMD APIC versions
666 * >= 0x10, but even old K8s came out of reset with version 0x10. So, we
667 * can safely set X86_FEATURE_EXTD_APICID unconditionally for families
668 * after 16h.
669 */
670 if (boot_cpu_has(X86_FEATURE_APIC)) {
671 if (c->x86 > 0x16)
672 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
673 else if (c->x86 >= 0xf) {
674 /* check CPU config space for extended APIC ID */
675 unsigned int val;
676
677 val = read_pci_config(0, 24, 0, 0x68);
678 if ((val >> 17 & 0x3) == 0x3)
679 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
680 }
681 }
682#endif
683
684 /*
685 * This is only needed to tell the kernel whether to use VMCALL
686 * and VMMCALL. VMMCALL is never executed except under virt, so
687 * we can set it unconditionally.
688 */
689 set_cpu_cap(c, X86_FEATURE_VMMCALL);
690
691 /* F16h erratum 793, CVE-2013-6885 */
692 if (c->x86 == 0x16 && c->x86_model <= 0xf)
693 msr_set_bit(MSR_AMD64_LS_CFG, 15);
694
695 /*
696 * Check whether the machine is affected by erratum 400. This is
697 * used to select the proper idle routine and to enable the check
698 * whether the machine is affected in arch_post_acpi_init(), which
699 * sets the X86_BUG_AMD_APIC_C1E bug depending on the MSR check.
700 */
701 if (cpu_has_amd_erratum(c, amd_erratum_400))
702 set_cpu_bug(c, X86_BUG_AMD_E400);
703
704 early_detect_mem_encrypt(c);
705
706 /* Re-enable TopologyExtensions if switched off by BIOS */
707 if (c->x86 == 0x15 &&
708 (c->x86_model >= 0x10 && c->x86_model <= 0x6f) &&
709 !cpu_has(c, X86_FEATURE_TOPOEXT)) {
710
711 if (msr_set_bit(0xc0011005, 54) > 0) {
712 rdmsrl(0xc0011005, value);
713 if (value & BIT_64(54)) {
714 set_cpu_cap(c, X86_FEATURE_TOPOEXT);
715 pr_info_once(FW_INFO "CPU: Re-enabling disabled Topology Extensions Support.\n");
716 }
717 }
718 }
719
720 amd_get_topology_early(c);
721}
722
723static void init_amd_k8(struct cpuinfo_x86 *c)
724{
725 u32 level;
726 u64 value;
727
728 /* On C+ stepping K8 rep microcode works well for copy/memset */
729 level = cpuid_eax(1);
730 if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
731 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
732
733 /*
734 * Some BIOSes incorrectly force this feature, but only K8 revision D
735 * (model = 0x14) and later actually support it.
736 * (AMD Erratum #110, docId: 25759).
737 */
738 if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
739 clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
740 if (!rdmsrl_amd_safe(0xc001100d, &value)) {
741 value &= ~BIT_64(32);
742 wrmsrl_amd_safe(0xc001100d, value);
743 }
744 }
745
746 if (!c->x86_model_id[0])
747 strcpy(c->x86_model_id, "Hammer");
748
749#ifdef CONFIG_SMP
750 /*
751 * Disable TLB flush filter by setting HWCR.FFDIS on K8
752 * bit 6 of msr C001_0015
753 *
754 * Errata 63 for SH-B3 steppings
755 * Errata 122 for all steppings (F+ have it disabled by default)
756 */
757 msr_set_bit(MSR_K7_HWCR, 6);
758#endif
759 set_cpu_bug(c, X86_BUG_SWAPGS_FENCE);
760}
761
762static void init_amd_gh(struct cpuinfo_x86 *c)
763{
764#ifdef CONFIG_MMCONF_FAM10H
765 /* do this for boot cpu */
766 if (c == &boot_cpu_data)
767 check_enable_amd_mmconf_dmi();
768
769 fam10h_check_enable_mmcfg();
770#endif
771
772 /*
773 * Disable GART TLB Walk Errors on Fam10h. We do this here because this
774 * is always needed when GART is enabled, even in a kernel which has no
775 * MCE support built in. BIOS should disable GartTlbWlk Errors already.
776 * If it doesn't, we do it here as suggested by the BKDG.
777 *
778 * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
779 */
780 msr_set_bit(MSR_AMD64_MCx_MASK(4), 10);
781
782 /*
783 * On family 10h BIOS may not have properly enabled WC+ support, causing
784 * it to be converted to CD memtype. This may result in performance
785 * degradation for certain nested-paging guests. Prevent this conversion
786 * by clearing bit 24 in MSR_AMD64_BU_CFG2.
787 *
788 * NOTE: we want to use the _safe accessors so as not to #GP kvm
789 * guests on older kvm hosts.
790 */
791 msr_clear_bit(MSR_AMD64_BU_CFG2, 24);
792
793 if (cpu_has_amd_erratum(c, amd_erratum_383))
794 set_cpu_bug(c, X86_BUG_AMD_TLB_MMATCH);
795}
796
797#define MSR_AMD64_DE_CFG 0xC0011029
798
799static void init_amd_ln(struct cpuinfo_x86 *c)
800{
801 /*
802 * Apply erratum 665 fix unconditionally so machines without a BIOS
803 * fix work.
804 */
805 msr_set_bit(MSR_AMD64_DE_CFG, 31);
806}
807
David Brazdil0f672f62019-12-10 10:32:29 +0000808static bool rdrand_force;
809
810static int __init rdrand_cmdline(char *str)
811{
812 if (!str)
813 return -EINVAL;
814
815 if (!strcmp(str, "force"))
816 rdrand_force = true;
817 else
818 return -EINVAL;
819
820 return 0;
821}
822early_param("rdrand", rdrand_cmdline);
823
824static void clear_rdrand_cpuid_bit(struct cpuinfo_x86 *c)
825{
826 /*
827 * Saving of the MSR used to hide the RDRAND support during
828 * suspend/resume is done by arch/x86/power/cpu.c, which is
829 * dependent on CONFIG_PM_SLEEP.
830 */
831 if (!IS_ENABLED(CONFIG_PM_SLEEP))
832 return;
833
834 /*
835 * The nordrand option can clear X86_FEATURE_RDRAND, so check for
836 * RDRAND support using the CPUID function directly.
837 */
838 if (!(cpuid_ecx(1) & BIT(30)) || rdrand_force)
839 return;
840
841 msr_clear_bit(MSR_AMD64_CPUID_FN_1, 62);
842
843 /*
844 * Verify that the CPUID change has occurred in case the kernel is
845 * running virtualized and the hypervisor doesn't support the MSR.
846 */
847 if (cpuid_ecx(1) & BIT(30)) {
848 pr_info_once("BIOS may not properly restore RDRAND after suspend, but hypervisor does not support hiding RDRAND via CPUID.\n");
849 return;
850 }
851
852 clear_cpu_cap(c, X86_FEATURE_RDRAND);
853 pr_info_once("BIOS may not properly restore RDRAND after suspend, hiding RDRAND via CPUID. Use rdrand=force to reenable.\n");
854}
855
856static void init_amd_jg(struct cpuinfo_x86 *c)
857{
858 /*
859 * Some BIOS implementations do not restore proper RDRAND support
860 * across suspend and resume. Check on whether to hide the RDRAND
861 * instruction support via CPUID.
862 */
863 clear_rdrand_cpuid_bit(c);
864}
865
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000866static void init_amd_bd(struct cpuinfo_x86 *c)
867{
868 u64 value;
869
870 /*
871 * The way access filter has a performance penalty on some workloads.
872 * Disable it on the affected CPUs.
873 */
874 if ((c->x86_model >= 0x02) && (c->x86_model < 0x20)) {
875 if (!rdmsrl_safe(MSR_F15H_IC_CFG, &value) && !(value & 0x1E)) {
876 value |= 0x1E;
877 wrmsrl_safe(MSR_F15H_IC_CFG, value);
878 }
879 }
David Brazdil0f672f62019-12-10 10:32:29 +0000880
881 /*
882 * Some BIOS implementations do not restore proper RDRAND support
883 * across suspend and resume. Check on whether to hide the RDRAND
884 * instruction support via CPUID.
885 */
886 clear_rdrand_cpuid_bit(c);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000887}
888
889static void init_amd_zn(struct cpuinfo_x86 *c)
890{
891 set_cpu_cap(c, X86_FEATURE_ZEN);
David Brazdil0f672f62019-12-10 10:32:29 +0000892
893#ifdef CONFIG_NUMA
894 node_reclaim_distance = 32;
895#endif
896
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000897 /*
David Brazdil0f672f62019-12-10 10:32:29 +0000898 * Fix erratum 1076: CPB feature bit not being set in CPUID.
899 * Always set it, except when running under a hypervisor.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000900 */
David Brazdil0f672f62019-12-10 10:32:29 +0000901 if (!cpu_has(c, X86_FEATURE_HYPERVISOR) && !cpu_has(c, X86_FEATURE_CPB))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000902 set_cpu_cap(c, X86_FEATURE_CPB);
903}
904
905static void init_amd(struct cpuinfo_x86 *c)
906{
907 early_init_amd(c);
908
909 /*
910 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
911 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
912 */
913 clear_cpu_cap(c, 0*32+31);
914
915 if (c->x86 >= 0x10)
916 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
917
918 /* get apicid instead of initial apic id from cpuid */
919 c->apicid = hard_smp_processor_id();
920
921 /* K6s reports MCEs but don't actually have all the MSRs */
922 if (c->x86 < 6)
923 clear_cpu_cap(c, X86_FEATURE_MCE);
924
925 switch (c->x86) {
926 case 4: init_amd_k5(c); break;
927 case 5: init_amd_k6(c); break;
928 case 6: init_amd_k7(c); break;
929 case 0xf: init_amd_k8(c); break;
930 case 0x10: init_amd_gh(c); break;
931 case 0x12: init_amd_ln(c); break;
932 case 0x15: init_amd_bd(c); break;
David Brazdil0f672f62019-12-10 10:32:29 +0000933 case 0x16: init_amd_jg(c); break;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000934 case 0x17: init_amd_zn(c); break;
935 }
936
937 /*
938 * Enable workaround for FXSAVE leak on CPUs
939 * without a XSaveErPtr feature
940 */
941 if ((c->x86 >= 6) && (!cpu_has(c, X86_FEATURE_XSAVEERPTR)))
942 set_cpu_bug(c, X86_BUG_FXSAVE_LEAK);
943
944 cpu_detect_cache_sizes(c);
945
946 amd_detect_cmp(c);
947 amd_get_topology(c);
948 srat_detect_node(c);
949
950 init_amd_cacheinfo(c);
951
952 if (cpu_has(c, X86_FEATURE_XMM2)) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000953 /*
David Brazdil0f672f62019-12-10 10:32:29 +0000954 * Use LFENCE for execution serialization. On families which
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000955 * don't have that MSR, LFENCE is already serializing.
956 * msr_set_bit() uses the safe accessors, too, even if the MSR
957 * is not present.
958 */
959 msr_set_bit(MSR_F10H_DECFG,
960 MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT);
961
David Brazdil0f672f62019-12-10 10:32:29 +0000962 /* A serializing LFENCE stops RDTSC speculation */
963 set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000964 }
965
966 /*
967 * Family 0x12 and above processors have APIC timer
968 * running in deep C states.
969 */
970 if (c->x86 > 0x11)
971 set_cpu_cap(c, X86_FEATURE_ARAT);
972
973 /* 3DNow or LM implies PREFETCHW */
974 if (!cpu_has(c, X86_FEATURE_3DNOWPREFETCH))
975 if (cpu_has(c, X86_FEATURE_3DNOW) || cpu_has(c, X86_FEATURE_LM))
976 set_cpu_cap(c, X86_FEATURE_3DNOWPREFETCH);
977
978 /* AMD CPUs don't reset SS attributes on SYSRET, Xen does. */
979 if (!cpu_has(c, X86_FEATURE_XENPV))
980 set_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
Olivier Deprez0e641232021-09-23 10:07:05 +0200981
982 /*
983 * Turn on the Instructions Retired free counter on machines not
984 * susceptible to erratum #1054 "Instructions Retired Performance
985 * Counter May Be Inaccurate".
986 */
987 if (cpu_has(c, X86_FEATURE_IRPERF) &&
988 !cpu_has_amd_erratum(c, amd_erratum_1054))
989 msr_set_bit(MSR_K7_HWCR, MSR_K7_HWCR_IRPERF_EN_BIT);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000990}
991
992#ifdef CONFIG_X86_32
993static unsigned int amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
994{
995 /* AMD errata T13 (order #21922) */
996 if (c->x86 == 6) {
997 /* Duron Rev A0 */
998 if (c->x86_model == 3 && c->x86_stepping == 0)
999 size = 64;
1000 /* Tbird rev A1/A2 */
1001 if (c->x86_model == 4 &&
1002 (c->x86_stepping == 0 || c->x86_stepping == 1))
1003 size = 256;
1004 }
1005 return size;
1006}
1007#endif
1008
1009static void cpu_detect_tlb_amd(struct cpuinfo_x86 *c)
1010{
1011 u32 ebx, eax, ecx, edx;
1012 u16 mask = 0xfff;
1013
1014 if (c->x86 < 0xf)
1015 return;
1016
1017 if (c->extended_cpuid_level < 0x80000006)
1018 return;
1019
1020 cpuid(0x80000006, &eax, &ebx, &ecx, &edx);
1021
1022 tlb_lld_4k[ENTRIES] = (ebx >> 16) & mask;
1023 tlb_lli_4k[ENTRIES] = ebx & mask;
1024
1025 /*
1026 * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
1027 * characteristics from the CPUID function 0x80000005 instead.
1028 */
1029 if (c->x86 == 0xf) {
1030 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
1031 mask = 0xff;
1032 }
1033
1034 /* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
1035 if (!((eax >> 16) & mask))
1036 tlb_lld_2m[ENTRIES] = (cpuid_eax(0x80000005) >> 16) & 0xff;
1037 else
1038 tlb_lld_2m[ENTRIES] = (eax >> 16) & mask;
1039
1040 /* a 4M entry uses two 2M entries */
1041 tlb_lld_4m[ENTRIES] = tlb_lld_2m[ENTRIES] >> 1;
1042
1043 /* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
1044 if (!(eax & mask)) {
1045 /* Erratum 658 */
1046 if (c->x86 == 0x15 && c->x86_model <= 0x1f) {
1047 tlb_lli_2m[ENTRIES] = 1024;
1048 } else {
1049 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
1050 tlb_lli_2m[ENTRIES] = eax & 0xff;
1051 }
1052 } else
1053 tlb_lli_2m[ENTRIES] = eax & mask;
1054
1055 tlb_lli_4m[ENTRIES] = tlb_lli_2m[ENTRIES] >> 1;
1056}
1057
1058static const struct cpu_dev amd_cpu_dev = {
1059 .c_vendor = "AMD",
1060 .c_ident = { "AuthenticAMD" },
1061#ifdef CONFIG_X86_32
1062 .legacy_models = {
1063 { .family = 4, .model_names =
1064 {
1065 [3] = "486 DX/2",
1066 [7] = "486 DX/2-WB",
1067 [8] = "486 DX/4",
1068 [9] = "486 DX/4-WB",
1069 [14] = "Am5x86-WT",
1070 [15] = "Am5x86-WB"
1071 }
1072 },
1073 },
1074 .legacy_cache_size = amd_size_cache,
1075#endif
1076 .c_early_init = early_init_amd,
1077 .c_detect_tlb = cpu_detect_tlb_amd,
1078 .c_bsp_init = bsp_init_amd,
1079 .c_init = init_amd,
1080 .c_x86_vendor = X86_VENDOR_AMD,
1081};
1082
1083cpu_dev_register(amd_cpu_dev);
1084
1085/*
1086 * AMD errata checking
1087 *
1088 * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
1089 * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
1090 * have an OSVW id assigned, which it takes as first argument. Both take a
1091 * variable number of family-specific model-stepping ranges created by
1092 * AMD_MODEL_RANGE().
1093 *
1094 * Example:
1095 *
1096 * const int amd_erratum_319[] =
1097 * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
1098 * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
1099 * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
1100 */
1101
1102#define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
1103#define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
1104#define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
1105 ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
1106#define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
1107#define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
1108#define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
1109
1110static const int amd_erratum_400[] =
1111 AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
1112 AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
1113
1114static const int amd_erratum_383[] =
1115 AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
1116
Olivier Deprez0e641232021-09-23 10:07:05 +02001117/* #1054: Instructions Retired Performance Counter May Be Inaccurate */
1118static const int amd_erratum_1054[] =
1119 AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x17, 0, 0, 0x2f, 0xf));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001120
1121static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum)
1122{
1123 int osvw_id = *erratum++;
1124 u32 range;
1125 u32 ms;
1126
1127 if (osvw_id >= 0 && osvw_id < 65536 &&
1128 cpu_has(cpu, X86_FEATURE_OSVW)) {
1129 u64 osvw_len;
1130
1131 rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
1132 if (osvw_id < osvw_len) {
1133 u64 osvw_bits;
1134
1135 rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
1136 osvw_bits);
1137 return osvw_bits & (1ULL << (osvw_id & 0x3f));
1138 }
1139 }
1140
1141 /* OSVW unavailable or ID unknown, match family-model-stepping range */
1142 ms = (cpu->x86_model << 4) | cpu->x86_stepping;
1143 while ((range = *erratum++))
1144 if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
1145 (ms >= AMD_MODEL_RANGE_START(range)) &&
1146 (ms <= AMD_MODEL_RANGE_END(range)))
1147 return true;
1148
1149 return false;
1150}
1151
1152void set_dr_addr_mask(unsigned long mask, int dr)
1153{
1154 if (!boot_cpu_has(X86_FEATURE_BPEXT))
1155 return;
1156
1157 switch (dr) {
1158 case 0:
1159 wrmsr(MSR_F16H_DR0_ADDR_MASK, mask, 0);
1160 break;
1161 case 1:
1162 case 2:
1163 case 3:
1164 wrmsr(MSR_F16H_DR1_ADDR_MASK - 1 + dr, mask, 0);
1165 break;
1166 default:
1167 break;
1168 }
1169}