blob: 4195834a45912e405eebf5b278ca761e72586500 [file] [log] [blame]
David Brazdil0f672f62019-12-10 10:32:29 +00001// SPDX-License-Identifier: GPL-2.0-or-later
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002/*
3 * acpi-cpufreq.c - ACPI Processor P-States Driver
4 *
5 * Copyright (C) 2001, 2002 Andy Grover <andrew.grover@intel.com>
6 * Copyright (C) 2001, 2002 Paul Diefenbaugh <paul.s.diefenbaugh@intel.com>
7 * Copyright (C) 2002 - 2004 Dominik Brodowski <linux@brodo.de>
8 * Copyright (C) 2006 Denis Sadykov <denis.m.sadykov@intel.com>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00009 */
10
11#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/init.h>
16#include <linux/smp.h>
17#include <linux/sched.h>
18#include <linux/cpufreq.h>
19#include <linux/compiler.h>
20#include <linux/dmi.h>
21#include <linux/slab.h>
22
23#include <linux/acpi.h>
24#include <linux/io.h>
25#include <linux/delay.h>
26#include <linux/uaccess.h>
27
28#include <acpi/processor.h>
29
30#include <asm/msr.h>
31#include <asm/processor.h>
32#include <asm/cpufeature.h>
33
34MODULE_AUTHOR("Paul Diefenbaugh, Dominik Brodowski");
35MODULE_DESCRIPTION("ACPI Processor P-States Driver");
36MODULE_LICENSE("GPL");
37
38enum {
39 UNDEFINED_CAPABLE = 0,
40 SYSTEM_INTEL_MSR_CAPABLE,
41 SYSTEM_AMD_MSR_CAPABLE,
42 SYSTEM_IO_CAPABLE,
43};
44
45#define INTEL_MSR_RANGE (0xffff)
46#define AMD_MSR_RANGE (0x7)
David Brazdil0f672f62019-12-10 10:32:29 +000047#define HYGON_MSR_RANGE (0x7)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000048
49#define MSR_K7_HWCR_CPB_DIS (1ULL << 25)
50
51struct acpi_cpufreq_data {
52 unsigned int resume;
53 unsigned int cpu_feature;
54 unsigned int acpi_perf_cpu;
55 cpumask_var_t freqdomain_cpus;
56 void (*cpu_freq_write)(struct acpi_pct_register *reg, u32 val);
57 u32 (*cpu_freq_read)(struct acpi_pct_register *reg);
58};
59
60/* acpi_perf_data is a pointer to percpu data. */
61static struct acpi_processor_performance __percpu *acpi_perf_data;
62
63static inline struct acpi_processor_performance *to_perf_data(struct acpi_cpufreq_data *data)
64{
65 return per_cpu_ptr(acpi_perf_data, data->acpi_perf_cpu);
66}
67
68static struct cpufreq_driver acpi_cpufreq_driver;
69
70static unsigned int acpi_pstate_strict;
71
72static bool boost_state(unsigned int cpu)
73{
74 u32 lo, hi;
75 u64 msr;
76
77 switch (boot_cpu_data.x86_vendor) {
78 case X86_VENDOR_INTEL:
79 rdmsr_on_cpu(cpu, MSR_IA32_MISC_ENABLE, &lo, &hi);
80 msr = lo | ((u64)hi << 32);
81 return !(msr & MSR_IA32_MISC_ENABLE_TURBO_DISABLE);
David Brazdil0f672f62019-12-10 10:32:29 +000082 case X86_VENDOR_HYGON:
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000083 case X86_VENDOR_AMD:
84 rdmsr_on_cpu(cpu, MSR_K7_HWCR, &lo, &hi);
85 msr = lo | ((u64)hi << 32);
86 return !(msr & MSR_K7_HWCR_CPB_DIS);
87 }
88 return false;
89}
90
91static int boost_set_msr(bool enable)
92{
93 u32 msr_addr;
94 u64 msr_mask, val;
95
96 switch (boot_cpu_data.x86_vendor) {
97 case X86_VENDOR_INTEL:
98 msr_addr = MSR_IA32_MISC_ENABLE;
99 msr_mask = MSR_IA32_MISC_ENABLE_TURBO_DISABLE;
100 break;
David Brazdil0f672f62019-12-10 10:32:29 +0000101 case X86_VENDOR_HYGON:
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000102 case X86_VENDOR_AMD:
103 msr_addr = MSR_K7_HWCR;
104 msr_mask = MSR_K7_HWCR_CPB_DIS;
105 break;
106 default:
107 return -EINVAL;
108 }
109
110 rdmsrl(msr_addr, val);
111
112 if (enable)
113 val &= ~msr_mask;
114 else
115 val |= msr_mask;
116
117 wrmsrl(msr_addr, val);
118 return 0;
119}
120
121static void boost_set_msr_each(void *p_en)
122{
123 bool enable = (bool) p_en;
124
125 boost_set_msr(enable);
126}
127
128static int set_boost(int val)
129{
130 get_online_cpus();
131 on_each_cpu(boost_set_msr_each, (void *)(long)val, 1);
132 put_online_cpus();
133 pr_debug("Core Boosting %sabled.\n", val ? "en" : "dis");
134
135 return 0;
136}
137
138static ssize_t show_freqdomain_cpus(struct cpufreq_policy *policy, char *buf)
139{
140 struct acpi_cpufreq_data *data = policy->driver_data;
141
142 if (unlikely(!data))
143 return -ENODEV;
144
145 return cpufreq_show_cpus(data->freqdomain_cpus, buf);
146}
147
148cpufreq_freq_attr_ro(freqdomain_cpus);
149
150#ifdef CONFIG_X86_ACPI_CPUFREQ_CPB
151static ssize_t store_cpb(struct cpufreq_policy *policy, const char *buf,
152 size_t count)
153{
154 int ret;
155 unsigned int val = 0;
156
157 if (!acpi_cpufreq_driver.set_boost)
158 return -EINVAL;
159
160 ret = kstrtouint(buf, 10, &val);
161 if (ret || val > 1)
162 return -EINVAL;
163
164 set_boost(val);
165
166 return count;
167}
168
169static ssize_t show_cpb(struct cpufreq_policy *policy, char *buf)
170{
171 return sprintf(buf, "%u\n", acpi_cpufreq_driver.boost_enabled);
172}
173
174cpufreq_freq_attr_rw(cpb);
175#endif
176
177static int check_est_cpu(unsigned int cpuid)
178{
179 struct cpuinfo_x86 *cpu = &cpu_data(cpuid);
180
181 return cpu_has(cpu, X86_FEATURE_EST);
182}
183
184static int check_amd_hwpstate_cpu(unsigned int cpuid)
185{
186 struct cpuinfo_x86 *cpu = &cpu_data(cpuid);
187
188 return cpu_has(cpu, X86_FEATURE_HW_PSTATE);
189}
190
191static unsigned extract_io(struct cpufreq_policy *policy, u32 value)
192{
193 struct acpi_cpufreq_data *data = policy->driver_data;
194 struct acpi_processor_performance *perf;
195 int i;
196
197 perf = to_perf_data(data);
198
199 for (i = 0; i < perf->state_count; i++) {
200 if (value == perf->states[i].status)
201 return policy->freq_table[i].frequency;
202 }
203 return 0;
204}
205
206static unsigned extract_msr(struct cpufreq_policy *policy, u32 msr)
207{
208 struct acpi_cpufreq_data *data = policy->driver_data;
209 struct cpufreq_frequency_table *pos;
210 struct acpi_processor_performance *perf;
211
212 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
213 msr &= AMD_MSR_RANGE;
David Brazdil0f672f62019-12-10 10:32:29 +0000214 else if (boot_cpu_data.x86_vendor == X86_VENDOR_HYGON)
215 msr &= HYGON_MSR_RANGE;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000216 else
217 msr &= INTEL_MSR_RANGE;
218
219 perf = to_perf_data(data);
220
221 cpufreq_for_each_entry(pos, policy->freq_table)
222 if (msr == perf->states[pos->driver_data].status)
223 return pos->frequency;
224 return policy->freq_table[0].frequency;
225}
226
227static unsigned extract_freq(struct cpufreq_policy *policy, u32 val)
228{
229 struct acpi_cpufreq_data *data = policy->driver_data;
230
231 switch (data->cpu_feature) {
232 case SYSTEM_INTEL_MSR_CAPABLE:
233 case SYSTEM_AMD_MSR_CAPABLE:
234 return extract_msr(policy, val);
235 case SYSTEM_IO_CAPABLE:
236 return extract_io(policy, val);
237 default:
238 return 0;
239 }
240}
241
242static u32 cpu_freq_read_intel(struct acpi_pct_register *not_used)
243{
244 u32 val, dummy;
245
246 rdmsr(MSR_IA32_PERF_CTL, val, dummy);
247 return val;
248}
249
250static void cpu_freq_write_intel(struct acpi_pct_register *not_used, u32 val)
251{
252 u32 lo, hi;
253
254 rdmsr(MSR_IA32_PERF_CTL, lo, hi);
255 lo = (lo & ~INTEL_MSR_RANGE) | (val & INTEL_MSR_RANGE);
256 wrmsr(MSR_IA32_PERF_CTL, lo, hi);
257}
258
259static u32 cpu_freq_read_amd(struct acpi_pct_register *not_used)
260{
261 u32 val, dummy;
262
263 rdmsr(MSR_AMD_PERF_CTL, val, dummy);
264 return val;
265}
266
267static void cpu_freq_write_amd(struct acpi_pct_register *not_used, u32 val)
268{
269 wrmsr(MSR_AMD_PERF_CTL, val, 0);
270}
271
272static u32 cpu_freq_read_io(struct acpi_pct_register *reg)
273{
274 u32 val;
275
276 acpi_os_read_port(reg->address, &val, reg->bit_width);
277 return val;
278}
279
280static void cpu_freq_write_io(struct acpi_pct_register *reg, u32 val)
281{
282 acpi_os_write_port(reg->address, val, reg->bit_width);
283}
284
285struct drv_cmd {
286 struct acpi_pct_register *reg;
287 u32 val;
288 union {
289 void (*write)(struct acpi_pct_register *reg, u32 val);
290 u32 (*read)(struct acpi_pct_register *reg);
291 } func;
292};
293
294/* Called via smp_call_function_single(), on the target CPU */
295static void do_drv_read(void *_cmd)
296{
297 struct drv_cmd *cmd = _cmd;
298
299 cmd->val = cmd->func.read(cmd->reg);
300}
301
302static u32 drv_read(struct acpi_cpufreq_data *data, const struct cpumask *mask)
303{
304 struct acpi_processor_performance *perf = to_perf_data(data);
305 struct drv_cmd cmd = {
306 .reg = &perf->control_register,
307 .func.read = data->cpu_freq_read,
308 };
309 int err;
310
311 err = smp_call_function_any(mask, do_drv_read, &cmd, 1);
312 WARN_ON_ONCE(err); /* smp_call_function_any() was buggy? */
313 return cmd.val;
314}
315
316/* Called via smp_call_function_many(), on the target CPUs */
317static void do_drv_write(void *_cmd)
318{
319 struct drv_cmd *cmd = _cmd;
320
321 cmd->func.write(cmd->reg, cmd->val);
322}
323
324static void drv_write(struct acpi_cpufreq_data *data,
325 const struct cpumask *mask, u32 val)
326{
327 struct acpi_processor_performance *perf = to_perf_data(data);
328 struct drv_cmd cmd = {
329 .reg = &perf->control_register,
330 .val = val,
331 .func.write = data->cpu_freq_write,
332 };
333 int this_cpu;
334
335 this_cpu = get_cpu();
336 if (cpumask_test_cpu(this_cpu, mask))
337 do_drv_write(&cmd);
338
339 smp_call_function_many(mask, do_drv_write, &cmd, 1);
340 put_cpu();
341}
342
343static u32 get_cur_val(const struct cpumask *mask, struct acpi_cpufreq_data *data)
344{
345 u32 val;
346
347 if (unlikely(cpumask_empty(mask)))
348 return 0;
349
350 val = drv_read(data, mask);
351
David Brazdil0f672f62019-12-10 10:32:29 +0000352 pr_debug("%s = %u\n", __func__, val);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000353
354 return val;
355}
356
357static unsigned int get_cur_freq_on_cpu(unsigned int cpu)
358{
359 struct acpi_cpufreq_data *data;
360 struct cpufreq_policy *policy;
361 unsigned int freq;
362 unsigned int cached_freq;
363
David Brazdil0f672f62019-12-10 10:32:29 +0000364 pr_debug("%s (%d)\n", __func__, cpu);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000365
366 policy = cpufreq_cpu_get_raw(cpu);
367 if (unlikely(!policy))
368 return 0;
369
370 data = policy->driver_data;
371 if (unlikely(!data || !policy->freq_table))
372 return 0;
373
374 cached_freq = policy->freq_table[to_perf_data(data)->state].frequency;
375 freq = extract_freq(policy, get_cur_val(cpumask_of(cpu), data));
376 if (freq != cached_freq) {
377 /*
378 * The dreaded BIOS frequency change behind our back.
379 * Force set the frequency on next target call.
380 */
381 data->resume = 1;
382 }
383
384 pr_debug("cur freq = %u\n", freq);
385
386 return freq;
387}
388
389static unsigned int check_freqs(struct cpufreq_policy *policy,
390 const struct cpumask *mask, unsigned int freq)
391{
392 struct acpi_cpufreq_data *data = policy->driver_data;
393 unsigned int cur_freq;
394 unsigned int i;
395
396 for (i = 0; i < 100; i++) {
397 cur_freq = extract_freq(policy, get_cur_val(mask, data));
398 if (cur_freq == freq)
399 return 1;
400 udelay(10);
401 }
402 return 0;
403}
404
405static int acpi_cpufreq_target(struct cpufreq_policy *policy,
406 unsigned int index)
407{
408 struct acpi_cpufreq_data *data = policy->driver_data;
409 struct acpi_processor_performance *perf;
410 const struct cpumask *mask;
411 unsigned int next_perf_state = 0; /* Index into perf table */
412 int result = 0;
413
414 if (unlikely(!data)) {
415 return -ENODEV;
416 }
417
418 perf = to_perf_data(data);
419 next_perf_state = policy->freq_table[index].driver_data;
420 if (perf->state == next_perf_state) {
421 if (unlikely(data->resume)) {
422 pr_debug("Called after resume, resetting to P%d\n",
423 next_perf_state);
424 data->resume = 0;
425 } else {
426 pr_debug("Already at target state (P%d)\n",
427 next_perf_state);
428 return 0;
429 }
430 }
431
432 /*
433 * The core won't allow CPUs to go away until the governor has been
434 * stopped, so we can rely on the stability of policy->cpus.
435 */
436 mask = policy->shared_type == CPUFREQ_SHARED_TYPE_ANY ?
437 cpumask_of(policy->cpu) : policy->cpus;
438
439 drv_write(data, mask, perf->states[next_perf_state].control);
440
441 if (acpi_pstate_strict) {
442 if (!check_freqs(policy, mask,
443 policy->freq_table[index].frequency)) {
David Brazdil0f672f62019-12-10 10:32:29 +0000444 pr_debug("%s (%d)\n", __func__, policy->cpu);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000445 result = -EAGAIN;
446 }
447 }
448
449 if (!result)
450 perf->state = next_perf_state;
451
452 return result;
453}
454
455static unsigned int acpi_cpufreq_fast_switch(struct cpufreq_policy *policy,
456 unsigned int target_freq)
457{
458 struct acpi_cpufreq_data *data = policy->driver_data;
459 struct acpi_processor_performance *perf;
460 struct cpufreq_frequency_table *entry;
461 unsigned int next_perf_state, next_freq, index;
462
463 /*
464 * Find the closest frequency above target_freq.
465 */
466 if (policy->cached_target_freq == target_freq)
467 index = policy->cached_resolved_idx;
468 else
469 index = cpufreq_table_find_index_dl(policy, target_freq);
470
471 entry = &policy->freq_table[index];
472 next_freq = entry->frequency;
473 next_perf_state = entry->driver_data;
474
475 perf = to_perf_data(data);
476 if (perf->state == next_perf_state) {
477 if (unlikely(data->resume))
478 data->resume = 0;
479 else
480 return next_freq;
481 }
482
483 data->cpu_freq_write(&perf->control_register,
484 perf->states[next_perf_state].control);
485 perf->state = next_perf_state;
486 return next_freq;
487}
488
489static unsigned long
490acpi_cpufreq_guess_freq(struct acpi_cpufreq_data *data, unsigned int cpu)
491{
492 struct acpi_processor_performance *perf;
493
494 perf = to_perf_data(data);
495 if (cpu_khz) {
496 /* search the closest match to cpu_khz */
497 unsigned int i;
498 unsigned long freq;
499 unsigned long freqn = perf->states[0].core_frequency * 1000;
500
501 for (i = 0; i < (perf->state_count-1); i++) {
502 freq = freqn;
503 freqn = perf->states[i+1].core_frequency * 1000;
504 if ((2 * cpu_khz) > (freqn + freq)) {
505 perf->state = i;
506 return freq;
507 }
508 }
509 perf->state = perf->state_count-1;
510 return freqn;
511 } else {
512 /* assume CPU is at P0... */
513 perf->state = 0;
514 return perf->states[0].core_frequency * 1000;
515 }
516}
517
518static void free_acpi_perf_data(void)
519{
520 unsigned int i;
521
522 /* Freeing a NULL pointer is OK, and alloc_percpu zeroes. */
523 for_each_possible_cpu(i)
524 free_cpumask_var(per_cpu_ptr(acpi_perf_data, i)
525 ->shared_cpu_map);
526 free_percpu(acpi_perf_data);
527}
528
529static int cpufreq_boost_online(unsigned int cpu)
530{
531 /*
532 * On the CPU_UP path we simply keep the boost-disable flag
533 * in sync with the current global state.
534 */
535 return boost_set_msr(acpi_cpufreq_driver.boost_enabled);
536}
537
538static int cpufreq_boost_down_prep(unsigned int cpu)
539{
540 /*
541 * Clear the boost-disable bit on the CPU_DOWN path so that
542 * this cpu cannot block the remaining ones from boosting.
543 */
544 return boost_set_msr(1);
545}
546
547/*
548 * acpi_cpufreq_early_init - initialize ACPI P-States library
549 *
550 * Initialize the ACPI P-States library (drivers/acpi/processor_perflib.c)
551 * in order to determine correct frequency and voltage pairings. We can
552 * do _PDC and _PSD and find out the processor dependency for the
553 * actual init that will happen later...
554 */
555static int __init acpi_cpufreq_early_init(void)
556{
557 unsigned int i;
David Brazdil0f672f62019-12-10 10:32:29 +0000558 pr_debug("%s\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000559
560 acpi_perf_data = alloc_percpu(struct acpi_processor_performance);
561 if (!acpi_perf_data) {
562 pr_debug("Memory allocation error for acpi_perf_data.\n");
563 return -ENOMEM;
564 }
565 for_each_possible_cpu(i) {
566 if (!zalloc_cpumask_var_node(
567 &per_cpu_ptr(acpi_perf_data, i)->shared_cpu_map,
568 GFP_KERNEL, cpu_to_node(i))) {
569
570 /* Freeing a NULL pointer is OK: alloc_percpu zeroes. */
571 free_acpi_perf_data();
572 return -ENOMEM;
573 }
574 }
575
576 /* Do initialization in ACPI core */
577 acpi_processor_preregister_performance(acpi_perf_data);
578 return 0;
579}
580
581#ifdef CONFIG_SMP
582/*
583 * Some BIOSes do SW_ANY coordination internally, either set it up in hw
584 * or do it in BIOS firmware and won't inform about it to OS. If not
585 * detected, this has a side effect of making CPU run at a different speed
586 * than OS intended it to run at. Detect it and handle it cleanly.
587 */
588static int bios_with_sw_any_bug;
589
590static int sw_any_bug_found(const struct dmi_system_id *d)
591{
592 bios_with_sw_any_bug = 1;
593 return 0;
594}
595
596static const struct dmi_system_id sw_any_bug_dmi_table[] = {
597 {
598 .callback = sw_any_bug_found,
599 .ident = "Supermicro Server X6DLP",
600 .matches = {
601 DMI_MATCH(DMI_SYS_VENDOR, "Supermicro"),
602 DMI_MATCH(DMI_BIOS_VERSION, "080010"),
603 DMI_MATCH(DMI_PRODUCT_NAME, "X6DLP"),
604 },
605 },
606 { }
607};
608
609static int acpi_cpufreq_blacklist(struct cpuinfo_x86 *c)
610{
611 /* Intel Xeon Processor 7100 Series Specification Update
612 * http://www.intel.com/Assets/PDF/specupdate/314554.pdf
613 * AL30: A Machine Check Exception (MCE) Occurring during an
614 * Enhanced Intel SpeedStep Technology Ratio Change May Cause
615 * Both Processor Cores to Lock Up. */
616 if (c->x86_vendor == X86_VENDOR_INTEL) {
617 if ((c->x86 == 15) &&
618 (c->x86_model == 6) &&
619 (c->x86_stepping == 8)) {
620 pr_info("Intel(R) Xeon(R) 7100 Errata AL30, processors may lock up on frequency changes: disabling acpi-cpufreq\n");
621 return -ENODEV;
622 }
623 }
624 return 0;
625}
626#endif
627
628static int acpi_cpufreq_cpu_init(struct cpufreq_policy *policy)
629{
630 unsigned int i;
631 unsigned int valid_states = 0;
632 unsigned int cpu = policy->cpu;
633 struct acpi_cpufreq_data *data;
634 unsigned int result = 0;
635 struct cpuinfo_x86 *c = &cpu_data(policy->cpu);
636 struct acpi_processor_performance *perf;
637 struct cpufreq_frequency_table *freq_table;
638#ifdef CONFIG_SMP
639 static int blacklisted;
640#endif
641
David Brazdil0f672f62019-12-10 10:32:29 +0000642 pr_debug("%s\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000643
644#ifdef CONFIG_SMP
645 if (blacklisted)
646 return blacklisted;
647 blacklisted = acpi_cpufreq_blacklist(c);
648 if (blacklisted)
649 return blacklisted;
650#endif
651
652 data = kzalloc(sizeof(*data), GFP_KERNEL);
653 if (!data)
654 return -ENOMEM;
655
656 if (!zalloc_cpumask_var(&data->freqdomain_cpus, GFP_KERNEL)) {
657 result = -ENOMEM;
658 goto err_free;
659 }
660
661 perf = per_cpu_ptr(acpi_perf_data, cpu);
662 data->acpi_perf_cpu = cpu;
663 policy->driver_data = data;
664
665 if (cpu_has(c, X86_FEATURE_CONSTANT_TSC))
666 acpi_cpufreq_driver.flags |= CPUFREQ_CONST_LOOPS;
667
668 result = acpi_processor_register_performance(perf, cpu);
669 if (result)
670 goto err_free_mask;
671
672 policy->shared_type = perf->shared_type;
673
674 /*
675 * Will let policy->cpus know about dependency only when software
676 * coordination is required.
677 */
678 if (policy->shared_type == CPUFREQ_SHARED_TYPE_ALL ||
679 policy->shared_type == CPUFREQ_SHARED_TYPE_ANY) {
680 cpumask_copy(policy->cpus, perf->shared_cpu_map);
681 }
682 cpumask_copy(data->freqdomain_cpus, perf->shared_cpu_map);
683
684#ifdef CONFIG_SMP
685 dmi_check_system(sw_any_bug_dmi_table);
686 if (bios_with_sw_any_bug && !policy_is_shared(policy)) {
687 policy->shared_type = CPUFREQ_SHARED_TYPE_ALL;
688 cpumask_copy(policy->cpus, topology_core_cpumask(cpu));
689 }
690
Olivier Deprez0e641232021-09-23 10:07:05 +0200691 if (check_amd_hwpstate_cpu(cpu) && boot_cpu_data.x86 < 0x19 &&
692 !acpi_pstate_strict) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000693 cpumask_clear(policy->cpus);
694 cpumask_set_cpu(cpu, policy->cpus);
695 cpumask_copy(data->freqdomain_cpus,
696 topology_sibling_cpumask(cpu));
697 policy->shared_type = CPUFREQ_SHARED_TYPE_HW;
698 pr_info_once("overriding BIOS provided _PSD data\n");
699 }
700#endif
701
702 /* capability check */
703 if (perf->state_count <= 1) {
704 pr_debug("No P-States\n");
705 result = -ENODEV;
706 goto err_unreg;
707 }
708
709 if (perf->control_register.space_id != perf->status_register.space_id) {
710 result = -ENODEV;
711 goto err_unreg;
712 }
713
714 switch (perf->control_register.space_id) {
715 case ACPI_ADR_SPACE_SYSTEM_IO:
716 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
717 boot_cpu_data.x86 == 0xf) {
718 pr_debug("AMD K8 systems must use native drivers.\n");
719 result = -ENODEV;
720 goto err_unreg;
721 }
722 pr_debug("SYSTEM IO addr space\n");
723 data->cpu_feature = SYSTEM_IO_CAPABLE;
724 data->cpu_freq_read = cpu_freq_read_io;
725 data->cpu_freq_write = cpu_freq_write_io;
726 break;
727 case ACPI_ADR_SPACE_FIXED_HARDWARE:
728 pr_debug("HARDWARE addr space\n");
729 if (check_est_cpu(cpu)) {
730 data->cpu_feature = SYSTEM_INTEL_MSR_CAPABLE;
731 data->cpu_freq_read = cpu_freq_read_intel;
732 data->cpu_freq_write = cpu_freq_write_intel;
733 break;
734 }
735 if (check_amd_hwpstate_cpu(cpu)) {
736 data->cpu_feature = SYSTEM_AMD_MSR_CAPABLE;
737 data->cpu_freq_read = cpu_freq_read_amd;
738 data->cpu_freq_write = cpu_freq_write_amd;
739 break;
740 }
741 result = -ENODEV;
742 goto err_unreg;
743 default:
744 pr_debug("Unknown addr space %d\n",
745 (u32) (perf->control_register.space_id));
746 result = -ENODEV;
747 goto err_unreg;
748 }
749
750 freq_table = kcalloc(perf->state_count + 1, sizeof(*freq_table),
751 GFP_KERNEL);
752 if (!freq_table) {
753 result = -ENOMEM;
754 goto err_unreg;
755 }
756
757 /* detect transition latency */
758 policy->cpuinfo.transition_latency = 0;
759 for (i = 0; i < perf->state_count; i++) {
760 if ((perf->states[i].transition_latency * 1000) >
761 policy->cpuinfo.transition_latency)
762 policy->cpuinfo.transition_latency =
763 perf->states[i].transition_latency * 1000;
764 }
765
766 /* Check for high latency (>20uS) from buggy BIOSes, like on T42 */
767 if (perf->control_register.space_id == ACPI_ADR_SPACE_FIXED_HARDWARE &&
768 policy->cpuinfo.transition_latency > 20 * 1000) {
769 policy->cpuinfo.transition_latency = 20 * 1000;
770 pr_info_once("P-state transition latency capped at 20 uS\n");
771 }
772
773 /* table init */
774 for (i = 0; i < perf->state_count; i++) {
775 if (i > 0 && perf->states[i].core_frequency >=
776 freq_table[valid_states-1].frequency / 1000)
777 continue;
778
779 freq_table[valid_states].driver_data = i;
780 freq_table[valid_states].frequency =
781 perf->states[i].core_frequency * 1000;
782 valid_states++;
783 }
784 freq_table[valid_states].frequency = CPUFREQ_TABLE_END;
785 policy->freq_table = freq_table;
786 perf->state = 0;
787
788 switch (perf->control_register.space_id) {
789 case ACPI_ADR_SPACE_SYSTEM_IO:
790 /*
791 * The core will not set policy->cur, because
792 * cpufreq_driver->get is NULL, so we need to set it here.
793 * However, we have to guess it, because the current speed is
794 * unknown and not detectable via IO ports.
795 */
796 policy->cur = acpi_cpufreq_guess_freq(data, policy->cpu);
797 break;
798 case ACPI_ADR_SPACE_FIXED_HARDWARE:
799 acpi_cpufreq_driver.get = get_cur_freq_on_cpu;
800 break;
801 default:
802 break;
803 }
804
805 /* notify BIOS that we exist */
806 acpi_processor_notify_smm(THIS_MODULE);
807
808 pr_debug("CPU%u - ACPI performance management activated.\n", cpu);
809 for (i = 0; i < perf->state_count; i++)
810 pr_debug(" %cP%d: %d MHz, %d mW, %d uS\n",
811 (i == perf->state ? '*' : ' '), i,
812 (u32) perf->states[i].core_frequency,
813 (u32) perf->states[i].power,
814 (u32) perf->states[i].transition_latency);
815
816 /*
817 * the first call to ->target() should result in us actually
818 * writing something to the appropriate registers.
819 */
820 data->resume = 1;
821
822 policy->fast_switch_possible = !acpi_pstate_strict &&
823 !(policy_is_shared(policy) && policy->shared_type != CPUFREQ_SHARED_TYPE_ANY);
824
825 return result;
826
827err_unreg:
828 acpi_processor_unregister_performance(cpu);
829err_free_mask:
830 free_cpumask_var(data->freqdomain_cpus);
831err_free:
832 kfree(data);
833 policy->driver_data = NULL;
834
835 return result;
836}
837
838static int acpi_cpufreq_cpu_exit(struct cpufreq_policy *policy)
839{
840 struct acpi_cpufreq_data *data = policy->driver_data;
841
David Brazdil0f672f62019-12-10 10:32:29 +0000842 pr_debug("%s\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000843
844 policy->fast_switch_possible = false;
845 policy->driver_data = NULL;
846 acpi_processor_unregister_performance(data->acpi_perf_cpu);
847 free_cpumask_var(data->freqdomain_cpus);
848 kfree(policy->freq_table);
849 kfree(data);
850
851 return 0;
852}
853
854static void acpi_cpufreq_cpu_ready(struct cpufreq_policy *policy)
855{
856 struct acpi_processor_performance *perf = per_cpu_ptr(acpi_perf_data,
857 policy->cpu);
858
859 if (perf->states[0].core_frequency * 1000 != policy->cpuinfo.max_freq)
860 pr_warn(FW_WARN "P-state 0 is not max freq\n");
861}
862
863static int acpi_cpufreq_resume(struct cpufreq_policy *policy)
864{
865 struct acpi_cpufreq_data *data = policy->driver_data;
866
David Brazdil0f672f62019-12-10 10:32:29 +0000867 pr_debug("%s\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000868
869 data->resume = 1;
870
871 return 0;
872}
873
874static struct freq_attr *acpi_cpufreq_attr[] = {
875 &cpufreq_freq_attr_scaling_available_freqs,
876 &freqdomain_cpus,
877#ifdef CONFIG_X86_ACPI_CPUFREQ_CPB
878 &cpb,
879#endif
880 NULL,
881};
882
883static struct cpufreq_driver acpi_cpufreq_driver = {
884 .verify = cpufreq_generic_frequency_table_verify,
885 .target_index = acpi_cpufreq_target,
886 .fast_switch = acpi_cpufreq_fast_switch,
887 .bios_limit = acpi_processor_get_bios_limit,
888 .init = acpi_cpufreq_cpu_init,
889 .exit = acpi_cpufreq_cpu_exit,
890 .ready = acpi_cpufreq_cpu_ready,
891 .resume = acpi_cpufreq_resume,
892 .name = "acpi-cpufreq",
893 .attr = acpi_cpufreq_attr,
894};
895
896static enum cpuhp_state acpi_cpufreq_online;
897
898static void __init acpi_cpufreq_boost_init(void)
899{
900 int ret;
901
David Brazdil0f672f62019-12-10 10:32:29 +0000902 if (!(boot_cpu_has(X86_FEATURE_CPB) || boot_cpu_has(X86_FEATURE_IDA))) {
903 pr_debug("Boost capabilities not present in the processor\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000904 return;
David Brazdil0f672f62019-12-10 10:32:29 +0000905 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000906
907 acpi_cpufreq_driver.set_boost = set_boost;
908 acpi_cpufreq_driver.boost_enabled = boost_state(0);
909
910 /*
911 * This calls the online callback on all online cpu and forces all
912 * MSRs to the same value.
913 */
914 ret = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, "cpufreq/acpi:online",
915 cpufreq_boost_online, cpufreq_boost_down_prep);
916 if (ret < 0) {
917 pr_err("acpi_cpufreq: failed to register hotplug callbacks\n");
918 return;
919 }
920 acpi_cpufreq_online = ret;
921}
922
923static void acpi_cpufreq_boost_exit(void)
924{
925 if (acpi_cpufreq_online > 0)
926 cpuhp_remove_state_nocalls(acpi_cpufreq_online);
927}
928
929static int __init acpi_cpufreq_init(void)
930{
931 int ret;
932
933 if (acpi_disabled)
934 return -ENODEV;
935
936 /* don't keep reloading if cpufreq_driver exists */
937 if (cpufreq_get_current_driver())
938 return -EEXIST;
939
David Brazdil0f672f62019-12-10 10:32:29 +0000940 pr_debug("%s\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000941
942 ret = acpi_cpufreq_early_init();
943 if (ret)
944 return ret;
945
946#ifdef CONFIG_X86_ACPI_CPUFREQ_CPB
947 /* this is a sysfs file with a strange name and an even stranger
948 * semantic - per CPU instantiation, but system global effect.
949 * Lets enable it only on AMD CPUs for compatibility reasons and
950 * only if configured. This is considered legacy code, which
951 * will probably be removed at some point in the future.
952 */
953 if (!check_amd_hwpstate_cpu(0)) {
954 struct freq_attr **attr;
955
956 pr_debug("CPB unsupported, do not expose it\n");
957
958 for (attr = acpi_cpufreq_attr; *attr; attr++)
959 if (*attr == &cpb) {
960 *attr = NULL;
961 break;
962 }
963 }
964#endif
965 acpi_cpufreq_boost_init();
966
967 ret = cpufreq_register_driver(&acpi_cpufreq_driver);
968 if (ret) {
969 free_acpi_perf_data();
970 acpi_cpufreq_boost_exit();
971 }
972 return ret;
973}
974
975static void __exit acpi_cpufreq_exit(void)
976{
David Brazdil0f672f62019-12-10 10:32:29 +0000977 pr_debug("%s\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000978
979 acpi_cpufreq_boost_exit();
980
981 cpufreq_unregister_driver(&acpi_cpufreq_driver);
982
983 free_acpi_perf_data();
984}
985
986module_param(acpi_pstate_strict, uint, 0644);
987MODULE_PARM_DESC(acpi_pstate_strict,
988 "value 0 or non-zero. non-zero -> strict ACPI checks are "
989 "performed during frequency changes.");
990
991late_initcall(acpi_cpufreq_init);
992module_exit(acpi_cpufreq_exit);
993
994static const struct x86_cpu_id acpi_cpufreq_ids[] = {
995 X86_FEATURE_MATCH(X86_FEATURE_ACPI),
996 X86_FEATURE_MATCH(X86_FEATURE_HW_PSTATE),
997 {}
998};
999MODULE_DEVICE_TABLE(x86cpu, acpi_cpufreq_ids);
1000
1001static const struct acpi_device_id processor_device_ids[] = {
1002 {ACPI_PROCESSOR_OBJECT_HID, },
1003 {ACPI_PROCESSOR_DEVICE_HID, },
1004 {},
1005};
1006MODULE_DEVICE_TABLE(acpi, processor_device_ids);
1007
1008MODULE_ALIAS("acpi");