Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
| 2 | /* |
| 3 | * Copyright (c) 2018 MediaTek Inc. |
| 4 | * |
| 5 | */ |
| 6 | |
| 7 | #ifndef __MTK_CMDQ_MAILBOX_H__ |
| 8 | #define __MTK_CMDQ_MAILBOX_H__ |
| 9 | |
| 10 | #include <linux/platform_device.h> |
| 11 | #include <linux/slab.h> |
| 12 | #include <linux/types.h> |
| 13 | |
| 14 | #define CMDQ_INST_SIZE 8 /* instruction is 64-bit */ |
| 15 | #define CMDQ_SUBSYS_SHIFT 16 |
| 16 | #define CMDQ_OP_CODE_SHIFT 24 |
| 17 | #define CMDQ_JUMP_PASS CMDQ_INST_SIZE |
| 18 | |
| 19 | #define CMDQ_WFE_UPDATE BIT(31) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 20 | #define CMDQ_WFE_UPDATE_VALUE BIT(16) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 21 | #define CMDQ_WFE_WAIT BIT(15) |
| 22 | #define CMDQ_WFE_WAIT_VALUE 0x1 |
| 23 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 24 | /* |
| 25 | * WFE arg_b |
| 26 | * bit 0-11: wait value |
| 27 | * bit 15: 1 - wait, 0 - no wait |
| 28 | * bit 16-27: update value |
| 29 | * bit 31: 1 - update, 0 - no update |
| 30 | */ |
| 31 | #define CMDQ_WFE_OPTION (CMDQ_WFE_WAIT | CMDQ_WFE_WAIT_VALUE) |
| 32 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 33 | /** cmdq event maximum */ |
| 34 | #define CMDQ_MAX_EVENT 0x3ff |
| 35 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 36 | /* |
| 37 | * CMDQ_CODE_MASK: |
| 38 | * set write mask |
| 39 | * format: op mask |
| 40 | * CMDQ_CODE_WRITE: |
| 41 | * write value into target register |
| 42 | * format: op subsys address value |
| 43 | * CMDQ_CODE_JUMP: |
| 44 | * jump by offset |
| 45 | * format: op offset |
| 46 | * CMDQ_CODE_WFE: |
| 47 | * wait for event and clear |
| 48 | * it is just clear if no wait |
| 49 | * format: [wait] op event update:1 to_wait:1 wait:1 |
| 50 | * [clear] op event update:1 to_wait:0 wait:0 |
| 51 | * CMDQ_CODE_EOC: |
| 52 | * end of command |
| 53 | * format: op irq_flag |
| 54 | */ |
| 55 | enum cmdq_code { |
| 56 | CMDQ_CODE_MASK = 0x02, |
| 57 | CMDQ_CODE_WRITE = 0x04, |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 58 | CMDQ_CODE_POLL = 0x08, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 59 | CMDQ_CODE_JUMP = 0x10, |
| 60 | CMDQ_CODE_WFE = 0x20, |
| 61 | CMDQ_CODE_EOC = 0x40, |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 62 | CMDQ_CODE_READ_S = 0x80, |
| 63 | CMDQ_CODE_WRITE_S = 0x90, |
| 64 | CMDQ_CODE_WRITE_S_MASK = 0x91, |
| 65 | CMDQ_CODE_LOGIC = 0xa0, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 66 | }; |
| 67 | |
| 68 | enum cmdq_cb_status { |
| 69 | CMDQ_CB_NORMAL = 0, |
| 70 | CMDQ_CB_ERROR |
| 71 | }; |
| 72 | |
| 73 | struct cmdq_cb_data { |
| 74 | enum cmdq_cb_status sta; |
| 75 | void *data; |
| 76 | }; |
| 77 | |
| 78 | typedef void (*cmdq_async_flush_cb)(struct cmdq_cb_data data); |
| 79 | |
| 80 | struct cmdq_task_cb { |
| 81 | cmdq_async_flush_cb cb; |
| 82 | void *data; |
| 83 | }; |
| 84 | |
| 85 | struct cmdq_pkt { |
| 86 | void *va_base; |
| 87 | dma_addr_t pa_base; |
| 88 | size_t cmd_buf_size; /* command occupied size */ |
| 89 | size_t buf_size; /* real buffer size */ |
| 90 | struct cmdq_task_cb cb; |
| 91 | struct cmdq_task_cb async_cb; |
| 92 | void *cl; |
| 93 | }; |
| 94 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 95 | u8 cmdq_get_shift_pa(struct mbox_chan *chan); |
| 96 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 97 | #endif /* __MTK_CMDQ_MAILBOX_H__ */ |