blob: 348c670a7b07d331acdcfd3ca58f5167379bdf28 [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Intel pinctrl/GPIO core driver.
4 *
5 * Copyright (C) 2015, Intel Corporation
6 * Authors: Mathias Nyman <mathias.nyman@linux.intel.com>
7 * Mika Westerberg <mika.westerberg@linux.intel.com>
8 */
9
David Brazdil0f672f62019-12-10 10:32:29 +000010#include <linux/acpi.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000011#include <linux/gpio/driver.h>
Olivier Deprez157378f2022-04-04 15:47:50 +020012#include <linux/interrupt.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000013#include <linux/log2.h>
David Brazdil0f672f62019-12-10 10:32:29 +000014#include <linux/module.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000015#include <linux/platform_device.h>
David Brazdil0f672f62019-12-10 10:32:29 +000016#include <linux/property.h>
17#include <linux/time.h>
18
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000019#include <linux/pinctrl/pinctrl.h>
20#include <linux/pinctrl/pinmux.h>
21#include <linux/pinctrl/pinconf.h>
22#include <linux/pinctrl/pinconf-generic.h>
23
24#include "../core.h"
25#include "pinctrl-intel.h"
26
27/* Offset from regs */
28#define REVID 0x000
29#define REVID_SHIFT 16
30#define REVID_MASK GENMASK(31, 16)
31
32#define PADBAR 0x00c
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000033
34#define PADOWN_BITS 4
35#define PADOWN_SHIFT(p) ((p) % 8 * PADOWN_BITS)
David Brazdil0f672f62019-12-10 10:32:29 +000036#define PADOWN_MASK(p) (GENMASK(3, 0) << PADOWN_SHIFT(p))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000037#define PADOWN_GPP(p) ((p) / 8)
38
39/* Offset from pad_regs */
40#define PADCFG0 0x000
41#define PADCFG0_RXEVCFG_SHIFT 25
David Brazdil0f672f62019-12-10 10:32:29 +000042#define PADCFG0_RXEVCFG_MASK GENMASK(26, 25)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000043#define PADCFG0_RXEVCFG_LEVEL 0
44#define PADCFG0_RXEVCFG_EDGE 1
45#define PADCFG0_RXEVCFG_DISABLED 2
46#define PADCFG0_RXEVCFG_EDGE_BOTH 3
47#define PADCFG0_PREGFRXSEL BIT(24)
48#define PADCFG0_RXINV BIT(23)
49#define PADCFG0_GPIROUTIOXAPIC BIT(20)
50#define PADCFG0_GPIROUTSCI BIT(19)
51#define PADCFG0_GPIROUTSMI BIT(18)
52#define PADCFG0_GPIROUTNMI BIT(17)
53#define PADCFG0_PMODE_SHIFT 10
David Brazdil0f672f62019-12-10 10:32:29 +000054#define PADCFG0_PMODE_MASK GENMASK(13, 10)
55#define PADCFG0_PMODE_GPIO 0
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000056#define PADCFG0_GPIORXDIS BIT(9)
57#define PADCFG0_GPIOTXDIS BIT(8)
58#define PADCFG0_GPIORXSTATE BIT(1)
59#define PADCFG0_GPIOTXSTATE BIT(0)
60
61#define PADCFG1 0x004
62#define PADCFG1_TERM_UP BIT(13)
63#define PADCFG1_TERM_SHIFT 10
David Brazdil0f672f62019-12-10 10:32:29 +000064#define PADCFG1_TERM_MASK GENMASK(12, 10)
Olivier Deprez157378f2022-04-04 15:47:50 +020065#define PADCFG1_TERM_20K BIT(2)
66#define PADCFG1_TERM_5K BIT(1)
67#define PADCFG1_TERM_1K BIT(0)
68#define PADCFG1_TERM_833 (BIT(1) | BIT(0))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000069
70#define PADCFG2 0x008
71#define PADCFG2_DEBEN BIT(0)
72#define PADCFG2_DEBOUNCE_SHIFT 1
73#define PADCFG2_DEBOUNCE_MASK GENMASK(4, 1)
74
David Brazdil0f672f62019-12-10 10:32:29 +000075#define DEBOUNCE_PERIOD_NSEC 31250
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000076
77struct intel_pad_context {
78 u32 padcfg0;
79 u32 padcfg1;
80 u32 padcfg2;
81};
82
83struct intel_community_context {
84 u32 *intmask;
David Brazdil0f672f62019-12-10 10:32:29 +000085 u32 *hostown;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000086};
87
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000088#define pin_to_padno(c, p) ((p) - (c)->pin_base)
89#define padgroup_offset(g, p) ((p) - (g)->base)
90
91static struct intel_community *intel_get_community(struct intel_pinctrl *pctrl,
David Brazdil0f672f62019-12-10 10:32:29 +000092 unsigned int pin)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000093{
94 struct intel_community *community;
95 int i;
96
97 for (i = 0; i < pctrl->ncommunities; i++) {
98 community = &pctrl->communities[i];
99 if (pin >= community->pin_base &&
100 pin < community->pin_base + community->npins)
101 return community;
102 }
103
104 dev_warn(pctrl->dev, "failed to find community for pin %u\n", pin);
105 return NULL;
106}
107
108static const struct intel_padgroup *
109intel_community_get_padgroup(const struct intel_community *community,
David Brazdil0f672f62019-12-10 10:32:29 +0000110 unsigned int pin)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000111{
112 int i;
113
114 for (i = 0; i < community->ngpps; i++) {
115 const struct intel_padgroup *padgrp = &community->gpps[i];
116
117 if (pin >= padgrp->base && pin < padgrp->base + padgrp->size)
118 return padgrp;
119 }
120
121 return NULL;
122}
123
David Brazdil0f672f62019-12-10 10:32:29 +0000124static void __iomem *intel_get_padcfg(struct intel_pinctrl *pctrl,
125 unsigned int pin, unsigned int reg)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000126{
127 const struct intel_community *community;
David Brazdil0f672f62019-12-10 10:32:29 +0000128 unsigned int padno;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000129 size_t nregs;
130
131 community = intel_get_community(pctrl, pin);
132 if (!community)
133 return NULL;
134
135 padno = pin_to_padno(community, pin);
136 nregs = (community->features & PINCTRL_FEATURE_DEBOUNCE) ? 4 : 2;
137
David Brazdil0f672f62019-12-10 10:32:29 +0000138 if (reg >= nregs * 4)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000139 return NULL;
140
141 return community->pad_regs + reg + padno * nregs * 4;
142}
143
David Brazdil0f672f62019-12-10 10:32:29 +0000144static bool intel_pad_owned_by_host(struct intel_pinctrl *pctrl, unsigned int pin)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000145{
146 const struct intel_community *community;
147 const struct intel_padgroup *padgrp;
David Brazdil0f672f62019-12-10 10:32:29 +0000148 unsigned int gpp, offset, gpp_offset;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000149 void __iomem *padown;
150
151 community = intel_get_community(pctrl, pin);
152 if (!community)
153 return false;
154 if (!community->padown_offset)
155 return true;
156
157 padgrp = intel_community_get_padgroup(community, pin);
158 if (!padgrp)
159 return false;
160
161 gpp_offset = padgroup_offset(padgrp, pin);
162 gpp = PADOWN_GPP(gpp_offset);
163 offset = community->padown_offset + padgrp->padown_num * 4 + gpp * 4;
164 padown = community->regs + offset;
165
166 return !(readl(padown) & PADOWN_MASK(gpp_offset));
167}
168
David Brazdil0f672f62019-12-10 10:32:29 +0000169static bool intel_pad_acpi_mode(struct intel_pinctrl *pctrl, unsigned int pin)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000170{
171 const struct intel_community *community;
172 const struct intel_padgroup *padgrp;
David Brazdil0f672f62019-12-10 10:32:29 +0000173 unsigned int offset, gpp_offset;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000174 void __iomem *hostown;
175
176 community = intel_get_community(pctrl, pin);
177 if (!community)
178 return true;
179 if (!community->hostown_offset)
180 return false;
181
182 padgrp = intel_community_get_padgroup(community, pin);
183 if (!padgrp)
184 return true;
185
186 gpp_offset = padgroup_offset(padgrp, pin);
187 offset = community->hostown_offset + padgrp->reg_num * 4;
188 hostown = community->regs + offset;
189
190 return !(readl(hostown) & BIT(gpp_offset));
191}
192
David Brazdil0f672f62019-12-10 10:32:29 +0000193/**
194 * enum - Locking variants of the pad configuration
195 *
196 * @PAD_UNLOCKED: pad is fully controlled by the configuration registers
197 * @PAD_LOCKED: pad configuration registers, except TX state, are locked
198 * @PAD_LOCKED_TX: pad configuration TX state is locked
199 * @PAD_LOCKED_FULL: pad configuration registers are locked completely
200 *
201 * Locking is considered as read-only mode for corresponding registers and
202 * their respective fields. That said, TX state bit is locked separately from
203 * the main locking scheme.
204 */
205enum {
206 PAD_UNLOCKED = 0,
207 PAD_LOCKED = 1,
208 PAD_LOCKED_TX = 2,
209 PAD_LOCKED_FULL = PAD_LOCKED | PAD_LOCKED_TX,
210};
211
212static int intel_pad_locked(struct intel_pinctrl *pctrl, unsigned int pin)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000213{
214 struct intel_community *community;
215 const struct intel_padgroup *padgrp;
David Brazdil0f672f62019-12-10 10:32:29 +0000216 unsigned int offset, gpp_offset;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000217 u32 value;
David Brazdil0f672f62019-12-10 10:32:29 +0000218 int ret = PAD_UNLOCKED;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000219
220 community = intel_get_community(pctrl, pin);
221 if (!community)
David Brazdil0f672f62019-12-10 10:32:29 +0000222 return PAD_LOCKED_FULL;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000223 if (!community->padcfglock_offset)
David Brazdil0f672f62019-12-10 10:32:29 +0000224 return PAD_UNLOCKED;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000225
226 padgrp = intel_community_get_padgroup(community, pin);
227 if (!padgrp)
David Brazdil0f672f62019-12-10 10:32:29 +0000228 return PAD_LOCKED_FULL;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000229
230 gpp_offset = padgroup_offset(padgrp, pin);
231
232 /*
233 * If PADCFGLOCK and PADCFGLOCKTX bits are both clear for this pad,
234 * the pad is considered unlocked. Any other case means that it is
David Brazdil0f672f62019-12-10 10:32:29 +0000235 * either fully or partially locked.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000236 */
David Brazdil0f672f62019-12-10 10:32:29 +0000237 offset = community->padcfglock_offset + 0 + padgrp->reg_num * 8;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000238 value = readl(community->regs + offset);
239 if (value & BIT(gpp_offset))
David Brazdil0f672f62019-12-10 10:32:29 +0000240 ret |= PAD_LOCKED;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000241
242 offset = community->padcfglock_offset + 4 + padgrp->reg_num * 8;
243 value = readl(community->regs + offset);
244 if (value & BIT(gpp_offset))
David Brazdil0f672f62019-12-10 10:32:29 +0000245 ret |= PAD_LOCKED_TX;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000246
David Brazdil0f672f62019-12-10 10:32:29 +0000247 return ret;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000248}
249
David Brazdil0f672f62019-12-10 10:32:29 +0000250static bool intel_pad_is_unlocked(struct intel_pinctrl *pctrl, unsigned int pin)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000251{
David Brazdil0f672f62019-12-10 10:32:29 +0000252 return (intel_pad_locked(pctrl, pin) & PAD_LOCKED) == PAD_UNLOCKED;
253}
254
255static bool intel_pad_usable(struct intel_pinctrl *pctrl, unsigned int pin)
256{
257 return intel_pad_owned_by_host(pctrl, pin) && intel_pad_is_unlocked(pctrl, pin);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000258}
259
260static int intel_get_groups_count(struct pinctrl_dev *pctldev)
261{
262 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
263
264 return pctrl->soc->ngroups;
265}
266
267static const char *intel_get_group_name(struct pinctrl_dev *pctldev,
David Brazdil0f672f62019-12-10 10:32:29 +0000268 unsigned int group)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000269{
270 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
271
272 return pctrl->soc->groups[group].name;
273}
274
David Brazdil0f672f62019-12-10 10:32:29 +0000275static int intel_get_group_pins(struct pinctrl_dev *pctldev, unsigned int group,
276 const unsigned int **pins, unsigned int *npins)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000277{
278 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
279
280 *pins = pctrl->soc->groups[group].pins;
281 *npins = pctrl->soc->groups[group].npins;
282 return 0;
283}
284
285static void intel_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
David Brazdil0f672f62019-12-10 10:32:29 +0000286 unsigned int pin)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000287{
288 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
289 void __iomem *padcfg;
290 u32 cfg0, cfg1, mode;
David Brazdil0f672f62019-12-10 10:32:29 +0000291 int locked;
292 bool acpi;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000293
294 if (!intel_pad_owned_by_host(pctrl, pin)) {
295 seq_puts(s, "not available");
296 return;
297 }
298
299 cfg0 = readl(intel_get_padcfg(pctrl, pin, PADCFG0));
300 cfg1 = readl(intel_get_padcfg(pctrl, pin, PADCFG1));
301
302 mode = (cfg0 & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT;
David Brazdil0f672f62019-12-10 10:32:29 +0000303 if (mode == PADCFG0_PMODE_GPIO)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000304 seq_puts(s, "GPIO ");
305 else
306 seq_printf(s, "mode %d ", mode);
307
308 seq_printf(s, "0x%08x 0x%08x", cfg0, cfg1);
309
310 /* Dump the additional PADCFG registers if available */
311 padcfg = intel_get_padcfg(pctrl, pin, PADCFG2);
312 if (padcfg)
313 seq_printf(s, " 0x%08x", readl(padcfg));
314
315 locked = intel_pad_locked(pctrl, pin);
316 acpi = intel_pad_acpi_mode(pctrl, pin);
317
318 if (locked || acpi) {
319 seq_puts(s, " [");
David Brazdil0f672f62019-12-10 10:32:29 +0000320 if (locked)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000321 seq_puts(s, "LOCKED");
David Brazdil0f672f62019-12-10 10:32:29 +0000322 if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_TX)
323 seq_puts(s, " tx");
324 else if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_FULL)
325 seq_puts(s, " full");
326
327 if (locked && acpi)
328 seq_puts(s, ", ");
329
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000330 if (acpi)
331 seq_puts(s, "ACPI");
332 seq_puts(s, "]");
333 }
334}
335
336static const struct pinctrl_ops intel_pinctrl_ops = {
337 .get_groups_count = intel_get_groups_count,
338 .get_group_name = intel_get_group_name,
339 .get_group_pins = intel_get_group_pins,
340 .pin_dbg_show = intel_pin_dbg_show,
341};
342
343static int intel_get_functions_count(struct pinctrl_dev *pctldev)
344{
345 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
346
347 return pctrl->soc->nfunctions;
348}
349
350static const char *intel_get_function_name(struct pinctrl_dev *pctldev,
David Brazdil0f672f62019-12-10 10:32:29 +0000351 unsigned int function)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000352{
353 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
354
355 return pctrl->soc->functions[function].name;
356}
357
358static int intel_get_function_groups(struct pinctrl_dev *pctldev,
David Brazdil0f672f62019-12-10 10:32:29 +0000359 unsigned int function,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000360 const char * const **groups,
David Brazdil0f672f62019-12-10 10:32:29 +0000361 unsigned int * const ngroups)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000362{
363 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
364
365 *groups = pctrl->soc->functions[function].groups;
366 *ngroups = pctrl->soc->functions[function].ngroups;
367 return 0;
368}
369
David Brazdil0f672f62019-12-10 10:32:29 +0000370static int intel_pinmux_set_mux(struct pinctrl_dev *pctldev,
371 unsigned int function, unsigned int group)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000372{
373 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
374 const struct intel_pingroup *grp = &pctrl->soc->groups[group];
375 unsigned long flags;
376 int i;
377
378 raw_spin_lock_irqsave(&pctrl->lock, flags);
379
380 /*
381 * All pins in the groups needs to be accessible and writable
382 * before we can enable the mux for this group.
383 */
384 for (i = 0; i < grp->npins; i++) {
385 if (!intel_pad_usable(pctrl, grp->pins[i])) {
386 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
387 return -EBUSY;
388 }
389 }
390
391 /* Now enable the mux setting for each pin in the group */
392 for (i = 0; i < grp->npins; i++) {
393 void __iomem *padcfg0;
394 u32 value;
395
396 padcfg0 = intel_get_padcfg(pctrl, grp->pins[i], PADCFG0);
397 value = readl(padcfg0);
398
399 value &= ~PADCFG0_PMODE_MASK;
400
401 if (grp->modes)
402 value |= grp->modes[i] << PADCFG0_PMODE_SHIFT;
403 else
404 value |= grp->mode << PADCFG0_PMODE_SHIFT;
405
406 writel(value, padcfg0);
407 }
408
409 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
410
411 return 0;
412}
413
414static void __intel_gpio_set_direction(void __iomem *padcfg0, bool input)
415{
416 u32 value;
417
418 value = readl(padcfg0);
419 if (input) {
420 value &= ~PADCFG0_GPIORXDIS;
421 value |= PADCFG0_GPIOTXDIS;
422 } else {
423 value &= ~PADCFG0_GPIOTXDIS;
424 value |= PADCFG0_GPIORXDIS;
425 }
426 writel(value, padcfg0);
427}
428
David Brazdil0f672f62019-12-10 10:32:29 +0000429static int intel_gpio_get_gpio_mode(void __iomem *padcfg0)
430{
431 return (readl(padcfg0) & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT;
432}
433
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000434static void intel_gpio_set_gpio_mode(void __iomem *padcfg0)
435{
436 u32 value;
437
Olivier Deprez157378f2022-04-04 15:47:50 +0200438 value = readl(padcfg0);
439
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000440 /* Put the pad into GPIO mode */
Olivier Deprez157378f2022-04-04 15:47:50 +0200441 value &= ~PADCFG0_PMODE_MASK;
442 value |= PADCFG0_PMODE_GPIO;
443
444 /* Disable TX buffer and enable RX (this will be input) */
445 value &= ~PADCFG0_GPIORXDIS;
446 value |= PADCFG0_GPIOTXDIS;
447
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000448 /* Disable SCI/SMI/NMI generation */
449 value &= ~(PADCFG0_GPIROUTIOXAPIC | PADCFG0_GPIROUTSCI);
450 value &= ~(PADCFG0_GPIROUTSMI | PADCFG0_GPIROUTNMI);
Olivier Deprez157378f2022-04-04 15:47:50 +0200451
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000452 writel(value, padcfg0);
453}
454
455static int intel_gpio_request_enable(struct pinctrl_dev *pctldev,
456 struct pinctrl_gpio_range *range,
David Brazdil0f672f62019-12-10 10:32:29 +0000457 unsigned int pin)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000458{
459 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
460 void __iomem *padcfg0;
461 unsigned long flags;
462
Olivier Deprez157378f2022-04-04 15:47:50 +0200463 padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
464
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000465 raw_spin_lock_irqsave(&pctrl->lock, flags);
466
David Brazdil0f672f62019-12-10 10:32:29 +0000467 if (!intel_pad_owned_by_host(pctrl, pin)) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000468 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
469 return -EBUSY;
470 }
471
David Brazdil0f672f62019-12-10 10:32:29 +0000472 if (!intel_pad_is_unlocked(pctrl, pin)) {
473 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
474 return 0;
475 }
476
David Brazdil0f672f62019-12-10 10:32:29 +0000477 /*
478 * If pin is already configured in GPIO mode, we assume that
479 * firmware provides correct settings. In such case we avoid
480 * potential glitches on the pin. Otherwise, for the pin in
481 * alternative mode, consumer has to supply respective flags.
482 */
483 if (intel_gpio_get_gpio_mode(padcfg0) == PADCFG0_PMODE_GPIO) {
484 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
485 return 0;
486 }
487
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000488 intel_gpio_set_gpio_mode(padcfg0);
David Brazdil0f672f62019-12-10 10:32:29 +0000489
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000490 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
491
492 return 0;
493}
494
495static int intel_gpio_set_direction(struct pinctrl_dev *pctldev,
496 struct pinctrl_gpio_range *range,
David Brazdil0f672f62019-12-10 10:32:29 +0000497 unsigned int pin, bool input)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000498{
499 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
500 void __iomem *padcfg0;
501 unsigned long flags;
502
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000503 padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000504
Olivier Deprez157378f2022-04-04 15:47:50 +0200505 raw_spin_lock_irqsave(&pctrl->lock, flags);
506 __intel_gpio_set_direction(padcfg0, input);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000507 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
508
509 return 0;
510}
511
512static const struct pinmux_ops intel_pinmux_ops = {
513 .get_functions_count = intel_get_functions_count,
514 .get_function_name = intel_get_function_name,
515 .get_function_groups = intel_get_function_groups,
516 .set_mux = intel_pinmux_set_mux,
517 .gpio_request_enable = intel_gpio_request_enable,
518 .gpio_set_direction = intel_gpio_set_direction,
519};
520
Olivier Deprez157378f2022-04-04 15:47:50 +0200521static int intel_config_get_pull(struct intel_pinctrl *pctrl, unsigned int pin,
522 enum pin_config_param param, u32 *arg)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000523{
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000524 const struct intel_community *community;
Olivier Deprez157378f2022-04-04 15:47:50 +0200525 void __iomem *padcfg1;
526 unsigned long flags;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000527 u32 value, term;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000528
529 community = intel_get_community(pctrl, pin);
Olivier Deprez157378f2022-04-04 15:47:50 +0200530 padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1);
531
532 raw_spin_lock_irqsave(&pctrl->lock, flags);
533 value = readl(padcfg1);
534 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
535
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000536 term = (value & PADCFG1_TERM_MASK) >> PADCFG1_TERM_SHIFT;
537
538 switch (param) {
539 case PIN_CONFIG_BIAS_DISABLE:
540 if (term)
541 return -EINVAL;
542 break;
543
544 case PIN_CONFIG_BIAS_PULL_UP:
545 if (!term || !(value & PADCFG1_TERM_UP))
546 return -EINVAL;
547
548 switch (term) {
Olivier Deprez157378f2022-04-04 15:47:50 +0200549 case PADCFG1_TERM_833:
550 *arg = 833;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000551 break;
Olivier Deprez157378f2022-04-04 15:47:50 +0200552 case PADCFG1_TERM_1K:
553 *arg = 1000;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000554 break;
555 case PADCFG1_TERM_5K:
Olivier Deprez157378f2022-04-04 15:47:50 +0200556 *arg = 5000;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000557 break;
558 case PADCFG1_TERM_20K:
Olivier Deprez157378f2022-04-04 15:47:50 +0200559 *arg = 20000;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000560 break;
561 }
562
563 break;
564
565 case PIN_CONFIG_BIAS_PULL_DOWN:
566 if (!term || value & PADCFG1_TERM_UP)
567 return -EINVAL;
568
569 switch (term) {
Olivier Deprez157378f2022-04-04 15:47:50 +0200570 case PADCFG1_TERM_833:
571 if (!(community->features & PINCTRL_FEATURE_1K_PD))
572 return -EINVAL;
573 *arg = 833;
574 break;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000575 case PADCFG1_TERM_1K:
576 if (!(community->features & PINCTRL_FEATURE_1K_PD))
577 return -EINVAL;
Olivier Deprez157378f2022-04-04 15:47:50 +0200578 *arg = 1000;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000579 break;
580 case PADCFG1_TERM_5K:
Olivier Deprez157378f2022-04-04 15:47:50 +0200581 *arg = 5000;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000582 break;
583 case PADCFG1_TERM_20K:
Olivier Deprez157378f2022-04-04 15:47:50 +0200584 *arg = 20000;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000585 break;
586 }
587
588 break;
589
Olivier Deprez157378f2022-04-04 15:47:50 +0200590 default:
591 return -EINVAL;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000592 }
593
Olivier Deprez157378f2022-04-04 15:47:50 +0200594 return 0;
595}
596
597static int intel_config_get_debounce(struct intel_pinctrl *pctrl, unsigned int pin,
598 enum pin_config_param param, u32 *arg)
599{
600 void __iomem *padcfg2;
601 unsigned long flags;
602 unsigned long v;
603 u32 value2;
604
605 padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
606 if (!padcfg2)
607 return -ENOTSUPP;
608
609 raw_spin_lock_irqsave(&pctrl->lock, flags);
610 value2 = readl(padcfg2);
611 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
612 if (!(value2 & PADCFG2_DEBEN))
613 return -EINVAL;
614
615 v = (value2 & PADCFG2_DEBOUNCE_MASK) >> PADCFG2_DEBOUNCE_SHIFT;
616 *arg = BIT(v) * DEBOUNCE_PERIOD_NSEC / NSEC_PER_USEC;
617
618 return 0;
619}
620
621static int intel_config_get(struct pinctrl_dev *pctldev, unsigned int pin,
622 unsigned long *config)
623{
624 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
625 enum pin_config_param param = pinconf_to_config_param(*config);
626 u32 arg = 0;
627 int ret;
628
629 if (!intel_pad_owned_by_host(pctrl, pin))
630 return -ENOTSUPP;
631
632 switch (param) {
633 case PIN_CONFIG_BIAS_DISABLE:
634 case PIN_CONFIG_BIAS_PULL_UP:
635 case PIN_CONFIG_BIAS_PULL_DOWN:
636 ret = intel_config_get_pull(pctrl, pin, param, &arg);
637 if (ret)
638 return ret;
639 break;
640
641 case PIN_CONFIG_INPUT_DEBOUNCE:
642 ret = intel_config_get_debounce(pctrl, pin, param, &arg);
643 if (ret)
644 return ret;
645 break;
646
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000647 default:
648 return -ENOTSUPP;
649 }
650
651 *config = pinconf_to_config_packed(param, arg);
652 return 0;
653}
654
David Brazdil0f672f62019-12-10 10:32:29 +0000655static int intel_config_set_pull(struct intel_pinctrl *pctrl, unsigned int pin,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000656 unsigned long config)
657{
David Brazdil0f672f62019-12-10 10:32:29 +0000658 unsigned int param = pinconf_to_config_param(config);
659 unsigned int arg = pinconf_to_config_argument(config);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000660 const struct intel_community *community;
661 void __iomem *padcfg1;
662 unsigned long flags;
663 int ret = 0;
664 u32 value;
665
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000666 community = intel_get_community(pctrl, pin);
667 padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1);
Olivier Deprez157378f2022-04-04 15:47:50 +0200668
669 raw_spin_lock_irqsave(&pctrl->lock, flags);
670
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000671 value = readl(padcfg1);
672
673 switch (param) {
674 case PIN_CONFIG_BIAS_DISABLE:
675 value &= ~(PADCFG1_TERM_MASK | PADCFG1_TERM_UP);
676 break;
677
678 case PIN_CONFIG_BIAS_PULL_UP:
679 value &= ~PADCFG1_TERM_MASK;
680
681 value |= PADCFG1_TERM_UP;
682
Olivier Deprez0e641232021-09-23 10:07:05 +0200683 /* Set default strength value in case none is given */
684 if (arg == 1)
685 arg = 5000;
686
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000687 switch (arg) {
688 case 20000:
689 value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
690 break;
691 case 5000:
692 value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
693 break;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000694 case 1000:
695 value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
696 break;
Olivier Deprez157378f2022-04-04 15:47:50 +0200697 case 833:
698 value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT;
699 break;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000700 default:
701 ret = -EINVAL;
702 }
703
704 break;
705
706 case PIN_CONFIG_BIAS_PULL_DOWN:
707 value &= ~(PADCFG1_TERM_UP | PADCFG1_TERM_MASK);
708
Olivier Deprez0e641232021-09-23 10:07:05 +0200709 /* Set default strength value in case none is given */
710 if (arg == 1)
711 arg = 5000;
712
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000713 switch (arg) {
714 case 20000:
715 value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
716 break;
717 case 5000:
718 value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
719 break;
720 case 1000:
721 if (!(community->features & PINCTRL_FEATURE_1K_PD)) {
722 ret = -EINVAL;
723 break;
724 }
725 value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
726 break;
Olivier Deprez157378f2022-04-04 15:47:50 +0200727 case 833:
728 if (!(community->features & PINCTRL_FEATURE_1K_PD)) {
729 ret = -EINVAL;
730 break;
731 }
732 value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT;
733 break;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000734 default:
735 ret = -EINVAL;
736 }
737
738 break;
739 }
740
741 if (!ret)
742 writel(value, padcfg1);
743
744 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
745
746 return ret;
747}
748
David Brazdil0f672f62019-12-10 10:32:29 +0000749static int intel_config_set_debounce(struct intel_pinctrl *pctrl,
750 unsigned int pin, unsigned int debounce)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000751{
752 void __iomem *padcfg0, *padcfg2;
753 unsigned long flags;
754 u32 value0, value2;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000755
756 padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
757 if (!padcfg2)
758 return -ENOTSUPP;
759
760 padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
761
762 raw_spin_lock_irqsave(&pctrl->lock, flags);
763
764 value0 = readl(padcfg0);
765 value2 = readl(padcfg2);
766
767 /* Disable glitch filter and debouncer */
768 value0 &= ~PADCFG0_PREGFRXSEL;
769 value2 &= ~(PADCFG2_DEBEN | PADCFG2_DEBOUNCE_MASK);
770
771 if (debounce) {
772 unsigned long v;
773
David Brazdil0f672f62019-12-10 10:32:29 +0000774 v = order_base_2(debounce * NSEC_PER_USEC / DEBOUNCE_PERIOD_NSEC);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000775 if (v < 3 || v > 15) {
Olivier Deprez157378f2022-04-04 15:47:50 +0200776 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
777 return -EINVAL;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000778 }
Olivier Deprez157378f2022-04-04 15:47:50 +0200779
780 /* Enable glitch filter and debouncer */
781 value0 |= PADCFG0_PREGFRXSEL;
782 value2 |= v << PADCFG2_DEBOUNCE_SHIFT;
783 value2 |= PADCFG2_DEBEN;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000784 }
785
786 writel(value0, padcfg0);
787 writel(value2, padcfg2);
788
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000789 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
790
Olivier Deprez157378f2022-04-04 15:47:50 +0200791 return 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000792}
793
David Brazdil0f672f62019-12-10 10:32:29 +0000794static int intel_config_set(struct pinctrl_dev *pctldev, unsigned int pin,
795 unsigned long *configs, unsigned int nconfigs)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000796{
797 struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
798 int i, ret;
799
800 if (!intel_pad_usable(pctrl, pin))
801 return -ENOTSUPP;
802
803 for (i = 0; i < nconfigs; i++) {
804 switch (pinconf_to_config_param(configs[i])) {
805 case PIN_CONFIG_BIAS_DISABLE:
806 case PIN_CONFIG_BIAS_PULL_UP:
807 case PIN_CONFIG_BIAS_PULL_DOWN:
808 ret = intel_config_set_pull(pctrl, pin, configs[i]);
809 if (ret)
810 return ret;
811 break;
812
813 case PIN_CONFIG_INPUT_DEBOUNCE:
814 ret = intel_config_set_debounce(pctrl, pin,
815 pinconf_to_config_argument(configs[i]));
816 if (ret)
817 return ret;
818 break;
819
820 default:
821 return -ENOTSUPP;
822 }
823 }
824
825 return 0;
826}
827
828static const struct pinconf_ops intel_pinconf_ops = {
829 .is_generic = true,
830 .pin_config_get = intel_config_get,
831 .pin_config_set = intel_config_set,
832};
833
834static const struct pinctrl_desc intel_pinctrl_desc = {
835 .pctlops = &intel_pinctrl_ops,
836 .pmxops = &intel_pinmux_ops,
837 .confops = &intel_pinconf_ops,
838 .owner = THIS_MODULE,
839};
840
841/**
842 * intel_gpio_to_pin() - Translate from GPIO offset to pin number
843 * @pctrl: Pinctrl structure
844 * @offset: GPIO offset from gpiolib
David Brazdil0f672f62019-12-10 10:32:29 +0000845 * @community: Community is filled here if not %NULL
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000846 * @padgrp: Pad group is filled here if not %NULL
847 *
848 * When coming through gpiolib irqchip, the GPIO offset is not
849 * automatically translated to pinctrl pin number. This function can be
850 * used to find out the corresponding pinctrl pin.
851 */
David Brazdil0f672f62019-12-10 10:32:29 +0000852static int intel_gpio_to_pin(struct intel_pinctrl *pctrl, unsigned int offset,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000853 const struct intel_community **community,
854 const struct intel_padgroup **padgrp)
855{
856 int i;
857
858 for (i = 0; i < pctrl->ncommunities; i++) {
859 const struct intel_community *comm = &pctrl->communities[i];
860 int j;
861
862 for (j = 0; j < comm->ngpps; j++) {
863 const struct intel_padgroup *pgrp = &comm->gpps[j];
864
Olivier Deprez157378f2022-04-04 15:47:50 +0200865 if (pgrp->gpio_base == INTEL_GPIO_BASE_NOMAP)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000866 continue;
867
868 if (offset >= pgrp->gpio_base &&
869 offset < pgrp->gpio_base + pgrp->size) {
870 int pin;
871
872 pin = pgrp->base + offset - pgrp->gpio_base;
873 if (community)
874 *community = comm;
875 if (padgrp)
876 *padgrp = pgrp;
877
878 return pin;
879 }
880 }
881 }
882
883 return -EINVAL;
884}
885
David Brazdil0f672f62019-12-10 10:32:29 +0000886/**
887 * intel_pin_to_gpio() - Translate from pin number to GPIO offset
888 * @pctrl: Pinctrl structure
889 * @pin: pin number
890 *
891 * Translate the pin number of pinctrl to GPIO offset
892 */
893static __maybe_unused int intel_pin_to_gpio(struct intel_pinctrl *pctrl, int pin)
894{
895 const struct intel_community *community;
896 const struct intel_padgroup *padgrp;
897
898 community = intel_get_community(pctrl, pin);
899 if (!community)
900 return -EINVAL;
901
902 padgrp = intel_community_get_padgroup(community, pin);
903 if (!padgrp)
904 return -EINVAL;
905
906 return pin - padgrp->base + padgrp->gpio_base;
907}
908
909static int intel_gpio_get(struct gpio_chip *chip, unsigned int offset)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000910{
911 struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
912 void __iomem *reg;
913 u32 padcfg0;
914 int pin;
915
916 pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
917 if (pin < 0)
918 return -EINVAL;
919
920 reg = intel_get_padcfg(pctrl, pin, PADCFG0);
921 if (!reg)
922 return -EINVAL;
923
924 padcfg0 = readl(reg);
925 if (!(padcfg0 & PADCFG0_GPIOTXDIS))
926 return !!(padcfg0 & PADCFG0_GPIOTXSTATE);
927
928 return !!(padcfg0 & PADCFG0_GPIORXSTATE);
929}
930
David Brazdil0f672f62019-12-10 10:32:29 +0000931static void intel_gpio_set(struct gpio_chip *chip, unsigned int offset,
932 int value)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000933{
934 struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
935 unsigned long flags;
936 void __iomem *reg;
937 u32 padcfg0;
938 int pin;
939
940 pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
941 if (pin < 0)
942 return;
943
944 reg = intel_get_padcfg(pctrl, pin, PADCFG0);
945 if (!reg)
946 return;
947
948 raw_spin_lock_irqsave(&pctrl->lock, flags);
949 padcfg0 = readl(reg);
950 if (value)
951 padcfg0 |= PADCFG0_GPIOTXSTATE;
952 else
953 padcfg0 &= ~PADCFG0_GPIOTXSTATE;
954 writel(padcfg0, reg);
955 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
956}
957
958static int intel_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
959{
960 struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
Olivier Deprez157378f2022-04-04 15:47:50 +0200961 unsigned long flags;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000962 void __iomem *reg;
963 u32 padcfg0;
964 int pin;
965
966 pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
967 if (pin < 0)
968 return -EINVAL;
969
970 reg = intel_get_padcfg(pctrl, pin, PADCFG0);
971 if (!reg)
972 return -EINVAL;
973
Olivier Deprez157378f2022-04-04 15:47:50 +0200974 raw_spin_lock_irqsave(&pctrl->lock, flags);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000975 padcfg0 = readl(reg);
Olivier Deprez157378f2022-04-04 15:47:50 +0200976 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000977 if (padcfg0 & PADCFG0_PMODE_MASK)
978 return -EINVAL;
979
Olivier Deprez157378f2022-04-04 15:47:50 +0200980 if (padcfg0 & PADCFG0_GPIOTXDIS)
981 return GPIO_LINE_DIRECTION_IN;
982
983 return GPIO_LINE_DIRECTION_OUT;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000984}
985
David Brazdil0f672f62019-12-10 10:32:29 +0000986static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned int offset)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000987{
988 return pinctrl_gpio_direction_input(chip->base + offset);
989}
990
David Brazdil0f672f62019-12-10 10:32:29 +0000991static int intel_gpio_direction_output(struct gpio_chip *chip, unsigned int offset,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000992 int value)
993{
994 intel_gpio_set(chip, offset, value);
995 return pinctrl_gpio_direction_output(chip->base + offset);
996}
997
998static const struct gpio_chip intel_gpio_chip = {
999 .owner = THIS_MODULE,
1000 .request = gpiochip_generic_request,
1001 .free = gpiochip_generic_free,
1002 .get_direction = intel_gpio_get_direction,
1003 .direction_input = intel_gpio_direction_input,
1004 .direction_output = intel_gpio_direction_output,
1005 .get = intel_gpio_get,
1006 .set = intel_gpio_set,
1007 .set_config = gpiochip_generic_config,
1008};
1009
1010static void intel_gpio_irq_ack(struct irq_data *d)
1011{
1012 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1013 struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1014 const struct intel_community *community;
1015 const struct intel_padgroup *padgrp;
1016 int pin;
1017
1018 pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp);
1019 if (pin >= 0) {
David Brazdil0f672f62019-12-10 10:32:29 +00001020 unsigned int gpp, gpp_offset, is_offset;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001021
1022 gpp = padgrp->reg_num;
1023 gpp_offset = padgroup_offset(padgrp, pin);
1024 is_offset = community->is_offset + gpp * 4;
1025
1026 raw_spin_lock(&pctrl->lock);
1027 writel(BIT(gpp_offset), community->regs + is_offset);
1028 raw_spin_unlock(&pctrl->lock);
1029 }
1030}
1031
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001032static void intel_gpio_irq_mask_unmask(struct irq_data *d, bool mask)
1033{
1034 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1035 struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1036 const struct intel_community *community;
1037 const struct intel_padgroup *padgrp;
1038 int pin;
1039
1040 pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp);
1041 if (pin >= 0) {
David Brazdil0f672f62019-12-10 10:32:29 +00001042 unsigned int gpp, gpp_offset;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001043 unsigned long flags;
David Brazdil0f672f62019-12-10 10:32:29 +00001044 void __iomem *reg, *is;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001045 u32 value;
1046
1047 gpp = padgrp->reg_num;
1048 gpp_offset = padgroup_offset(padgrp, pin);
1049
1050 reg = community->regs + community->ie_offset + gpp * 4;
David Brazdil0f672f62019-12-10 10:32:29 +00001051 is = community->regs + community->is_offset + gpp * 4;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001052
1053 raw_spin_lock_irqsave(&pctrl->lock, flags);
David Brazdil0f672f62019-12-10 10:32:29 +00001054
1055 /* Clear interrupt status first to avoid unexpected interrupt */
1056 writel(BIT(gpp_offset), is);
1057
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001058 value = readl(reg);
1059 if (mask)
1060 value &= ~BIT(gpp_offset);
1061 else
1062 value |= BIT(gpp_offset);
1063 writel(value, reg);
1064 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
1065 }
1066}
1067
1068static void intel_gpio_irq_mask(struct irq_data *d)
1069{
1070 intel_gpio_irq_mask_unmask(d, true);
1071}
1072
1073static void intel_gpio_irq_unmask(struct irq_data *d)
1074{
1075 intel_gpio_irq_mask_unmask(d, false);
1076}
1077
David Brazdil0f672f62019-12-10 10:32:29 +00001078static int intel_gpio_irq_type(struct irq_data *d, unsigned int type)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001079{
1080 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1081 struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
David Brazdil0f672f62019-12-10 10:32:29 +00001082 unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001083 unsigned long flags;
1084 void __iomem *reg;
1085 u32 value;
1086
1087 reg = intel_get_padcfg(pctrl, pin, PADCFG0);
1088 if (!reg)
1089 return -EINVAL;
1090
1091 /*
1092 * If the pin is in ACPI mode it is still usable as a GPIO but it
1093 * cannot be used as IRQ because GPI_IS status bit will not be
1094 * updated by the host controller hardware.
1095 */
1096 if (intel_pad_acpi_mode(pctrl, pin)) {
1097 dev_warn(pctrl->dev, "pin %u cannot be used as IRQ\n", pin);
1098 return -EPERM;
1099 }
1100
1101 raw_spin_lock_irqsave(&pctrl->lock, flags);
1102
1103 intel_gpio_set_gpio_mode(reg);
1104
1105 value = readl(reg);
1106
1107 value &= ~(PADCFG0_RXEVCFG_MASK | PADCFG0_RXINV);
1108
1109 if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
1110 value |= PADCFG0_RXEVCFG_EDGE_BOTH << PADCFG0_RXEVCFG_SHIFT;
1111 } else if (type & IRQ_TYPE_EDGE_FALLING) {
1112 value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
1113 value |= PADCFG0_RXINV;
1114 } else if (type & IRQ_TYPE_EDGE_RISING) {
1115 value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
1116 } else if (type & IRQ_TYPE_LEVEL_MASK) {
1117 if (type & IRQ_TYPE_LEVEL_LOW)
1118 value |= PADCFG0_RXINV;
1119 } else {
1120 value |= PADCFG0_RXEVCFG_DISABLED << PADCFG0_RXEVCFG_SHIFT;
1121 }
1122
1123 writel(value, reg);
1124
1125 if (type & IRQ_TYPE_EDGE_BOTH)
1126 irq_set_handler_locked(d, handle_edge_irq);
1127 else if (type & IRQ_TYPE_LEVEL_MASK)
1128 irq_set_handler_locked(d, handle_level_irq);
1129
1130 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
1131
1132 return 0;
1133}
1134
1135static int intel_gpio_irq_wake(struct irq_data *d, unsigned int on)
1136{
1137 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1138 struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
David Brazdil0f672f62019-12-10 10:32:29 +00001139 unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001140
1141 if (on)
1142 enable_irq_wake(pctrl->irq);
1143 else
1144 disable_irq_wake(pctrl->irq);
1145
1146 dev_dbg(pctrl->dev, "%sable wake for pin %u\n", on ? "en" : "dis", pin);
1147 return 0;
1148}
1149
Olivier Deprez157378f2022-04-04 15:47:50 +02001150static int intel_gpio_community_irq_handler(struct intel_pinctrl *pctrl,
1151 const struct intel_community *community)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001152{
1153 struct gpio_chip *gc = &pctrl->chip;
Olivier Deprez157378f2022-04-04 15:47:50 +02001154 unsigned int gpp;
1155 int ret = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001156
1157 for (gpp = 0; gpp < community->ngpps; gpp++) {
1158 const struct intel_padgroup *padgrp = &community->gpps[gpp];
1159 unsigned long pending, enabled, gpp_offset;
Olivier Deprez157378f2022-04-04 15:47:50 +02001160 unsigned long flags;
1161
1162 raw_spin_lock_irqsave(&pctrl->lock, flags);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001163
1164 pending = readl(community->regs + community->is_offset +
1165 padgrp->reg_num * 4);
1166 enabled = readl(community->regs + community->ie_offset +
1167 padgrp->reg_num * 4);
1168
Olivier Deprez157378f2022-04-04 15:47:50 +02001169 raw_spin_unlock_irqrestore(&pctrl->lock, flags);
1170
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001171 /* Only interrupts that are enabled */
1172 pending &= enabled;
1173
1174 for_each_set_bit(gpp_offset, &pending, padgrp->size) {
Olivier Deprez157378f2022-04-04 15:47:50 +02001175 unsigned int irq;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001176
1177 irq = irq_find_mapping(gc->irq.domain,
1178 padgrp->gpio_base + gpp_offset);
1179 generic_handle_irq(irq);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001180 }
Olivier Deprez157378f2022-04-04 15:47:50 +02001181
1182 ret += pending ? 1 : 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001183 }
1184
1185 return ret;
1186}
1187
1188static irqreturn_t intel_gpio_irq(int irq, void *data)
1189{
1190 const struct intel_community *community;
1191 struct intel_pinctrl *pctrl = data;
Olivier Deprez157378f2022-04-04 15:47:50 +02001192 unsigned int i;
1193 int ret = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001194
1195 /* Need to check all communities for pending interrupts */
1196 for (i = 0; i < pctrl->ncommunities; i++) {
1197 community = &pctrl->communities[i];
Olivier Deprez157378f2022-04-04 15:47:50 +02001198 ret += intel_gpio_community_irq_handler(pctrl, community);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001199 }
1200
Olivier Deprez157378f2022-04-04 15:47:50 +02001201 return IRQ_RETVAL(ret);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001202}
1203
Olivier Deprez157378f2022-04-04 15:47:50 +02001204static void intel_gpio_irq_init(struct intel_pinctrl *pctrl)
1205{
1206 int i;
1207
1208 for (i = 0; i < pctrl->ncommunities; i++) {
1209 const struct intel_community *community;
1210 void __iomem *base;
1211 unsigned int gpp;
1212
1213 community = &pctrl->communities[i];
1214 base = community->regs;
1215
1216 for (gpp = 0; gpp < community->ngpps; gpp++) {
1217 /* Mask and clear all interrupts */
1218 writel(0, base + community->ie_offset + gpp * 4);
1219 writel(0xffff, base + community->is_offset + gpp * 4);
1220 }
1221 }
1222}
1223
1224static int intel_gpio_irq_init_hw(struct gpio_chip *gc)
1225{
1226 struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1227
1228 /*
1229 * Make sure the interrupt lines are in a proper state before
1230 * further configuration.
1231 */
1232 intel_gpio_irq_init(pctrl);
1233
1234 return 0;
1235}
1236
1237static int intel_gpio_add_community_ranges(struct intel_pinctrl *pctrl,
1238 const struct intel_community *community)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001239{
1240 int ret = 0, i;
1241
1242 for (i = 0; i < community->ngpps; i++) {
1243 const struct intel_padgroup *gpp = &community->gpps[i];
1244
Olivier Deprez157378f2022-04-04 15:47:50 +02001245 if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001246 continue;
1247
1248 ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev),
1249 gpp->gpio_base, gpp->base,
1250 gpp->size);
1251 if (ret)
1252 return ret;
1253 }
1254
1255 return ret;
1256}
1257
Olivier Deprez157378f2022-04-04 15:47:50 +02001258static int intel_gpio_add_pin_ranges(struct gpio_chip *gc)
1259{
1260 struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1261 int ret, i;
1262
1263 for (i = 0; i < pctrl->ncommunities; i++) {
1264 struct intel_community *community = &pctrl->communities[i];
1265
1266 ret = intel_gpio_add_community_ranges(pctrl, community);
1267 if (ret) {
1268 dev_err(pctrl->dev, "failed to add GPIO pin range\n");
1269 return ret;
1270 }
1271 }
1272
1273 return 0;
1274}
1275
1276static unsigned int intel_gpio_ngpio(const struct intel_pinctrl *pctrl)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001277{
1278 const struct intel_community *community;
David Brazdil0f672f62019-12-10 10:32:29 +00001279 unsigned int ngpio = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001280 int i, j;
1281
1282 for (i = 0; i < pctrl->ncommunities; i++) {
1283 community = &pctrl->communities[i];
1284 for (j = 0; j < community->ngpps; j++) {
1285 const struct intel_padgroup *gpp = &community->gpps[j];
1286
Olivier Deprez157378f2022-04-04 15:47:50 +02001287 if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001288 continue;
1289
1290 if (gpp->gpio_base + gpp->size > ngpio)
1291 ngpio = gpp->gpio_base + gpp->size;
1292 }
1293 }
1294
1295 return ngpio;
1296}
1297
1298static int intel_gpio_probe(struct intel_pinctrl *pctrl, int irq)
1299{
Olivier Deprez157378f2022-04-04 15:47:50 +02001300 int ret;
1301 struct gpio_irq_chip *girq;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001302
1303 pctrl->chip = intel_gpio_chip;
1304
David Brazdil0f672f62019-12-10 10:32:29 +00001305 /* Setup GPIO chip */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001306 pctrl->chip.ngpio = intel_gpio_ngpio(pctrl);
1307 pctrl->chip.label = dev_name(pctrl->dev);
1308 pctrl->chip.parent = pctrl->dev;
1309 pctrl->chip.base = -1;
Olivier Deprez157378f2022-04-04 15:47:50 +02001310 pctrl->chip.add_pin_ranges = intel_gpio_add_pin_ranges;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001311 pctrl->irq = irq;
1312
David Brazdil0f672f62019-12-10 10:32:29 +00001313 /* Setup IRQ chip */
1314 pctrl->irqchip.name = dev_name(pctrl->dev);
1315 pctrl->irqchip.irq_ack = intel_gpio_irq_ack;
1316 pctrl->irqchip.irq_mask = intel_gpio_irq_mask;
1317 pctrl->irqchip.irq_unmask = intel_gpio_irq_unmask;
1318 pctrl->irqchip.irq_set_type = intel_gpio_irq_type;
1319 pctrl->irqchip.irq_set_wake = intel_gpio_irq_wake;
1320 pctrl->irqchip.flags = IRQCHIP_MASK_ON_SUSPEND;
1321
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001322 /*
Olivier Deprez157378f2022-04-04 15:47:50 +02001323 * On some platforms several GPIO controllers share the same interrupt
1324 * line.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001325 */
1326 ret = devm_request_irq(pctrl->dev, irq, intel_gpio_irq,
1327 IRQF_SHARED | IRQF_NO_THREAD,
1328 dev_name(pctrl->dev), pctrl);
1329 if (ret) {
1330 dev_err(pctrl->dev, "failed to request interrupt\n");
1331 return ret;
1332 }
1333
Olivier Deprez157378f2022-04-04 15:47:50 +02001334 girq = &pctrl->chip.irq;
1335 girq->chip = &pctrl->irqchip;
1336 /* This will let us handle the IRQ in the driver */
1337 girq->parent_handler = NULL;
1338 girq->num_parents = 0;
1339 girq->default_type = IRQ_TYPE_NONE;
1340 girq->handler = handle_bad_irq;
1341 girq->init_hw = intel_gpio_irq_init_hw;
1342
1343 ret = devm_gpiochip_add_data(pctrl->dev, &pctrl->chip, pctrl);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001344 if (ret) {
Olivier Deprez157378f2022-04-04 15:47:50 +02001345 dev_err(pctrl->dev, "failed to register gpiochip\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001346 return ret;
1347 }
1348
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001349 return 0;
1350}
1351
1352static int intel_pinctrl_add_padgroups(struct intel_pinctrl *pctrl,
1353 struct intel_community *community)
1354{
1355 struct intel_padgroup *gpps;
David Brazdil0f672f62019-12-10 10:32:29 +00001356 unsigned int npins = community->npins;
1357 unsigned int padown_num = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001358 size_t ngpps, i;
1359
1360 if (community->gpps)
1361 ngpps = community->ngpps;
1362 else
1363 ngpps = DIV_ROUND_UP(community->npins, community->gpp_size);
1364
1365 gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL);
1366 if (!gpps)
1367 return -ENOMEM;
1368
1369 for (i = 0; i < ngpps; i++) {
1370 if (community->gpps) {
1371 gpps[i] = community->gpps[i];
1372 } else {
David Brazdil0f672f62019-12-10 10:32:29 +00001373 unsigned int gpp_size = community->gpp_size;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001374
1375 gpps[i].reg_num = i;
1376 gpps[i].base = community->pin_base + i * gpp_size;
1377 gpps[i].size = min(gpp_size, npins);
1378 npins -= gpps[i].size;
1379 }
1380
1381 if (gpps[i].size > 32)
1382 return -EINVAL;
1383
Olivier Deprez157378f2022-04-04 15:47:50 +02001384 /* Special treatment for GPIO base */
1385 switch (gpps[i].gpio_base) {
1386 case INTEL_GPIO_BASE_MATCH:
1387 gpps[i].gpio_base = gpps[i].base;
1388 break;
1389 case INTEL_GPIO_BASE_ZERO:
1390 gpps[i].gpio_base = 0;
1391 break;
1392 case INTEL_GPIO_BASE_NOMAP:
1393 default:
1394 break;
1395 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001396
1397 gpps[i].padown_num = padown_num;
1398
1399 /*
1400 * In older hardware the number of padown registers per
1401 * group is fixed regardless of the group size.
1402 */
1403 if (community->gpp_num_padown_regs)
1404 padown_num += community->gpp_num_padown_regs;
1405 else
1406 padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32);
1407 }
1408
1409 community->ngpps = ngpps;
1410 community->gpps = gpps;
1411
1412 return 0;
1413}
1414
1415static int intel_pinctrl_pm_init(struct intel_pinctrl *pctrl)
1416{
1417#ifdef CONFIG_PM_SLEEP
1418 const struct intel_pinctrl_soc_data *soc = pctrl->soc;
1419 struct intel_community_context *communities;
1420 struct intel_pad_context *pads;
1421 int i;
1422
1423 pads = devm_kcalloc(pctrl->dev, soc->npins, sizeof(*pads), GFP_KERNEL);
1424 if (!pads)
1425 return -ENOMEM;
1426
1427 communities = devm_kcalloc(pctrl->dev, pctrl->ncommunities,
1428 sizeof(*communities), GFP_KERNEL);
1429 if (!communities)
1430 return -ENOMEM;
1431
1432
1433 for (i = 0; i < pctrl->ncommunities; i++) {
1434 struct intel_community *community = &pctrl->communities[i];
David Brazdil0f672f62019-12-10 10:32:29 +00001435 u32 *intmask, *hostown;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001436
1437 intmask = devm_kcalloc(pctrl->dev, community->ngpps,
1438 sizeof(*intmask), GFP_KERNEL);
1439 if (!intmask)
1440 return -ENOMEM;
1441
1442 communities[i].intmask = intmask;
David Brazdil0f672f62019-12-10 10:32:29 +00001443
1444 hostown = devm_kcalloc(pctrl->dev, community->ngpps,
1445 sizeof(*hostown), GFP_KERNEL);
1446 if (!hostown)
1447 return -ENOMEM;
1448
1449 communities[i].hostown = hostown;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001450 }
1451
1452 pctrl->context.pads = pads;
1453 pctrl->context.communities = communities;
1454#endif
1455
1456 return 0;
1457}
1458
David Brazdil0f672f62019-12-10 10:32:29 +00001459static int intel_pinctrl_probe(struct platform_device *pdev,
1460 const struct intel_pinctrl_soc_data *soc_data)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001461{
1462 struct intel_pinctrl *pctrl;
1463 int i, ret, irq;
1464
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001465 pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL);
1466 if (!pctrl)
1467 return -ENOMEM;
1468
1469 pctrl->dev = &pdev->dev;
1470 pctrl->soc = soc_data;
1471 raw_spin_lock_init(&pctrl->lock);
1472
1473 /*
1474 * Make a copy of the communities which we can use to hold pointers
1475 * to the registers.
1476 */
1477 pctrl->ncommunities = pctrl->soc->ncommunities;
1478 pctrl->communities = devm_kcalloc(&pdev->dev, pctrl->ncommunities,
1479 sizeof(*pctrl->communities), GFP_KERNEL);
1480 if (!pctrl->communities)
1481 return -ENOMEM;
1482
1483 for (i = 0; i < pctrl->ncommunities; i++) {
1484 struct intel_community *community = &pctrl->communities[i];
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001485 void __iomem *regs;
1486 u32 padbar;
1487
1488 *community = pctrl->soc->communities[i];
1489
David Brazdil0f672f62019-12-10 10:32:29 +00001490 regs = devm_platform_ioremap_resource(pdev, community->barno);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001491 if (IS_ERR(regs))
1492 return PTR_ERR(regs);
1493
1494 /*
1495 * Determine community features based on the revision if
1496 * not specified already.
1497 */
1498 if (!community->features) {
1499 u32 rev;
1500
1501 rev = (readl(regs + REVID) & REVID_MASK) >> REVID_SHIFT;
1502 if (rev >= 0x94) {
1503 community->features |= PINCTRL_FEATURE_DEBOUNCE;
1504 community->features |= PINCTRL_FEATURE_1K_PD;
1505 }
1506 }
1507
1508 /* Read offset of the pad configuration registers */
1509 padbar = readl(regs + PADBAR);
1510
1511 community->regs = regs;
1512 community->pad_regs = regs + padbar;
1513
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001514 ret = intel_pinctrl_add_padgroups(pctrl, community);
1515 if (ret)
1516 return ret;
1517 }
1518
1519 irq = platform_get_irq(pdev, 0);
David Brazdil0f672f62019-12-10 10:32:29 +00001520 if (irq < 0)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001521 return irq;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001522
1523 ret = intel_pinctrl_pm_init(pctrl);
1524 if (ret)
1525 return ret;
1526
1527 pctrl->pctldesc = intel_pinctrl_desc;
1528 pctrl->pctldesc.name = dev_name(&pdev->dev);
1529 pctrl->pctldesc.pins = pctrl->soc->pins;
1530 pctrl->pctldesc.npins = pctrl->soc->npins;
1531
1532 pctrl->pctldev = devm_pinctrl_register(&pdev->dev, &pctrl->pctldesc,
1533 pctrl);
1534 if (IS_ERR(pctrl->pctldev)) {
1535 dev_err(&pdev->dev, "failed to register pinctrl driver\n");
1536 return PTR_ERR(pctrl->pctldev);
1537 }
1538
1539 ret = intel_gpio_probe(pctrl, irq);
1540 if (ret)
1541 return ret;
1542
1543 platform_set_drvdata(pdev, pctrl);
1544
1545 return 0;
1546}
David Brazdil0f672f62019-12-10 10:32:29 +00001547
1548int intel_pinctrl_probe_by_hid(struct platform_device *pdev)
1549{
1550 const struct intel_pinctrl_soc_data *data;
1551
1552 data = device_get_match_data(&pdev->dev);
Olivier Deprez157378f2022-04-04 15:47:50 +02001553 if (!data)
1554 return -ENODATA;
1555
David Brazdil0f672f62019-12-10 10:32:29 +00001556 return intel_pinctrl_probe(pdev, data);
1557}
1558EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_hid);
1559
1560int intel_pinctrl_probe_by_uid(struct platform_device *pdev)
1561{
Olivier Deprez157378f2022-04-04 15:47:50 +02001562 const struct intel_pinctrl_soc_data *data;
1563
1564 data = intel_pinctrl_get_soc_data(pdev);
1565 if (IS_ERR(data))
1566 return PTR_ERR(data);
1567
1568 return intel_pinctrl_probe(pdev, data);
1569}
1570EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_uid);
1571
1572const struct intel_pinctrl_soc_data *intel_pinctrl_get_soc_data(struct platform_device *pdev)
1573{
David Brazdil0f672f62019-12-10 10:32:29 +00001574 const struct intel_pinctrl_soc_data *data = NULL;
1575 const struct intel_pinctrl_soc_data **table;
1576 struct acpi_device *adev;
1577 unsigned int i;
1578
1579 adev = ACPI_COMPANION(&pdev->dev);
1580 if (adev) {
1581 const void *match = device_get_match_data(&pdev->dev);
1582
1583 table = (const struct intel_pinctrl_soc_data **)match;
1584 for (i = 0; table[i]; i++) {
1585 if (!strcmp(adev->pnp.unique_id, table[i]->uid)) {
1586 data = table[i];
1587 break;
1588 }
1589 }
1590 } else {
1591 const struct platform_device_id *id;
1592
1593 id = platform_get_device_id(pdev);
1594 if (!id)
Olivier Deprez157378f2022-04-04 15:47:50 +02001595 return ERR_PTR(-ENODEV);
David Brazdil0f672f62019-12-10 10:32:29 +00001596
1597 table = (const struct intel_pinctrl_soc_data **)id->driver_data;
1598 data = table[pdev->id];
1599 }
1600
Olivier Deprez157378f2022-04-04 15:47:50 +02001601 return data ?: ERR_PTR(-ENODATA);
David Brazdil0f672f62019-12-10 10:32:29 +00001602}
Olivier Deprez157378f2022-04-04 15:47:50 +02001603EXPORT_SYMBOL_GPL(intel_pinctrl_get_soc_data);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001604
1605#ifdef CONFIG_PM_SLEEP
David Brazdil0f672f62019-12-10 10:32:29 +00001606static bool intel_pinctrl_should_save(struct intel_pinctrl *pctrl, unsigned int pin)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001607{
1608 const struct pin_desc *pd = pin_desc_get(pctrl->pctldev, pin);
1609
1610 if (!pd || !intel_pad_usable(pctrl, pin))
1611 return false;
1612
1613 /*
1614 * Only restore the pin if it is actually in use by the kernel (or
1615 * by userspace). It is possible that some pins are used by the
1616 * BIOS during resume and those are not always locked down so leave
1617 * them alone.
1618 */
1619 if (pd->mux_owner || pd->gpio_owner ||
David Brazdil0f672f62019-12-10 10:32:29 +00001620 gpiochip_line_is_irq(&pctrl->chip, intel_pin_to_gpio(pctrl, pin)))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001621 return true;
1622
1623 return false;
1624}
1625
David Brazdil0f672f62019-12-10 10:32:29 +00001626int intel_pinctrl_suspend_noirq(struct device *dev)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001627{
David Brazdil0f672f62019-12-10 10:32:29 +00001628 struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001629 struct intel_community_context *communities;
1630 struct intel_pad_context *pads;
1631 int i;
1632
1633 pads = pctrl->context.pads;
1634 for (i = 0; i < pctrl->soc->npins; i++) {
1635 const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
1636 void __iomem *padcfg;
1637 u32 val;
1638
1639 if (!intel_pinctrl_should_save(pctrl, desc->number))
1640 continue;
1641
1642 val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG0));
1643 pads[i].padcfg0 = val & ~PADCFG0_GPIORXSTATE;
1644 val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG1));
1645 pads[i].padcfg1 = val;
1646
1647 padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2);
1648 if (padcfg)
1649 pads[i].padcfg2 = readl(padcfg);
1650 }
1651
1652 communities = pctrl->context.communities;
1653 for (i = 0; i < pctrl->ncommunities; i++) {
1654 struct intel_community *community = &pctrl->communities[i];
1655 void __iomem *base;
David Brazdil0f672f62019-12-10 10:32:29 +00001656 unsigned int gpp;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001657
1658 base = community->regs + community->ie_offset;
1659 for (gpp = 0; gpp < community->ngpps; gpp++)
1660 communities[i].intmask[gpp] = readl(base + gpp * 4);
David Brazdil0f672f62019-12-10 10:32:29 +00001661
1662 base = community->regs + community->hostown_offset;
1663 for (gpp = 0; gpp < community->ngpps; gpp++)
1664 communities[i].hostown[gpp] = readl(base + gpp * 4);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001665 }
1666
1667 return 0;
1668}
David Brazdil0f672f62019-12-10 10:32:29 +00001669EXPORT_SYMBOL_GPL(intel_pinctrl_suspend_noirq);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001670
Olivier Deprez157378f2022-04-04 15:47:50 +02001671static bool intel_gpio_update_reg(void __iomem *reg, u32 mask, u32 value)
David Brazdil0f672f62019-12-10 10:32:29 +00001672{
1673 u32 curr, updated;
1674
Olivier Deprez157378f2022-04-04 15:47:50 +02001675 curr = readl(reg);
David Brazdil0f672f62019-12-10 10:32:29 +00001676
Olivier Deprez157378f2022-04-04 15:47:50 +02001677 updated = (curr & ~mask) | (value & mask);
1678 if (curr == updated)
1679 return false;
1680
1681 writel(updated, reg);
1682 return true;
1683}
1684
1685static void intel_restore_hostown(struct intel_pinctrl *pctrl, unsigned int c,
1686 void __iomem *base, unsigned int gpp, u32 saved)
1687{
1688 const struct intel_community *community = &pctrl->communities[c];
1689 const struct intel_padgroup *padgrp = &community->gpps[gpp];
1690 struct device *dev = pctrl->dev;
1691 const char *dummy;
1692 u32 requested = 0;
1693 unsigned int i;
1694
1695 if (padgrp->gpio_base == INTEL_GPIO_BASE_NOMAP)
1696 return;
1697
1698 for_each_requested_gpio_in_range(&pctrl->chip, i, padgrp->gpio_base, padgrp->size, dummy)
1699 requested |= BIT(i);
1700
1701 if (!intel_gpio_update_reg(base + gpp * 4, requested, saved))
1702 return;
1703
1704 dev_dbg(dev, "restored hostown %u/%u %#08x\n", c, gpp, readl(base + gpp * 4));
1705}
1706
1707static void intel_restore_intmask(struct intel_pinctrl *pctrl, unsigned int c,
1708 void __iomem *base, unsigned int gpp, u32 saved)
1709{
1710 struct device *dev = pctrl->dev;
1711
1712 if (!intel_gpio_update_reg(base + gpp * 4, ~0U, saved))
1713 return;
1714
1715 dev_dbg(dev, "restored mask %u/%u %#08x\n", c, gpp, readl(base + gpp * 4));
1716}
1717
1718static void intel_restore_padcfg(struct intel_pinctrl *pctrl, unsigned int pin,
1719 unsigned int reg, u32 saved)
1720{
1721 u32 mask = (reg == PADCFG0) ? PADCFG0_GPIORXSTATE : 0;
1722 unsigned int n = reg / sizeof(u32);
1723 struct device *dev = pctrl->dev;
1724 void __iomem *padcfg;
1725
1726 padcfg = intel_get_padcfg(pctrl, pin, reg);
1727 if (!padcfg)
1728 return;
1729
1730 if (!intel_gpio_update_reg(padcfg, ~mask, saved))
1731 return;
1732
1733 dev_dbg(dev, "restored pin %u padcfg%u %#08x\n", pin, n, readl(padcfg));
David Brazdil0f672f62019-12-10 10:32:29 +00001734}
1735
1736int intel_pinctrl_resume_noirq(struct device *dev)
1737{
1738 struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001739 const struct intel_community_context *communities;
1740 const struct intel_pad_context *pads;
1741 int i;
1742
1743 /* Mask all interrupts */
1744 intel_gpio_irq_init(pctrl);
1745
1746 pads = pctrl->context.pads;
1747 for (i = 0; i < pctrl->soc->npins; i++) {
1748 const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001749
1750 if (!intel_pinctrl_should_save(pctrl, desc->number))
1751 continue;
1752
Olivier Deprez157378f2022-04-04 15:47:50 +02001753 intel_restore_padcfg(pctrl, desc->number, PADCFG0, pads[i].padcfg0);
1754 intel_restore_padcfg(pctrl, desc->number, PADCFG1, pads[i].padcfg1);
1755 intel_restore_padcfg(pctrl, desc->number, PADCFG2, pads[i].padcfg2);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001756 }
1757
1758 communities = pctrl->context.communities;
1759 for (i = 0; i < pctrl->ncommunities; i++) {
1760 struct intel_community *community = &pctrl->communities[i];
1761 void __iomem *base;
David Brazdil0f672f62019-12-10 10:32:29 +00001762 unsigned int gpp;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001763
1764 base = community->regs + community->ie_offset;
Olivier Deprez157378f2022-04-04 15:47:50 +02001765 for (gpp = 0; gpp < community->ngpps; gpp++)
1766 intel_restore_intmask(pctrl, i, base, gpp, communities[i].intmask[gpp]);
David Brazdil0f672f62019-12-10 10:32:29 +00001767
1768 base = community->regs + community->hostown_offset;
Olivier Deprez157378f2022-04-04 15:47:50 +02001769 for (gpp = 0; gpp < community->ngpps; gpp++)
1770 intel_restore_hostown(pctrl, i, base, gpp, communities[i].hostown[gpp]);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001771 }
1772
1773 return 0;
1774}
David Brazdil0f672f62019-12-10 10:32:29 +00001775EXPORT_SYMBOL_GPL(intel_pinctrl_resume_noirq);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001776#endif
1777
1778MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>");
1779MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
1780MODULE_DESCRIPTION("Intel pinctrl/GPIO core driver");
1781MODULE_LICENSE("GPL v2");