blob: b9c24b851d1abd1fd18a7e30199b048335addc85 [file] [log] [blame]
David Brazdil0f672f62019-12-10 10:32:29 +00001// SPDX-License-Identifier: GPL-2.0-or-later
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002/*
3 * MX31 CPU type detection
4 *
5 * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006 */
7
8#include <linux/module.h>
Olivier Deprez157378f2022-04-04 15:47:50 +02009#include <linux/of_address.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000010#include <linux/io.h>
11
12#include "common.h"
13#include "hardware.h"
14#include "iim.h"
15
16static int mx31_cpu_rev = -1;
17
18static struct {
19 u8 srev;
20 const char *name;
21 unsigned int rev;
22} mx31_cpu_type[] = {
23 { .srev = 0x00, .name = "i.MX31(L)", .rev = IMX_CHIP_REVISION_1_0 },
24 { .srev = 0x10, .name = "i.MX31", .rev = IMX_CHIP_REVISION_1_1 },
25 { .srev = 0x11, .name = "i.MX31L", .rev = IMX_CHIP_REVISION_1_1 },
26 { .srev = 0x12, .name = "i.MX31", .rev = IMX_CHIP_REVISION_1_1 },
27 { .srev = 0x13, .name = "i.MX31L", .rev = IMX_CHIP_REVISION_1_1 },
28 { .srev = 0x14, .name = "i.MX31", .rev = IMX_CHIP_REVISION_1_2 },
29 { .srev = 0x15, .name = "i.MX31L", .rev = IMX_CHIP_REVISION_1_2 },
30 { .srev = 0x28, .name = "i.MX31", .rev = IMX_CHIP_REVISION_2_0 },
31 { .srev = 0x29, .name = "i.MX31L", .rev = IMX_CHIP_REVISION_2_0 },
32};
33
34static int mx31_read_cpu_rev(void)
35{
Olivier Deprez157378f2022-04-04 15:47:50 +020036 void __iomem *iim_base;
37 struct device_node *np;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000038 u32 i, srev;
39
Olivier Deprez157378f2022-04-04 15:47:50 +020040 np = of_find_compatible_node(NULL, NULL, "fsl,imx31-iim");
41 iim_base = of_iomap(np, 0);
42 BUG_ON(!iim_base);
43
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000044 /* read SREV register from IIM module */
Olivier Deprez157378f2022-04-04 15:47:50 +020045 srev = imx_readl(iim_base + MXC_IIMSREV);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000046 srev &= 0xff;
47
48 for (i = 0; i < ARRAY_SIZE(mx31_cpu_type); i++)
49 if (srev == mx31_cpu_type[i].srev) {
50 imx_print_silicon_rev(mx31_cpu_type[i].name,
51 mx31_cpu_type[i].rev);
52 return mx31_cpu_type[i].rev;
53 }
54
55 imx_print_silicon_rev("i.MX31", IMX_CHIP_REVISION_UNKNOWN);
56 return IMX_CHIP_REVISION_UNKNOWN;
57}
58
59int mx31_revision(void)
60{
61 if (mx31_cpu_rev == -1)
62 mx31_cpu_rev = mx31_read_cpu_rev();
63
64 return mx31_cpu_rev;
65}
66EXPORT_SYMBOL(mx31_revision);