blob: 51571f7246abfbd9bb2f176649193497907540e2 [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) STMicroelectronics SA 2017
4 *
5 * Authors: Philippe Cornu <philippe.cornu@st.com>
6 * Yannick Fertre <yannick.fertre@st.com>
7 * Fabien Dessenne <fabien.dessenne@st.com>
8 * Mickael Reulier <mickael.reulier@st.com>
9 */
10
11#include <linux/clk.h>
12#include <linux/component.h>
David Brazdil0f672f62019-12-10 10:32:29 +000013#include <linux/delay.h>
14#include <linux/interrupt.h>
15#include <linux/module.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000016#include <linux/of_address.h>
17#include <linux/of_graph.h>
David Brazdil0f672f62019-12-10 10:32:29 +000018#include <linux/platform_device.h>
19#include <linux/pm_runtime.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000020#include <linux/reset.h>
21
22#include <drm/drm_atomic.h>
23#include <drm/drm_atomic_helper.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000024#include <drm/drm_bridge.h>
David Brazdil0f672f62019-12-10 10:32:29 +000025#include <drm/drm_device.h>
26#include <drm/drm_fb_cma_helper.h>
27#include <drm/drm_fourcc.h>
28#include <drm/drm_gem_cma_helper.h>
29#include <drm/drm_gem_framebuffer_helper.h>
30#include <drm/drm_of.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000031#include <drm/drm_plane_helper.h>
David Brazdil0f672f62019-12-10 10:32:29 +000032#include <drm/drm_probe_helper.h>
33#include <drm/drm_vblank.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000034
35#include <video/videomode.h>
36
37#include "ltdc.h"
38
39#define NB_CRTC 1
40#define CRTC_MASK GENMASK(NB_CRTC - 1, 0)
41
42#define MAX_IRQ 4
43
44#define MAX_ENDPOINTS 2
45
46#define HWVER_10200 0x010200
47#define HWVER_10300 0x010300
48#define HWVER_20101 0x020101
49
50/*
51 * The address of some registers depends on the HW version: such registers have
52 * an extra offset specified with reg_ofs.
53 */
54#define REG_OFS_NONE 0
55#define REG_OFS_4 4 /* Insertion of "Layer Conf. 2" reg */
56#define REG_OFS (ldev->caps.reg_ofs)
57#define LAY_OFS 0x80 /* Register Offset between 2 layers */
58
59/* Global register offsets */
60#define LTDC_IDR 0x0000 /* IDentification */
61#define LTDC_LCR 0x0004 /* Layer Count */
62#define LTDC_SSCR 0x0008 /* Synchronization Size Configuration */
63#define LTDC_BPCR 0x000C /* Back Porch Configuration */
64#define LTDC_AWCR 0x0010 /* Active Width Configuration */
65#define LTDC_TWCR 0x0014 /* Total Width Configuration */
66#define LTDC_GCR 0x0018 /* Global Control */
67#define LTDC_GC1R 0x001C /* Global Configuration 1 */
68#define LTDC_GC2R 0x0020 /* Global Configuration 2 */
69#define LTDC_SRCR 0x0024 /* Shadow Reload Configuration */
70#define LTDC_GACR 0x0028 /* GAmma Correction */
71#define LTDC_BCCR 0x002C /* Background Color Configuration */
72#define LTDC_IER 0x0034 /* Interrupt Enable */
73#define LTDC_ISR 0x0038 /* Interrupt Status */
74#define LTDC_ICR 0x003C /* Interrupt Clear */
75#define LTDC_LIPCR 0x0040 /* Line Interrupt Position Conf. */
76#define LTDC_CPSR 0x0044 /* Current Position Status */
77#define LTDC_CDSR 0x0048 /* Current Display Status */
78
79/* Layer register offsets */
80#define LTDC_L1LC1R (0x80) /* L1 Layer Configuration 1 */
81#define LTDC_L1LC2R (0x84) /* L1 Layer Configuration 2 */
82#define LTDC_L1CR (0x84 + REG_OFS)/* L1 Control */
83#define LTDC_L1WHPCR (0x88 + REG_OFS)/* L1 Window Hor Position Config */
84#define LTDC_L1WVPCR (0x8C + REG_OFS)/* L1 Window Vert Position Config */
85#define LTDC_L1CKCR (0x90 + REG_OFS)/* L1 Color Keying Configuration */
86#define LTDC_L1PFCR (0x94 + REG_OFS)/* L1 Pixel Format Configuration */
87#define LTDC_L1CACR (0x98 + REG_OFS)/* L1 Constant Alpha Config */
88#define LTDC_L1DCCR (0x9C + REG_OFS)/* L1 Default Color Configuration */
89#define LTDC_L1BFCR (0xA0 + REG_OFS)/* L1 Blend Factors Configuration */
90#define LTDC_L1FBBCR (0xA4 + REG_OFS)/* L1 FrameBuffer Bus Control */
91#define LTDC_L1AFBCR (0xA8 + REG_OFS)/* L1 AuxFB Control */
92#define LTDC_L1CFBAR (0xAC + REG_OFS)/* L1 Color FrameBuffer Address */
93#define LTDC_L1CFBLR (0xB0 + REG_OFS)/* L1 Color FrameBuffer Length */
94#define LTDC_L1CFBLNR (0xB4 + REG_OFS)/* L1 Color FrameBuffer Line Nb */
95#define LTDC_L1AFBAR (0xB8 + REG_OFS)/* L1 AuxFB Address */
96#define LTDC_L1AFBLR (0xBC + REG_OFS)/* L1 AuxFB Length */
97#define LTDC_L1AFBLNR (0xC0 + REG_OFS)/* L1 AuxFB Line Number */
98#define LTDC_L1CLUTWR (0xC4 + REG_OFS)/* L1 CLUT Write */
99#define LTDC_L1YS1R (0xE0 + REG_OFS)/* L1 YCbCr Scale 1 */
100#define LTDC_L1YS2R (0xE4 + REG_OFS)/* L1 YCbCr Scale 2 */
101
102/* Bit definitions */
103#define SSCR_VSH GENMASK(10, 0) /* Vertical Synchronization Height */
104#define SSCR_HSW GENMASK(27, 16) /* Horizontal Synchronization Width */
105
106#define BPCR_AVBP GENMASK(10, 0) /* Accumulated Vertical Back Porch */
107#define BPCR_AHBP GENMASK(27, 16) /* Accumulated Horizontal Back Porch */
108
109#define AWCR_AAH GENMASK(10, 0) /* Accumulated Active Height */
110#define AWCR_AAW GENMASK(27, 16) /* Accumulated Active Width */
111
112#define TWCR_TOTALH GENMASK(10, 0) /* TOTAL Height */
113#define TWCR_TOTALW GENMASK(27, 16) /* TOTAL Width */
114
115#define GCR_LTDCEN BIT(0) /* LTDC ENable */
116#define GCR_DEN BIT(16) /* Dither ENable */
117#define GCR_PCPOL BIT(28) /* Pixel Clock POLarity-Inverted */
118#define GCR_DEPOL BIT(29) /* Data Enable POLarity-High */
119#define GCR_VSPOL BIT(30) /* Vertical Synchro POLarity-High */
120#define GCR_HSPOL BIT(31) /* Horizontal Synchro POLarity-High */
121
122#define GC1R_WBCH GENMASK(3, 0) /* Width of Blue CHannel output */
123#define GC1R_WGCH GENMASK(7, 4) /* Width of Green Channel output */
124#define GC1R_WRCH GENMASK(11, 8) /* Width of Red Channel output */
125#define GC1R_PBEN BIT(12) /* Precise Blending ENable */
126#define GC1R_DT GENMASK(15, 14) /* Dithering Technique */
127#define GC1R_GCT GENMASK(19, 17) /* Gamma Correction Technique */
128#define GC1R_SHREN BIT(21) /* SHadow Registers ENabled */
129#define GC1R_BCP BIT(22) /* Background Colour Programmable */
130#define GC1R_BBEN BIT(23) /* Background Blending ENabled */
131#define GC1R_LNIP BIT(24) /* Line Number IRQ Position */
132#define GC1R_TP BIT(25) /* Timing Programmable */
133#define GC1R_IPP BIT(26) /* IRQ Polarity Programmable */
134#define GC1R_SPP BIT(27) /* Sync Polarity Programmable */
135#define GC1R_DWP BIT(28) /* Dither Width Programmable */
136#define GC1R_STREN BIT(29) /* STatus Registers ENabled */
137#define GC1R_BMEN BIT(31) /* Blind Mode ENabled */
138
139#define GC2R_EDCA BIT(0) /* External Display Control Ability */
140#define GC2R_STSAEN BIT(1) /* Slave Timing Sync Ability ENabled */
141#define GC2R_DVAEN BIT(2) /* Dual-View Ability ENabled */
142#define GC2R_DPAEN BIT(3) /* Dual-Port Ability ENabled */
143#define GC2R_BW GENMASK(6, 4) /* Bus Width (log2 of nb of bytes) */
144#define GC2R_EDCEN BIT(7) /* External Display Control ENabled */
145
146#define SRCR_IMR BIT(0) /* IMmediate Reload */
147#define SRCR_VBR BIT(1) /* Vertical Blanking Reload */
148
149#define BCCR_BCBLACK 0x00 /* Background Color BLACK */
150#define BCCR_BCBLUE GENMASK(7, 0) /* Background Color BLUE */
151#define BCCR_BCGREEN GENMASK(15, 8) /* Background Color GREEN */
152#define BCCR_BCRED GENMASK(23, 16) /* Background Color RED */
153#define BCCR_BCWHITE GENMASK(23, 0) /* Background Color WHITE */
154
155#define IER_LIE BIT(0) /* Line Interrupt Enable */
156#define IER_FUIE BIT(1) /* Fifo Underrun Interrupt Enable */
157#define IER_TERRIE BIT(2) /* Transfer ERRor Interrupt Enable */
158#define IER_RRIE BIT(3) /* Register Reload Interrupt enable */
159
David Brazdil0f672f62019-12-10 10:32:29 +0000160#define CPSR_CYPOS GENMASK(15, 0) /* Current Y position */
161
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000162#define ISR_LIF BIT(0) /* Line Interrupt Flag */
163#define ISR_FUIF BIT(1) /* Fifo Underrun Interrupt Flag */
164#define ISR_TERRIF BIT(2) /* Transfer ERRor Interrupt Flag */
165#define ISR_RRIF BIT(3) /* Register Reload Interrupt Flag */
166
167#define LXCR_LEN BIT(0) /* Layer ENable */
168#define LXCR_COLKEN BIT(1) /* Color Keying Enable */
169#define LXCR_CLUTEN BIT(4) /* Color Look-Up Table ENable */
170
171#define LXWHPCR_WHSTPOS GENMASK(11, 0) /* Window Horizontal StarT POSition */
172#define LXWHPCR_WHSPPOS GENMASK(27, 16) /* Window Horizontal StoP POSition */
173
174#define LXWVPCR_WVSTPOS GENMASK(10, 0) /* Window Vertical StarT POSition */
175#define LXWVPCR_WVSPPOS GENMASK(26, 16) /* Window Vertical StoP POSition */
176
177#define LXPFCR_PF GENMASK(2, 0) /* Pixel Format */
178
179#define LXCACR_CONSTA GENMASK(7, 0) /* CONSTant Alpha */
180
181#define LXBFCR_BF2 GENMASK(2, 0) /* Blending Factor 2 */
182#define LXBFCR_BF1 GENMASK(10, 8) /* Blending Factor 1 */
183
184#define LXCFBLR_CFBLL GENMASK(12, 0) /* Color Frame Buffer Line Length */
185#define LXCFBLR_CFBP GENMASK(28, 16) /* Color Frame Buffer Pitch in bytes */
186
187#define LXCFBLNR_CFBLN GENMASK(10, 0) /* Color Frame Buffer Line Number */
188
189#define CLUT_SIZE 256
190
191#define CONSTA_MAX 0xFF /* CONSTant Alpha MAX= 1.0 */
192#define BF1_PAXCA 0x600 /* Pixel Alpha x Constant Alpha */
193#define BF1_CA 0x400 /* Constant Alpha */
194#define BF2_1PAXCA 0x007 /* 1 - (Pixel Alpha x Constant Alpha) */
195#define BF2_1CA 0x005 /* 1 - Constant Alpha */
196
197#define NB_PF 8 /* Max nb of HW pixel format */
198
199enum ltdc_pix_fmt {
200 PF_NONE,
201 /* RGB formats */
202 PF_ARGB8888, /* ARGB [32 bits] */
203 PF_RGBA8888, /* RGBA [32 bits] */
204 PF_RGB888, /* RGB [24 bits] */
205 PF_RGB565, /* RGB [16 bits] */
206 PF_ARGB1555, /* ARGB A:1 bit RGB:15 bits [16 bits] */
207 PF_ARGB4444, /* ARGB A:4 bits R/G/B: 4 bits each [16 bits] */
208 /* Indexed formats */
209 PF_L8, /* Indexed 8 bits [8 bits] */
210 PF_AL44, /* Alpha:4 bits + indexed 4 bits [8 bits] */
211 PF_AL88 /* Alpha:8 bits + indexed 8 bits [16 bits] */
212};
213
214/* The index gives the encoding of the pixel format for an HW version */
215static const enum ltdc_pix_fmt ltdc_pix_fmt_a0[NB_PF] = {
216 PF_ARGB8888, /* 0x00 */
217 PF_RGB888, /* 0x01 */
218 PF_RGB565, /* 0x02 */
219 PF_ARGB1555, /* 0x03 */
220 PF_ARGB4444, /* 0x04 */
221 PF_L8, /* 0x05 */
222 PF_AL44, /* 0x06 */
223 PF_AL88 /* 0x07 */
224};
225
226static const enum ltdc_pix_fmt ltdc_pix_fmt_a1[NB_PF] = {
227 PF_ARGB8888, /* 0x00 */
228 PF_RGB888, /* 0x01 */
229 PF_RGB565, /* 0x02 */
230 PF_RGBA8888, /* 0x03 */
231 PF_AL44, /* 0x04 */
232 PF_L8, /* 0x05 */
233 PF_ARGB1555, /* 0x06 */
234 PF_ARGB4444 /* 0x07 */
235};
236
David Brazdil0f672f62019-12-10 10:32:29 +0000237static const u64 ltdc_format_modifiers[] = {
238 DRM_FORMAT_MOD_LINEAR,
239 DRM_FORMAT_MOD_INVALID
240};
241
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000242static inline u32 reg_read(void __iomem *base, u32 reg)
243{
244 return readl_relaxed(base + reg);
245}
246
247static inline void reg_write(void __iomem *base, u32 reg, u32 val)
248{
249 writel_relaxed(val, base + reg);
250}
251
252static inline void reg_set(void __iomem *base, u32 reg, u32 mask)
253{
254 reg_write(base, reg, reg_read(base, reg) | mask);
255}
256
257static inline void reg_clear(void __iomem *base, u32 reg, u32 mask)
258{
259 reg_write(base, reg, reg_read(base, reg) & ~mask);
260}
261
262static inline void reg_update_bits(void __iomem *base, u32 reg, u32 mask,
263 u32 val)
264{
265 reg_write(base, reg, (reg_read(base, reg) & ~mask) | val);
266}
267
268static inline struct ltdc_device *crtc_to_ltdc(struct drm_crtc *crtc)
269{
270 return (struct ltdc_device *)crtc->dev->dev_private;
271}
272
273static inline struct ltdc_device *plane_to_ltdc(struct drm_plane *plane)
274{
275 return (struct ltdc_device *)plane->dev->dev_private;
276}
277
278static inline struct ltdc_device *encoder_to_ltdc(struct drm_encoder *enc)
279{
280 return (struct ltdc_device *)enc->dev->dev_private;
281}
282
283static inline enum ltdc_pix_fmt to_ltdc_pixelformat(u32 drm_fmt)
284{
285 enum ltdc_pix_fmt pf;
286
287 switch (drm_fmt) {
288 case DRM_FORMAT_ARGB8888:
289 case DRM_FORMAT_XRGB8888:
290 pf = PF_ARGB8888;
291 break;
292 case DRM_FORMAT_RGBA8888:
293 case DRM_FORMAT_RGBX8888:
294 pf = PF_RGBA8888;
295 break;
296 case DRM_FORMAT_RGB888:
297 pf = PF_RGB888;
298 break;
299 case DRM_FORMAT_RGB565:
300 pf = PF_RGB565;
301 break;
302 case DRM_FORMAT_ARGB1555:
303 case DRM_FORMAT_XRGB1555:
304 pf = PF_ARGB1555;
305 break;
306 case DRM_FORMAT_ARGB4444:
307 case DRM_FORMAT_XRGB4444:
308 pf = PF_ARGB4444;
309 break;
310 case DRM_FORMAT_C8:
311 pf = PF_L8;
312 break;
313 default:
314 pf = PF_NONE;
315 break;
316 /* Note: There are no DRM_FORMAT for AL44 and AL88 */
317 }
318
319 return pf;
320}
321
322static inline u32 to_drm_pixelformat(enum ltdc_pix_fmt pf)
323{
324 switch (pf) {
325 case PF_ARGB8888:
326 return DRM_FORMAT_ARGB8888;
327 case PF_RGBA8888:
328 return DRM_FORMAT_RGBA8888;
329 case PF_RGB888:
330 return DRM_FORMAT_RGB888;
331 case PF_RGB565:
332 return DRM_FORMAT_RGB565;
333 case PF_ARGB1555:
334 return DRM_FORMAT_ARGB1555;
335 case PF_ARGB4444:
336 return DRM_FORMAT_ARGB4444;
337 case PF_L8:
338 return DRM_FORMAT_C8;
339 case PF_AL44: /* No DRM support */
340 case PF_AL88: /* No DRM support */
341 case PF_NONE:
342 default:
343 return 0;
344 }
345}
346
347static inline u32 get_pixelformat_without_alpha(u32 drm)
348{
349 switch (drm) {
350 case DRM_FORMAT_ARGB4444:
351 return DRM_FORMAT_XRGB4444;
352 case DRM_FORMAT_RGBA4444:
353 return DRM_FORMAT_RGBX4444;
354 case DRM_FORMAT_ARGB1555:
355 return DRM_FORMAT_XRGB1555;
356 case DRM_FORMAT_RGBA5551:
357 return DRM_FORMAT_RGBX5551;
358 case DRM_FORMAT_ARGB8888:
359 return DRM_FORMAT_XRGB8888;
360 case DRM_FORMAT_RGBA8888:
361 return DRM_FORMAT_RGBX8888;
362 default:
363 return 0;
364 }
365}
366
367static irqreturn_t ltdc_irq_thread(int irq, void *arg)
368{
369 struct drm_device *ddev = arg;
370 struct ltdc_device *ldev = ddev->dev_private;
371 struct drm_crtc *crtc = drm_crtc_from_index(ddev, 0);
372
373 /* Line IRQ : trigger the vblank event */
374 if (ldev->irq_status & ISR_LIF)
375 drm_crtc_handle_vblank(crtc);
376
377 /* Save FIFO Underrun & Transfer Error status */
378 mutex_lock(&ldev->err_lock);
379 if (ldev->irq_status & ISR_FUIF)
380 ldev->error_status |= ISR_FUIF;
381 if (ldev->irq_status & ISR_TERRIF)
382 ldev->error_status |= ISR_TERRIF;
383 mutex_unlock(&ldev->err_lock);
384
385 return IRQ_HANDLED;
386}
387
388static irqreturn_t ltdc_irq(int irq, void *arg)
389{
390 struct drm_device *ddev = arg;
391 struct ltdc_device *ldev = ddev->dev_private;
392
393 /* Read & Clear the interrupt status */
394 ldev->irq_status = reg_read(ldev->regs, LTDC_ISR);
395 reg_write(ldev->regs, LTDC_ICR, ldev->irq_status);
396
397 return IRQ_WAKE_THREAD;
398}
399
400/*
401 * DRM_CRTC
402 */
403
404static void ltdc_crtc_update_clut(struct drm_crtc *crtc)
405{
406 struct ltdc_device *ldev = crtc_to_ltdc(crtc);
407 struct drm_color_lut *lut;
408 u32 val;
409 int i;
410
411 if (!crtc->state->color_mgmt_changed || !crtc->state->gamma_lut)
412 return;
413
414 lut = (struct drm_color_lut *)crtc->state->gamma_lut->data;
415
416 for (i = 0; i < CLUT_SIZE; i++, lut++) {
417 val = ((lut->red << 8) & 0xff0000) | (lut->green & 0xff00) |
418 (lut->blue >> 8) | (i << 24);
419 reg_write(ldev->regs, LTDC_L1CLUTWR, val);
420 }
421}
422
423static void ltdc_crtc_atomic_enable(struct drm_crtc *crtc,
424 struct drm_crtc_state *old_state)
425{
426 struct ltdc_device *ldev = crtc_to_ltdc(crtc);
Olivier Deprez0e641232021-09-23 10:07:05 +0200427 struct drm_device *ddev = crtc->dev;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000428
429 DRM_DEBUG_DRIVER("\n");
430
Olivier Deprez0e641232021-09-23 10:07:05 +0200431 pm_runtime_get_sync(ddev->dev);
432
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000433 /* Sets the background color value */
434 reg_write(ldev->regs, LTDC_BCCR, BCCR_BCBLACK);
435
436 /* Enable IRQ */
437 reg_set(ldev->regs, LTDC_IER, IER_RRIE | IER_FUIE | IER_TERRIE);
438
David Brazdil0f672f62019-12-10 10:32:29 +0000439 /* Commit shadow registers = update planes at next vblank */
440 reg_set(ldev->regs, LTDC_SRCR, SRCR_VBR);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000441
442 /* Enable LTDC */
443 reg_set(ldev->regs, LTDC_GCR, GCR_LTDCEN);
444
445 drm_crtc_vblank_on(crtc);
446}
447
448static void ltdc_crtc_atomic_disable(struct drm_crtc *crtc,
449 struct drm_crtc_state *old_state)
450{
451 struct ltdc_device *ldev = crtc_to_ltdc(crtc);
David Brazdil0f672f62019-12-10 10:32:29 +0000452 struct drm_device *ddev = crtc->dev;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000453
454 DRM_DEBUG_DRIVER("\n");
455
456 drm_crtc_vblank_off(crtc);
457
458 /* disable LTDC */
459 reg_clear(ldev->regs, LTDC_GCR, GCR_LTDCEN);
460
461 /* disable IRQ */
462 reg_clear(ldev->regs, LTDC_IER, IER_RRIE | IER_FUIE | IER_TERRIE);
463
464 /* immediately commit disable of layers before switching off LTDC */
465 reg_set(ldev->regs, LTDC_SRCR, SRCR_IMR);
David Brazdil0f672f62019-12-10 10:32:29 +0000466
467 pm_runtime_put_sync(ddev->dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000468}
469
470#define CLK_TOLERANCE_HZ 50
471
472static enum drm_mode_status
473ltdc_crtc_mode_valid(struct drm_crtc *crtc,
474 const struct drm_display_mode *mode)
475{
476 struct ltdc_device *ldev = crtc_to_ltdc(crtc);
477 int target = mode->clock * 1000;
478 int target_min = target - CLK_TOLERANCE_HZ;
479 int target_max = target + CLK_TOLERANCE_HZ;
480 int result;
481
482 result = clk_round_rate(ldev->pixel_clk, target);
483
484 DRM_DEBUG_DRIVER("clk rate target %d, available %d\n", target, result);
485
486 /* Filter modes according to the max frequency supported by the pads */
487 if (result > ldev->caps.pad_max_freq_hz)
488 return MODE_CLOCK_HIGH;
489
490 /*
491 * Accept all "preferred" modes:
492 * - this is important for panels because panel clock tolerances are
493 * bigger than hdmi ones and there is no reason to not accept them
494 * (the fps may vary a little but it is not a problem).
495 * - the hdmi preferred mode will be accepted too, but userland will
496 * be able to use others hdmi "valid" modes if necessary.
497 */
498 if (mode->type & DRM_MODE_TYPE_PREFERRED)
499 return MODE_OK;
500
501 /*
502 * Filter modes according to the clock value, particularly useful for
503 * hdmi modes that require precise pixel clocks.
504 */
505 if (result < target_min || result > target_max)
506 return MODE_CLOCK_RANGE;
507
508 return MODE_OK;
509}
510
511static bool ltdc_crtc_mode_fixup(struct drm_crtc *crtc,
512 const struct drm_display_mode *mode,
513 struct drm_display_mode *adjusted_mode)
514{
515 struct ltdc_device *ldev = crtc_to_ltdc(crtc);
David Brazdil0f672f62019-12-10 10:32:29 +0000516 struct drm_device *ddev = crtc->dev;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000517 int rate = mode->clock * 1000;
David Brazdil0f672f62019-12-10 10:32:29 +0000518 bool runtime_active;
519 int ret;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000520
David Brazdil0f672f62019-12-10 10:32:29 +0000521 runtime_active = pm_runtime_active(ddev->dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000522
David Brazdil0f672f62019-12-10 10:32:29 +0000523 if (runtime_active)
524 pm_runtime_put_sync(ddev->dev);
525
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000526 if (clk_set_rate(ldev->pixel_clk, rate) < 0) {
527 DRM_ERROR("Cannot set rate (%dHz) for pixel clk\n", rate);
528 return false;
529 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000530
531 adjusted_mode->clock = clk_get_rate(ldev->pixel_clk) / 1000;
532
David Brazdil0f672f62019-12-10 10:32:29 +0000533 if (runtime_active) {
534 ret = pm_runtime_get_sync(ddev->dev);
535 if (ret) {
536 DRM_ERROR("Failed to fixup mode, cannot get sync\n");
537 return false;
538 }
539 }
540
541 DRM_DEBUG_DRIVER("requested clock %dkHz, adjusted clock %dkHz\n",
542 mode->clock, adjusted_mode->clock);
543
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000544 return true;
545}
546
547static void ltdc_crtc_mode_set_nofb(struct drm_crtc *crtc)
548{
549 struct ltdc_device *ldev = crtc_to_ltdc(crtc);
David Brazdil0f672f62019-12-10 10:32:29 +0000550 struct drm_device *ddev = crtc->dev;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000551 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
552 struct videomode vm;
553 u32 hsync, vsync, accum_hbp, accum_vbp, accum_act_w, accum_act_h;
554 u32 total_width, total_height;
555 u32 val;
David Brazdil0f672f62019-12-10 10:32:29 +0000556 int ret;
557
558 if (!pm_runtime_active(ddev->dev)) {
559 ret = pm_runtime_get_sync(ddev->dev);
560 if (ret) {
561 DRM_ERROR("Failed to set mode, cannot get sync\n");
562 return;
563 }
564 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000565
566 drm_display_mode_to_videomode(mode, &vm);
567
568 DRM_DEBUG_DRIVER("CRTC:%d mode:%s\n", crtc->base.id, mode->name);
569 DRM_DEBUG_DRIVER("Video mode: %dx%d", vm.hactive, vm.vactive);
570 DRM_DEBUG_DRIVER(" hfp %d hbp %d hsl %d vfp %d vbp %d vsl %d\n",
571 vm.hfront_porch, vm.hback_porch, vm.hsync_len,
572 vm.vfront_porch, vm.vback_porch, vm.vsync_len);
573
574 /* Convert video timings to ltdc timings */
575 hsync = vm.hsync_len - 1;
576 vsync = vm.vsync_len - 1;
577 accum_hbp = hsync + vm.hback_porch;
578 accum_vbp = vsync + vm.vback_porch;
579 accum_act_w = accum_hbp + vm.hactive;
580 accum_act_h = accum_vbp + vm.vactive;
581 total_width = accum_act_w + vm.hfront_porch;
582 total_height = accum_act_h + vm.vfront_porch;
583
584 /* Configures the HS, VS, DE and PC polarities. Default Active Low */
585 val = 0;
586
587 if (vm.flags & DISPLAY_FLAGS_HSYNC_HIGH)
588 val |= GCR_HSPOL;
589
590 if (vm.flags & DISPLAY_FLAGS_VSYNC_HIGH)
591 val |= GCR_VSPOL;
592
David Brazdil0f672f62019-12-10 10:32:29 +0000593 if (vm.flags & DISPLAY_FLAGS_DE_LOW)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000594 val |= GCR_DEPOL;
595
596 if (vm.flags & DISPLAY_FLAGS_PIXDATA_NEGEDGE)
597 val |= GCR_PCPOL;
598
599 reg_update_bits(ldev->regs, LTDC_GCR,
600 GCR_HSPOL | GCR_VSPOL | GCR_DEPOL | GCR_PCPOL, val);
601
602 /* Set Synchronization size */
603 val = (hsync << 16) | vsync;
604 reg_update_bits(ldev->regs, LTDC_SSCR, SSCR_VSH | SSCR_HSW, val);
605
606 /* Set Accumulated Back porch */
607 val = (accum_hbp << 16) | accum_vbp;
608 reg_update_bits(ldev->regs, LTDC_BPCR, BPCR_AVBP | BPCR_AHBP, val);
609
610 /* Set Accumulated Active Width */
611 val = (accum_act_w << 16) | accum_act_h;
612 reg_update_bits(ldev->regs, LTDC_AWCR, AWCR_AAW | AWCR_AAH, val);
613
614 /* Set total width & height */
615 val = (total_width << 16) | total_height;
616 reg_update_bits(ldev->regs, LTDC_TWCR, TWCR_TOTALH | TWCR_TOTALW, val);
617
618 reg_write(ldev->regs, LTDC_LIPCR, (accum_act_h + 1));
619}
620
621static void ltdc_crtc_atomic_flush(struct drm_crtc *crtc,
622 struct drm_crtc_state *old_crtc_state)
623{
624 struct ltdc_device *ldev = crtc_to_ltdc(crtc);
David Brazdil0f672f62019-12-10 10:32:29 +0000625 struct drm_device *ddev = crtc->dev;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000626 struct drm_pending_vblank_event *event = crtc->state->event;
627
628 DRM_DEBUG_ATOMIC("\n");
629
630 ltdc_crtc_update_clut(crtc);
631
632 /* Commit shadow registers = update planes at next vblank */
633 reg_set(ldev->regs, LTDC_SRCR, SRCR_VBR);
634
635 if (event) {
636 crtc->state->event = NULL;
637
David Brazdil0f672f62019-12-10 10:32:29 +0000638 spin_lock_irq(&ddev->event_lock);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000639 if (drm_crtc_vblank_get(crtc) == 0)
640 drm_crtc_arm_vblank_event(crtc, event);
641 else
642 drm_crtc_send_vblank_event(crtc, event);
David Brazdil0f672f62019-12-10 10:32:29 +0000643 spin_unlock_irq(&ddev->event_lock);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000644 }
645}
646
647static const struct drm_crtc_helper_funcs ltdc_crtc_helper_funcs = {
648 .mode_valid = ltdc_crtc_mode_valid,
649 .mode_fixup = ltdc_crtc_mode_fixup,
650 .mode_set_nofb = ltdc_crtc_mode_set_nofb,
651 .atomic_flush = ltdc_crtc_atomic_flush,
652 .atomic_enable = ltdc_crtc_atomic_enable,
653 .atomic_disable = ltdc_crtc_atomic_disable,
654};
655
656static int ltdc_crtc_enable_vblank(struct drm_crtc *crtc)
657{
658 struct ltdc_device *ldev = crtc_to_ltdc(crtc);
659
660 DRM_DEBUG_DRIVER("\n");
661 reg_set(ldev->regs, LTDC_IER, IER_LIE);
662
663 return 0;
664}
665
666static void ltdc_crtc_disable_vblank(struct drm_crtc *crtc)
667{
668 struct ltdc_device *ldev = crtc_to_ltdc(crtc);
669
670 DRM_DEBUG_DRIVER("\n");
671 reg_clear(ldev->regs, LTDC_IER, IER_LIE);
672}
673
David Brazdil0f672f62019-12-10 10:32:29 +0000674bool ltdc_crtc_scanoutpos(struct drm_device *ddev, unsigned int pipe,
675 bool in_vblank_irq, int *vpos, int *hpos,
676 ktime_t *stime, ktime_t *etime,
677 const struct drm_display_mode *mode)
678{
679 struct ltdc_device *ldev = ddev->dev_private;
680 int line, vactive_start, vactive_end, vtotal;
681
682 if (stime)
683 *stime = ktime_get();
684
685 /* The active area starts after vsync + front porch and ends
686 * at vsync + front porc + display size.
687 * The total height also include back porch.
688 * We have 3 possible cases to handle:
689 * - line < vactive_start: vpos = line - vactive_start and will be
690 * negative
691 * - vactive_start < line < vactive_end: vpos = line - vactive_start
692 * and will be positive
693 * - line > vactive_end: vpos = line - vtotal - vactive_start
694 * and will negative
695 *
696 * Computation for the two first cases are identical so we can
697 * simplify the code and only test if line > vactive_end
698 */
699 if (pm_runtime_active(ddev->dev)) {
700 line = reg_read(ldev->regs, LTDC_CPSR) & CPSR_CYPOS;
701 vactive_start = reg_read(ldev->regs, LTDC_BPCR) & BPCR_AVBP;
702 vactive_end = reg_read(ldev->regs, LTDC_AWCR) & AWCR_AAH;
703 vtotal = reg_read(ldev->regs, LTDC_TWCR) & TWCR_TOTALH;
704
705 if (line > vactive_end)
706 *vpos = line - vtotal - vactive_start;
707 else
708 *vpos = line - vactive_start;
709 } else {
710 *vpos = 0;
711 }
712
713 *hpos = 0;
714
715 if (etime)
716 *etime = ktime_get();
717
718 return true;
719}
720
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000721static const struct drm_crtc_funcs ltdc_crtc_funcs = {
722 .destroy = drm_crtc_cleanup,
723 .set_config = drm_atomic_helper_set_config,
724 .page_flip = drm_atomic_helper_page_flip,
725 .reset = drm_atomic_helper_crtc_reset,
726 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
727 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
728 .enable_vblank = ltdc_crtc_enable_vblank,
729 .disable_vblank = ltdc_crtc_disable_vblank,
730 .gamma_set = drm_atomic_helper_legacy_gamma_set,
731};
732
733/*
734 * DRM_PLANE
735 */
736
737static int ltdc_plane_atomic_check(struct drm_plane *plane,
738 struct drm_plane_state *state)
739{
740 struct drm_framebuffer *fb = state->fb;
David Brazdil0f672f62019-12-10 10:32:29 +0000741 u32 src_w, src_h;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000742
743 DRM_DEBUG_DRIVER("\n");
744
745 if (!fb)
746 return 0;
747
748 /* convert src_ from 16:16 format */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000749 src_w = state->src_w >> 16;
750 src_h = state->src_h >> 16;
751
752 /* Reject scaling */
753 if (src_w != state->crtc_w || src_h != state->crtc_h) {
754 DRM_ERROR("Scaling is not supported");
755 return -EINVAL;
756 }
757
758 return 0;
759}
760
761static void ltdc_plane_atomic_update(struct drm_plane *plane,
762 struct drm_plane_state *oldstate)
763{
764 struct ltdc_device *ldev = plane_to_ltdc(plane);
765 struct drm_plane_state *state = plane->state;
766 struct drm_framebuffer *fb = state->fb;
767 u32 lofs = plane->index * LAY_OFS;
768 u32 x0 = state->crtc_x;
769 u32 x1 = state->crtc_x + state->crtc_w - 1;
770 u32 y0 = state->crtc_y;
771 u32 y1 = state->crtc_y + state->crtc_h - 1;
772 u32 src_x, src_y, src_w, src_h;
773 u32 val, pitch_in_bytes, line_length, paddr, ahbp, avbp, bpcr;
774 enum ltdc_pix_fmt pf;
775
776 if (!state->crtc || !fb) {
777 DRM_DEBUG_DRIVER("fb or crtc NULL");
778 return;
779 }
780
781 /* convert src_ from 16:16 format */
782 src_x = state->src_x >> 16;
783 src_y = state->src_y >> 16;
784 src_w = state->src_w >> 16;
785 src_h = state->src_h >> 16;
786
787 DRM_DEBUG_DRIVER("plane:%d fb:%d (%dx%d)@(%d,%d) -> (%dx%d)@(%d,%d)\n",
788 plane->base.id, fb->base.id,
789 src_w, src_h, src_x, src_y,
790 state->crtc_w, state->crtc_h,
791 state->crtc_x, state->crtc_y);
792
793 bpcr = reg_read(ldev->regs, LTDC_BPCR);
794 ahbp = (bpcr & BPCR_AHBP) >> 16;
795 avbp = bpcr & BPCR_AVBP;
796
797 /* Configures the horizontal start and stop position */
798 val = ((x1 + 1 + ahbp) << 16) + (x0 + 1 + ahbp);
799 reg_update_bits(ldev->regs, LTDC_L1WHPCR + lofs,
800 LXWHPCR_WHSTPOS | LXWHPCR_WHSPPOS, val);
801
802 /* Configures the vertical start and stop position */
803 val = ((y1 + 1 + avbp) << 16) + (y0 + 1 + avbp);
804 reg_update_bits(ldev->regs, LTDC_L1WVPCR + lofs,
805 LXWVPCR_WVSTPOS | LXWVPCR_WVSPPOS, val);
806
807 /* Specifies the pixel format */
808 pf = to_ltdc_pixelformat(fb->format->format);
809 for (val = 0; val < NB_PF; val++)
810 if (ldev->caps.pix_fmt_hw[val] == pf)
811 break;
812
813 if (val == NB_PF) {
814 DRM_ERROR("Pixel format %.4s not supported\n",
815 (char *)&fb->format->format);
816 val = 0; /* set by default ARGB 32 bits */
817 }
818 reg_update_bits(ldev->regs, LTDC_L1PFCR + lofs, LXPFCR_PF, val);
819
820 /* Configures the color frame buffer pitch in bytes & line length */
821 pitch_in_bytes = fb->pitches[0];
David Brazdil0f672f62019-12-10 10:32:29 +0000822 line_length = fb->format->cpp[0] *
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000823 (x1 - x0 + 1) + (ldev->caps.bus_width >> 3) - 1;
824 val = ((pitch_in_bytes << 16) | line_length);
825 reg_update_bits(ldev->regs, LTDC_L1CFBLR + lofs,
826 LXCFBLR_CFBLL | LXCFBLR_CFBP, val);
827
828 /* Specifies the constant alpha value */
829 val = CONSTA_MAX;
830 reg_update_bits(ldev->regs, LTDC_L1CACR + lofs, LXCACR_CONSTA, val);
831
832 /* Specifies the blending factors */
833 val = BF1_PAXCA | BF2_1PAXCA;
834 if (!fb->format->has_alpha)
835 val = BF1_CA | BF2_1CA;
836
837 /* Manage hw-specific capabilities */
838 if (ldev->caps.non_alpha_only_l1 &&
839 plane->type != DRM_PLANE_TYPE_PRIMARY)
840 val = BF1_PAXCA | BF2_1PAXCA;
841
842 reg_update_bits(ldev->regs, LTDC_L1BFCR + lofs,
843 LXBFCR_BF2 | LXBFCR_BF1, val);
844
845 /* Configures the frame buffer line number */
846 val = y1 - y0 + 1;
847 reg_update_bits(ldev->regs, LTDC_L1CFBLNR + lofs, LXCFBLNR_CFBLN, val);
848
849 /* Sets the FB address */
850 paddr = (u32)drm_fb_cma_get_gem_addr(fb, state, 0);
851
852 DRM_DEBUG_DRIVER("fb: phys 0x%08x", paddr);
853 reg_write(ldev->regs, LTDC_L1CFBAR + lofs, paddr);
854
855 /* Enable layer and CLUT if needed */
856 val = fb->format->format == DRM_FORMAT_C8 ? LXCR_CLUTEN : 0;
857 val |= LXCR_LEN;
858 reg_update_bits(ldev->regs, LTDC_L1CR + lofs,
859 LXCR_LEN | LXCR_CLUTEN, val);
860
861 ldev->plane_fpsi[plane->index].counter++;
862
863 mutex_lock(&ldev->err_lock);
864 if (ldev->error_status & ISR_FUIF) {
David Brazdil0f672f62019-12-10 10:32:29 +0000865 DRM_WARN("ltdc fifo underrun: please verify display mode\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000866 ldev->error_status &= ~ISR_FUIF;
867 }
868 if (ldev->error_status & ISR_TERRIF) {
David Brazdil0f672f62019-12-10 10:32:29 +0000869 DRM_WARN("ltdc transfer error\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000870 ldev->error_status &= ~ISR_TERRIF;
871 }
872 mutex_unlock(&ldev->err_lock);
873}
874
875static void ltdc_plane_atomic_disable(struct drm_plane *plane,
876 struct drm_plane_state *oldstate)
877{
878 struct ltdc_device *ldev = plane_to_ltdc(plane);
879 u32 lofs = plane->index * LAY_OFS;
880
881 /* disable layer */
882 reg_clear(ldev->regs, LTDC_L1CR + lofs, LXCR_LEN);
883
884 DRM_DEBUG_DRIVER("CRTC:%d plane:%d\n",
885 oldstate->crtc->base.id, plane->base.id);
886}
887
888static void ltdc_plane_atomic_print_state(struct drm_printer *p,
889 const struct drm_plane_state *state)
890{
891 struct drm_plane *plane = state->plane;
892 struct ltdc_device *ldev = plane_to_ltdc(plane);
893 struct fps_info *fpsi = &ldev->plane_fpsi[plane->index];
894 int ms_since_last;
895 ktime_t now;
896
897 now = ktime_get();
898 ms_since_last = ktime_to_ms(ktime_sub(now, fpsi->last_timestamp));
899
900 drm_printf(p, "\tuser_updates=%dfps\n",
901 DIV_ROUND_CLOSEST(fpsi->counter * 1000, ms_since_last));
902
903 fpsi->last_timestamp = now;
904 fpsi->counter = 0;
905}
906
David Brazdil0f672f62019-12-10 10:32:29 +0000907static bool ltdc_plane_format_mod_supported(struct drm_plane *plane,
908 u32 format,
909 u64 modifier)
910{
911 if (modifier == DRM_FORMAT_MOD_LINEAR)
912 return true;
913
914 return false;
915}
916
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000917static const struct drm_plane_funcs ltdc_plane_funcs = {
918 .update_plane = drm_atomic_helper_update_plane,
919 .disable_plane = drm_atomic_helper_disable_plane,
920 .destroy = drm_plane_cleanup,
921 .reset = drm_atomic_helper_plane_reset,
922 .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
923 .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
924 .atomic_print_state = ltdc_plane_atomic_print_state,
David Brazdil0f672f62019-12-10 10:32:29 +0000925 .format_mod_supported = ltdc_plane_format_mod_supported,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000926};
927
928static const struct drm_plane_helper_funcs ltdc_plane_helper_funcs = {
David Brazdil0f672f62019-12-10 10:32:29 +0000929 .prepare_fb = drm_gem_fb_prepare_fb,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000930 .atomic_check = ltdc_plane_atomic_check,
931 .atomic_update = ltdc_plane_atomic_update,
932 .atomic_disable = ltdc_plane_atomic_disable,
933};
934
935static struct drm_plane *ltdc_plane_create(struct drm_device *ddev,
936 enum drm_plane_type type)
937{
938 unsigned long possible_crtcs = CRTC_MASK;
939 struct ltdc_device *ldev = ddev->dev_private;
940 struct device *dev = ddev->dev;
941 struct drm_plane *plane;
942 unsigned int i, nb_fmt = 0;
943 u32 formats[NB_PF * 2];
944 u32 drm_fmt, drm_fmt_no_alpha;
David Brazdil0f672f62019-12-10 10:32:29 +0000945 const u64 *modifiers = ltdc_format_modifiers;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000946 int ret;
947
948 /* Get supported pixel formats */
949 for (i = 0; i < NB_PF; i++) {
950 drm_fmt = to_drm_pixelformat(ldev->caps.pix_fmt_hw[i]);
951 if (!drm_fmt)
952 continue;
953 formats[nb_fmt++] = drm_fmt;
954
955 /* Add the no-alpha related format if any & supported */
956 drm_fmt_no_alpha = get_pixelformat_without_alpha(drm_fmt);
957 if (!drm_fmt_no_alpha)
958 continue;
959
960 /* Manage hw-specific capabilities */
961 if (ldev->caps.non_alpha_only_l1 &&
962 type != DRM_PLANE_TYPE_PRIMARY)
963 continue;
964
965 formats[nb_fmt++] = drm_fmt_no_alpha;
966 }
967
968 plane = devm_kzalloc(dev, sizeof(*plane), GFP_KERNEL);
969 if (!plane)
970 return NULL;
971
972 ret = drm_universal_plane_init(ddev, plane, possible_crtcs,
973 &ltdc_plane_funcs, formats, nb_fmt,
David Brazdil0f672f62019-12-10 10:32:29 +0000974 modifiers, type, NULL);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000975 if (ret < 0)
976 return NULL;
977
978 drm_plane_helper_add(plane, &ltdc_plane_helper_funcs);
979
980 DRM_DEBUG_DRIVER("plane:%d created\n", plane->base.id);
981
982 return plane;
983}
984
985static void ltdc_plane_destroy_all(struct drm_device *ddev)
986{
987 struct drm_plane *plane, *plane_temp;
988
989 list_for_each_entry_safe(plane, plane_temp,
990 &ddev->mode_config.plane_list, head)
991 drm_plane_cleanup(plane);
992}
993
994static int ltdc_crtc_init(struct drm_device *ddev, struct drm_crtc *crtc)
995{
996 struct ltdc_device *ldev = ddev->dev_private;
997 struct drm_plane *primary, *overlay;
998 unsigned int i;
999 int ret;
1000
1001 primary = ltdc_plane_create(ddev, DRM_PLANE_TYPE_PRIMARY);
1002 if (!primary) {
1003 DRM_ERROR("Can not create primary plane\n");
1004 return -EINVAL;
1005 }
1006
1007 ret = drm_crtc_init_with_planes(ddev, crtc, primary, NULL,
1008 &ltdc_crtc_funcs, NULL);
1009 if (ret) {
1010 DRM_ERROR("Can not initialize CRTC\n");
1011 goto cleanup;
1012 }
1013
1014 drm_crtc_helper_add(crtc, &ltdc_crtc_helper_funcs);
1015
1016 drm_mode_crtc_set_gamma_size(crtc, CLUT_SIZE);
1017 drm_crtc_enable_color_mgmt(crtc, 0, false, CLUT_SIZE);
1018
1019 DRM_DEBUG_DRIVER("CRTC:%d created\n", crtc->base.id);
1020
1021 /* Add planes. Note : the first layer is used by primary plane */
1022 for (i = 1; i < ldev->caps.nb_layers; i++) {
1023 overlay = ltdc_plane_create(ddev, DRM_PLANE_TYPE_OVERLAY);
1024 if (!overlay) {
1025 ret = -ENOMEM;
1026 DRM_ERROR("Can not create overlay plane %d\n", i);
1027 goto cleanup;
1028 }
1029 }
1030
1031 return 0;
1032
1033cleanup:
1034 ltdc_plane_destroy_all(ddev);
1035 return ret;
1036}
1037
1038/*
1039 * DRM_ENCODER
1040 */
1041
1042static const struct drm_encoder_funcs ltdc_encoder_funcs = {
1043 .destroy = drm_encoder_cleanup,
1044};
1045
1046static int ltdc_encoder_init(struct drm_device *ddev, struct drm_bridge *bridge)
1047{
1048 struct drm_encoder *encoder;
1049 int ret;
1050
1051 encoder = devm_kzalloc(ddev->dev, sizeof(*encoder), GFP_KERNEL);
1052 if (!encoder)
1053 return -ENOMEM;
1054
1055 encoder->possible_crtcs = CRTC_MASK;
1056 encoder->possible_clones = 0; /* No cloning support */
1057
1058 drm_encoder_init(ddev, encoder, &ltdc_encoder_funcs,
1059 DRM_MODE_ENCODER_DPI, NULL);
1060
1061 ret = drm_bridge_attach(encoder, bridge, NULL);
1062 if (ret) {
1063 drm_encoder_cleanup(encoder);
1064 return -EINVAL;
1065 }
1066
1067 DRM_DEBUG_DRIVER("Bridge encoder:%d created\n", encoder->base.id);
1068
1069 return 0;
1070}
1071
1072static int ltdc_get_caps(struct drm_device *ddev)
1073{
1074 struct ltdc_device *ldev = ddev->dev_private;
1075 u32 bus_width_log2, lcr, gc2r;
1076
David Brazdil0f672f62019-12-10 10:32:29 +00001077 /*
1078 * at least 1 layer must be managed & the number of layers
1079 * must not exceed LTDC_MAX_LAYER
1080 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001081 lcr = reg_read(ldev->regs, LTDC_LCR);
1082
David Brazdil0f672f62019-12-10 10:32:29 +00001083 ldev->caps.nb_layers = clamp((int)lcr, 1, LTDC_MAX_LAYER);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001084
1085 /* set data bus width */
1086 gc2r = reg_read(ldev->regs, LTDC_GC2R);
1087 bus_width_log2 = (gc2r & GC2R_BW) >> 4;
1088 ldev->caps.bus_width = 8 << bus_width_log2;
1089 ldev->caps.hw_version = reg_read(ldev->regs, LTDC_IDR);
1090
1091 switch (ldev->caps.hw_version) {
1092 case HWVER_10200:
1093 case HWVER_10300:
1094 ldev->caps.reg_ofs = REG_OFS_NONE;
1095 ldev->caps.pix_fmt_hw = ltdc_pix_fmt_a0;
1096 /*
1097 * Hw older versions support non-alpha color formats derived
1098 * from native alpha color formats only on the primary layer.
1099 * For instance, RG16 native format without alpha works fine
1100 * on 2nd layer but XR24 (derived color format from AR24)
1101 * does not work on 2nd layer.
1102 */
1103 ldev->caps.non_alpha_only_l1 = true;
1104 ldev->caps.pad_max_freq_hz = 90000000;
1105 if (ldev->caps.hw_version == HWVER_10200)
1106 ldev->caps.pad_max_freq_hz = 65000000;
1107 break;
1108 case HWVER_20101:
1109 ldev->caps.reg_ofs = REG_OFS_4;
1110 ldev->caps.pix_fmt_hw = ltdc_pix_fmt_a1;
1111 ldev->caps.non_alpha_only_l1 = false;
1112 ldev->caps.pad_max_freq_hz = 150000000;
1113 break;
1114 default:
1115 return -ENODEV;
1116 }
1117
1118 return 0;
1119}
1120
David Brazdil0f672f62019-12-10 10:32:29 +00001121void ltdc_suspend(struct drm_device *ddev)
1122{
1123 struct ltdc_device *ldev = ddev->dev_private;
1124
1125 DRM_DEBUG_DRIVER("\n");
1126 clk_disable_unprepare(ldev->pixel_clk);
1127}
1128
1129int ltdc_resume(struct drm_device *ddev)
1130{
1131 struct ltdc_device *ldev = ddev->dev_private;
1132 int ret;
1133
1134 DRM_DEBUG_DRIVER("\n");
1135
1136 ret = clk_prepare_enable(ldev->pixel_clk);
1137 if (ret) {
1138 DRM_ERROR("failed to enable pixel clock (%d)\n", ret);
1139 return ret;
1140 }
1141
1142 return 0;
1143}
1144
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001145int ltdc_load(struct drm_device *ddev)
1146{
1147 struct platform_device *pdev = to_platform_device(ddev->dev);
1148 struct ltdc_device *ldev = ddev->dev_private;
1149 struct device *dev = ddev->dev;
1150 struct device_node *np = dev->of_node;
1151 struct drm_bridge *bridge[MAX_ENDPOINTS] = {NULL};
1152 struct drm_panel *panel[MAX_ENDPOINTS] = {NULL};
1153 struct drm_crtc *crtc;
1154 struct reset_control *rstc;
1155 struct resource *res;
1156 int irq, ret, i, endpoint_not_ready = -ENODEV;
1157
1158 DRM_DEBUG_DRIVER("\n");
1159
1160 /* Get endpoints if any */
1161 for (i = 0; i < MAX_ENDPOINTS; i++) {
1162 ret = drm_of_find_panel_or_bridge(np, 0, i, &panel[i],
1163 &bridge[i]);
1164
1165 /*
1166 * If at least one endpoint is -EPROBE_DEFER, defer probing,
1167 * else if at least one endpoint is ready, continue probing.
1168 */
1169 if (ret == -EPROBE_DEFER)
1170 return ret;
1171 else if (!ret)
1172 endpoint_not_ready = 0;
1173 }
1174
1175 if (endpoint_not_ready)
1176 return endpoint_not_ready;
1177
1178 rstc = devm_reset_control_get_exclusive(dev, NULL);
1179
1180 mutex_init(&ldev->err_lock);
1181
1182 ldev->pixel_clk = devm_clk_get(dev, "lcd");
1183 if (IS_ERR(ldev->pixel_clk)) {
David Brazdil0f672f62019-12-10 10:32:29 +00001184 if (PTR_ERR(ldev->pixel_clk) != -EPROBE_DEFER)
1185 DRM_ERROR("Unable to get lcd clock\n");
1186 return PTR_ERR(ldev->pixel_clk);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001187 }
1188
1189 if (clk_prepare_enable(ldev->pixel_clk)) {
1190 DRM_ERROR("Unable to prepare pixel clock\n");
1191 return -ENODEV;
1192 }
1193
David Brazdil0f672f62019-12-10 10:32:29 +00001194 if (!IS_ERR(rstc)) {
1195 reset_control_assert(rstc);
1196 usleep_range(10, 20);
1197 reset_control_deassert(rstc);
1198 }
1199
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001200 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1201 ldev->regs = devm_ioremap_resource(dev, res);
1202 if (IS_ERR(ldev->regs)) {
1203 DRM_ERROR("Unable to get ltdc registers\n");
1204 ret = PTR_ERR(ldev->regs);
1205 goto err;
1206 }
1207
David Brazdil0f672f62019-12-10 10:32:29 +00001208 /* Disable interrupts */
1209 reg_clear(ldev->regs, LTDC_IER,
1210 IER_LIE | IER_RRIE | IER_FUIE | IER_TERRIE);
1211
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001212 for (i = 0; i < MAX_IRQ; i++) {
1213 irq = platform_get_irq(pdev, i);
David Brazdil0f672f62019-12-10 10:32:29 +00001214 if (irq == -EPROBE_DEFER)
1215 goto err;
1216
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001217 if (irq < 0)
1218 continue;
1219
1220 ret = devm_request_threaded_irq(dev, irq, ltdc_irq,
1221 ltdc_irq_thread, IRQF_ONESHOT,
1222 dev_name(dev), ddev);
1223 if (ret) {
1224 DRM_ERROR("Failed to register LTDC interrupt\n");
1225 goto err;
1226 }
1227 }
1228
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001229
1230 ret = ltdc_get_caps(ddev);
1231 if (ret) {
1232 DRM_ERROR("hardware identifier (0x%08x) not supported!\n",
1233 ldev->caps.hw_version);
1234 goto err;
1235 }
1236
David Brazdil0f672f62019-12-10 10:32:29 +00001237 DRM_DEBUG_DRIVER("ltdc hw version 0x%08x\n", ldev->caps.hw_version);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001238
1239 /* Add endpoints panels or bridges if any */
1240 for (i = 0; i < MAX_ENDPOINTS; i++) {
1241 if (panel[i]) {
1242 bridge[i] = drm_panel_bridge_add(panel[i],
1243 DRM_MODE_CONNECTOR_DPI);
1244 if (IS_ERR(bridge[i])) {
1245 DRM_ERROR("panel-bridge endpoint %d\n", i);
1246 ret = PTR_ERR(bridge[i]);
1247 goto err;
1248 }
1249 }
1250
1251 if (bridge[i]) {
1252 ret = ltdc_encoder_init(ddev, bridge[i]);
1253 if (ret) {
1254 DRM_ERROR("init encoder endpoint %d\n", i);
1255 goto err;
1256 }
1257 }
1258 }
1259
1260 crtc = devm_kzalloc(dev, sizeof(*crtc), GFP_KERNEL);
1261 if (!crtc) {
1262 DRM_ERROR("Failed to allocate crtc\n");
1263 ret = -ENOMEM;
1264 goto err;
1265 }
1266
David Brazdil0f672f62019-12-10 10:32:29 +00001267 ddev->mode_config.allow_fb_modifiers = true;
1268
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001269 ret = ltdc_crtc_init(ddev, crtc);
1270 if (ret) {
1271 DRM_ERROR("Failed to init crtc\n");
1272 goto err;
1273 }
1274
1275 ret = drm_vblank_init(ddev, NB_CRTC);
1276 if (ret) {
1277 DRM_ERROR("Failed calling drm_vblank_init()\n");
1278 goto err;
1279 }
1280
1281 /* Allow usage of vblank without having to call drm_irq_install */
1282 ddev->irq_enabled = 1;
1283
David Brazdil0f672f62019-12-10 10:32:29 +00001284 clk_disable_unprepare(ldev->pixel_clk);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001285
David Brazdil0f672f62019-12-10 10:32:29 +00001286 pm_runtime_enable(ddev->dev);
1287
1288 return 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001289err:
1290 for (i = 0; i < MAX_ENDPOINTS; i++)
1291 drm_panel_bridge_remove(bridge[i]);
1292
1293 clk_disable_unprepare(ldev->pixel_clk);
1294
1295 return ret;
1296}
1297
1298void ltdc_unload(struct drm_device *ddev)
1299{
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001300 int i;
1301
1302 DRM_DEBUG_DRIVER("\n");
1303
1304 for (i = 0; i < MAX_ENDPOINTS; i++)
1305 drm_of_panel_bridge_remove(ddev->dev->of_node, 0, i);
1306
David Brazdil0f672f62019-12-10 10:32:29 +00001307 pm_runtime_disable(ddev->dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001308}
1309
1310MODULE_AUTHOR("Philippe Cornu <philippe.cornu@st.com>");
1311MODULE_AUTHOR("Yannick Fertre <yannick.fertre@st.com>");
1312MODULE_AUTHOR("Fabien Dessenne <fabien.dessenne@st.com>");
1313MODULE_AUTHOR("Mickael Reulier <mickael.reulier@st.com>");
1314MODULE_DESCRIPTION("STMicroelectronics ST DRM LTDC driver");
1315MODULE_LICENSE("GPL v2");