blob: 89a053b1d27994ffacccf9140b575f4e31aed7fc [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001/*
2 * GPIO driver for Marvell SoCs
3 *
4 * Copyright (C) 2012 Marvell
5 *
6 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
7 * Andrew Lunn <andrew@lunn.ch>
8 * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
9 *
10 * This file is licensed under the terms of the GNU General Public
11 * License version 2. This program is licensed "as is" without any
12 * warranty of any kind, whether express or implied.
13 *
14 * This driver is a fairly straightforward GPIO driver for the
15 * complete family of Marvell EBU SoC platforms (Orion, Dove,
16 * Kirkwood, Discovery, Armada 370/XP). The only complexity of this
17 * driver is the different register layout that exists between the
18 * non-SMP platforms (Orion, Dove, Kirkwood, Armada 370) and the SMP
19 * platforms (MV78200 from the Discovery family and the Armada
20 * XP). Therefore, this driver handles three variants of the GPIO
21 * block:
22 * - the basic variant, called "orion-gpio", with the simplest
23 * register set. Used on Orion, Dove, Kirkwoord, Armada 370 and
24 * non-SMP Discovery systems
25 * - the mv78200 variant for MV78200 Discovery systems. This variant
26 * turns the edge mask and level mask registers into CPU0 edge
27 * mask/level mask registers, and adds CPU1 edge mask/level mask
28 * registers.
29 * - the armadaxp variant for Armada XP systems. This variant keeps
30 * the normal cause/edge mask/level mask registers when the global
31 * interrupts are used, but adds per-CPU cause/edge mask/level mask
32 * registers n a separate memory area for the per-CPU GPIO
33 * interrupts.
34 */
35
36#include <linux/bitops.h>
37#include <linux/clk.h>
38#include <linux/err.h>
39#include <linux/gpio/driver.h>
40#include <linux/gpio/consumer.h>
David Brazdil0f672f62019-12-10 10:32:29 +000041#include <linux/gpio/machine.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000042#include <linux/init.h>
43#include <linux/io.h>
44#include <linux/irq.h>
45#include <linux/irqchip/chained_irq.h>
46#include <linux/irqdomain.h>
47#include <linux/mfd/syscon.h>
48#include <linux/of_device.h>
49#include <linux/of_irq.h>
50#include <linux/pinctrl/consumer.h>
51#include <linux/platform_device.h>
52#include <linux/pwm.h>
53#include <linux/regmap.h>
54#include <linux/slab.h>
55
56/*
57 * GPIO unit register offsets.
58 */
59#define GPIO_OUT_OFF 0x0000
60#define GPIO_IO_CONF_OFF 0x0004
61#define GPIO_BLINK_EN_OFF 0x0008
62#define GPIO_IN_POL_OFF 0x000c
63#define GPIO_DATA_IN_OFF 0x0010
64#define GPIO_EDGE_CAUSE_OFF 0x0014
65#define GPIO_EDGE_MASK_OFF 0x0018
66#define GPIO_LEVEL_MASK_OFF 0x001c
67#define GPIO_BLINK_CNT_SELECT_OFF 0x0020
68
69/*
70 * PWM register offsets.
71 */
72#define PWM_BLINK_ON_DURATION_OFF 0x0
73#define PWM_BLINK_OFF_DURATION_OFF 0x4
74
75
76/* The MV78200 has per-CPU registers for edge mask and level mask */
77#define GPIO_EDGE_MASK_MV78200_OFF(cpu) ((cpu) ? 0x30 : 0x18)
78#define GPIO_LEVEL_MASK_MV78200_OFF(cpu) ((cpu) ? 0x34 : 0x1C)
79
80/*
81 * The Armada XP has per-CPU registers for interrupt cause, interrupt
82 * mask and interrupt level mask. Those are relative to the
83 * percpu_membase.
84 */
85#define GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu) ((cpu) * 0x4)
86#define GPIO_EDGE_MASK_ARMADAXP_OFF(cpu) (0x10 + (cpu) * 0x4)
87#define GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu) (0x20 + (cpu) * 0x4)
88
89#define MVEBU_GPIO_SOC_VARIANT_ORION 0x1
90#define MVEBU_GPIO_SOC_VARIANT_MV78200 0x2
91#define MVEBU_GPIO_SOC_VARIANT_ARMADAXP 0x3
92#define MVEBU_GPIO_SOC_VARIANT_A8K 0x4
93
94#define MVEBU_MAX_GPIO_PER_BANK 32
95
96struct mvebu_pwm {
97 void __iomem *membase;
98 unsigned long clk_rate;
99 struct gpio_desc *gpiod;
100 struct pwm_chip chip;
101 spinlock_t lock;
102 struct mvebu_gpio_chip *mvchip;
103
104 /* Used to preserve GPIO/PWM registers across suspend/resume */
105 u32 blink_select;
106 u32 blink_on_duration;
107 u32 blink_off_duration;
108};
109
110struct mvebu_gpio_chip {
111 struct gpio_chip chip;
112 struct regmap *regs;
113 u32 offset;
114 struct regmap *percpu_regs;
115 int irqbase;
116 struct irq_domain *domain;
117 int soc_variant;
118
119 /* Used for PWM support */
120 struct clk *clk;
121 struct mvebu_pwm *mvpwm;
122
123 /* Used to preserve GPIO registers across suspend/resume */
124 u32 out_reg;
125 u32 io_conf_reg;
126 u32 blink_en_reg;
127 u32 in_pol_reg;
128 u32 edge_mask_regs[4];
129 u32 level_mask_regs[4];
130};
131
132/*
133 * Functions returning addresses of individual registers for a given
134 * GPIO controller.
135 */
136
137static void mvebu_gpioreg_edge_cause(struct mvebu_gpio_chip *mvchip,
138 struct regmap **map, unsigned int *offset)
139{
140 int cpu;
141
142 switch (mvchip->soc_variant) {
143 case MVEBU_GPIO_SOC_VARIANT_ORION:
144 case MVEBU_GPIO_SOC_VARIANT_MV78200:
145 case MVEBU_GPIO_SOC_VARIANT_A8K:
146 *map = mvchip->regs;
147 *offset = GPIO_EDGE_CAUSE_OFF + mvchip->offset;
148 break;
149 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
150 cpu = smp_processor_id();
151 *map = mvchip->percpu_regs;
152 *offset = GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu);
153 break;
154 default:
155 BUG();
156 }
157}
158
159static u32
160mvebu_gpio_read_edge_cause(struct mvebu_gpio_chip *mvchip)
161{
162 struct regmap *map;
163 unsigned int offset;
164 u32 val;
165
166 mvebu_gpioreg_edge_cause(mvchip, &map, &offset);
167 regmap_read(map, offset, &val);
168
169 return val;
170}
171
172static void
173mvebu_gpio_write_edge_cause(struct mvebu_gpio_chip *mvchip, u32 val)
174{
175 struct regmap *map;
176 unsigned int offset;
177
178 mvebu_gpioreg_edge_cause(mvchip, &map, &offset);
179 regmap_write(map, offset, val);
180}
181
182static inline void
183mvebu_gpioreg_edge_mask(struct mvebu_gpio_chip *mvchip,
184 struct regmap **map, unsigned int *offset)
185{
186 int cpu;
187
188 switch (mvchip->soc_variant) {
189 case MVEBU_GPIO_SOC_VARIANT_ORION:
190 case MVEBU_GPIO_SOC_VARIANT_A8K:
191 *map = mvchip->regs;
192 *offset = GPIO_EDGE_MASK_OFF + mvchip->offset;
193 break;
194 case MVEBU_GPIO_SOC_VARIANT_MV78200:
195 cpu = smp_processor_id();
196 *map = mvchip->regs;
197 *offset = GPIO_EDGE_MASK_MV78200_OFF(cpu);
198 break;
199 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
200 cpu = smp_processor_id();
201 *map = mvchip->percpu_regs;
202 *offset = GPIO_EDGE_MASK_ARMADAXP_OFF(cpu);
203 break;
204 default:
205 BUG();
206 }
207}
208
209static u32
210mvebu_gpio_read_edge_mask(struct mvebu_gpio_chip *mvchip)
211{
212 struct regmap *map;
213 unsigned int offset;
214 u32 val;
215
216 mvebu_gpioreg_edge_mask(mvchip, &map, &offset);
217 regmap_read(map, offset, &val);
218
219 return val;
220}
221
222static void
223mvebu_gpio_write_edge_mask(struct mvebu_gpio_chip *mvchip, u32 val)
224{
225 struct regmap *map;
226 unsigned int offset;
227
228 mvebu_gpioreg_edge_mask(mvchip, &map, &offset);
229 regmap_write(map, offset, val);
230}
231
232static void
233mvebu_gpioreg_level_mask(struct mvebu_gpio_chip *mvchip,
234 struct regmap **map, unsigned int *offset)
235{
236 int cpu;
237
238 switch (mvchip->soc_variant) {
239 case MVEBU_GPIO_SOC_VARIANT_ORION:
240 case MVEBU_GPIO_SOC_VARIANT_A8K:
241 *map = mvchip->regs;
242 *offset = GPIO_LEVEL_MASK_OFF + mvchip->offset;
243 break;
244 case MVEBU_GPIO_SOC_VARIANT_MV78200:
245 cpu = smp_processor_id();
246 *map = mvchip->regs;
247 *offset = GPIO_LEVEL_MASK_MV78200_OFF(cpu);
248 break;
249 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
250 cpu = smp_processor_id();
251 *map = mvchip->percpu_regs;
252 *offset = GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu);
253 break;
254 default:
255 BUG();
256 }
257}
258
259static u32
260mvebu_gpio_read_level_mask(struct mvebu_gpio_chip *mvchip)
261{
262 struct regmap *map;
263 unsigned int offset;
264 u32 val;
265
266 mvebu_gpioreg_level_mask(mvchip, &map, &offset);
267 regmap_read(map, offset, &val);
268
269 return val;
270}
271
272static void
273mvebu_gpio_write_level_mask(struct mvebu_gpio_chip *mvchip, u32 val)
274{
275 struct regmap *map;
276 unsigned int offset;
277
278 mvebu_gpioreg_level_mask(mvchip, &map, &offset);
279 regmap_write(map, offset, val);
280}
281
282/*
283 * Functions returning addresses of individual registers for a given
284 * PWM controller.
285 */
286static void __iomem *mvebu_pwmreg_blink_on_duration(struct mvebu_pwm *mvpwm)
287{
288 return mvpwm->membase + PWM_BLINK_ON_DURATION_OFF;
289}
290
291static void __iomem *mvebu_pwmreg_blink_off_duration(struct mvebu_pwm *mvpwm)
292{
293 return mvpwm->membase + PWM_BLINK_OFF_DURATION_OFF;
294}
295
296/*
297 * Functions implementing the gpio_chip methods
298 */
299static void mvebu_gpio_set(struct gpio_chip *chip, unsigned int pin, int value)
300{
301 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
302
303 regmap_update_bits(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
304 BIT(pin), value ? BIT(pin) : 0);
305}
306
307static int mvebu_gpio_get(struct gpio_chip *chip, unsigned int pin)
308{
309 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
310 u32 u;
311
312 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
313
314 if (u & BIT(pin)) {
315 u32 data_in, in_pol;
316
317 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset,
318 &data_in);
319 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
320 &in_pol);
321 u = data_in ^ in_pol;
322 } else {
323 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &u);
324 }
325
326 return (u >> pin) & 1;
327}
328
329static void mvebu_gpio_blink(struct gpio_chip *chip, unsigned int pin,
330 int value)
331{
332 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
333
334 regmap_update_bits(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
335 BIT(pin), value ? BIT(pin) : 0);
336}
337
338static int mvebu_gpio_direction_input(struct gpio_chip *chip, unsigned int pin)
339{
340 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
341 int ret;
342
343 /*
344 * Check with the pinctrl driver whether this pin is usable as
345 * an input GPIO
346 */
347 ret = pinctrl_gpio_direction_input(chip->base + pin);
348 if (ret)
349 return ret;
350
351 regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
352 BIT(pin), BIT(pin));
353
354 return 0;
355}
356
357static int mvebu_gpio_direction_output(struct gpio_chip *chip, unsigned int pin,
358 int value)
359{
360 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
361 int ret;
362
363 /*
364 * Check with the pinctrl driver whether this pin is usable as
365 * an output GPIO
366 */
367 ret = pinctrl_gpio_direction_output(chip->base + pin);
368 if (ret)
369 return ret;
370
371 mvebu_gpio_blink(chip, pin, 0);
372 mvebu_gpio_set(chip, pin, value);
373
374 regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
375 BIT(pin), 0);
376
377 return 0;
378}
379
David Brazdil0f672f62019-12-10 10:32:29 +0000380static int mvebu_gpio_get_direction(struct gpio_chip *chip, unsigned int pin)
381{
382 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
383 u32 u;
384
385 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
386
387 return !!(u & BIT(pin));
388}
389
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000390static int mvebu_gpio_to_irq(struct gpio_chip *chip, unsigned int pin)
391{
392 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
393
394 return irq_create_mapping(mvchip->domain, pin);
395}
396
397/*
398 * Functions implementing the irq_chip methods
399 */
400static void mvebu_gpio_irq_ack(struct irq_data *d)
401{
402 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
403 struct mvebu_gpio_chip *mvchip = gc->private;
404 u32 mask = d->mask;
405
406 irq_gc_lock(gc);
407 mvebu_gpio_write_edge_cause(mvchip, ~mask);
408 irq_gc_unlock(gc);
409}
410
411static void mvebu_gpio_edge_irq_mask(struct irq_data *d)
412{
413 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
414 struct mvebu_gpio_chip *mvchip = gc->private;
415 struct irq_chip_type *ct = irq_data_get_chip_type(d);
416 u32 mask = d->mask;
417
418 irq_gc_lock(gc);
419 ct->mask_cache_priv &= ~mask;
420 mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv);
421 irq_gc_unlock(gc);
422}
423
424static void mvebu_gpio_edge_irq_unmask(struct irq_data *d)
425{
426 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
427 struct mvebu_gpio_chip *mvchip = gc->private;
428 struct irq_chip_type *ct = irq_data_get_chip_type(d);
429 u32 mask = d->mask;
430
431 irq_gc_lock(gc);
432 ct->mask_cache_priv |= mask;
433 mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv);
434 irq_gc_unlock(gc);
435}
436
437static void mvebu_gpio_level_irq_mask(struct irq_data *d)
438{
439 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
440 struct mvebu_gpio_chip *mvchip = gc->private;
441 struct irq_chip_type *ct = irq_data_get_chip_type(d);
442 u32 mask = d->mask;
443
444 irq_gc_lock(gc);
445 ct->mask_cache_priv &= ~mask;
446 mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv);
447 irq_gc_unlock(gc);
448}
449
450static void mvebu_gpio_level_irq_unmask(struct irq_data *d)
451{
452 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
453 struct mvebu_gpio_chip *mvchip = gc->private;
454 struct irq_chip_type *ct = irq_data_get_chip_type(d);
455 u32 mask = d->mask;
456
457 irq_gc_lock(gc);
458 ct->mask_cache_priv |= mask;
459 mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv);
460 irq_gc_unlock(gc);
461}
462
463/*****************************************************************************
464 * MVEBU GPIO IRQ
465 *
466 * GPIO_IN_POL register controls whether GPIO_DATA_IN will hold the same
467 * value of the line or the opposite value.
468 *
469 * Level IRQ handlers: DATA_IN is used directly as cause register.
470 * Interrupt are masked by LEVEL_MASK registers.
471 * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE.
472 * Interrupt are masked by EDGE_MASK registers.
473 * Both-edge handlers: Similar to regular Edge handlers, but also swaps
474 * the polarity to catch the next line transaction.
475 * This is a race condition that might not perfectly
476 * work on some use cases.
477 *
478 * Every eight GPIO lines are grouped (OR'ed) before going up to main
479 * cause register.
480 *
481 * EDGE cause mask
482 * data-in /--------| |-----| |----\
483 * -----| |----- ---- to main cause reg
484 * X \----------------| |----/
485 * polarity LEVEL mask
486 *
487 ****************************************************************************/
488
489static int mvebu_gpio_irq_set_type(struct irq_data *d, unsigned int type)
490{
491 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
492 struct irq_chip_type *ct = irq_data_get_chip_type(d);
493 struct mvebu_gpio_chip *mvchip = gc->private;
494 int pin;
495 u32 u;
496
497 pin = d->hwirq;
498
499 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
500 if ((u & BIT(pin)) == 0)
501 return -EINVAL;
502
503 type &= IRQ_TYPE_SENSE_MASK;
504 if (type == IRQ_TYPE_NONE)
505 return -EINVAL;
506
507 /* Check if we need to change chip and handler */
508 if (!(ct->type & type))
509 if (irq_setup_alt_chip(d, type))
510 return -EINVAL;
511
512 /*
513 * Configure interrupt polarity.
514 */
515 switch (type) {
516 case IRQ_TYPE_EDGE_RISING:
517 case IRQ_TYPE_LEVEL_HIGH:
518 regmap_update_bits(mvchip->regs,
519 GPIO_IN_POL_OFF + mvchip->offset,
520 BIT(pin), 0);
521 break;
522 case IRQ_TYPE_EDGE_FALLING:
523 case IRQ_TYPE_LEVEL_LOW:
524 regmap_update_bits(mvchip->regs,
525 GPIO_IN_POL_OFF + mvchip->offset,
526 BIT(pin), BIT(pin));
527 break;
528 case IRQ_TYPE_EDGE_BOTH: {
529 u32 data_in, in_pol, val;
530
531 regmap_read(mvchip->regs,
532 GPIO_IN_POL_OFF + mvchip->offset, &in_pol);
533 regmap_read(mvchip->regs,
534 GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
535
536 /*
537 * set initial polarity based on current input level
538 */
539 if ((data_in ^ in_pol) & BIT(pin))
540 val = BIT(pin); /* falling */
541 else
542 val = 0; /* raising */
543
544 regmap_update_bits(mvchip->regs,
545 GPIO_IN_POL_OFF + mvchip->offset,
546 BIT(pin), val);
547 break;
548 }
549 }
550 return 0;
551}
552
553static void mvebu_gpio_irq_handler(struct irq_desc *desc)
554{
555 struct mvebu_gpio_chip *mvchip = irq_desc_get_handler_data(desc);
556 struct irq_chip *chip = irq_desc_get_chip(desc);
557 u32 cause, type, data_in, level_mask, edge_cause, edge_mask;
558 int i;
559
560 if (mvchip == NULL)
561 return;
562
563 chained_irq_enter(chip, desc);
564
565 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
566 level_mask = mvebu_gpio_read_level_mask(mvchip);
567 edge_cause = mvebu_gpio_read_edge_cause(mvchip);
568 edge_mask = mvebu_gpio_read_edge_mask(mvchip);
569
570 cause = (data_in & level_mask) | (edge_cause & edge_mask);
571
572 for (i = 0; i < mvchip->chip.ngpio; i++) {
573 int irq;
574
575 irq = irq_find_mapping(mvchip->domain, i);
576
577 if (!(cause & BIT(i)))
578 continue;
579
580 type = irq_get_trigger_type(irq);
581 if ((type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
582 /* Swap polarity (race with GPIO line) */
583 u32 polarity;
584
585 regmap_read(mvchip->regs,
586 GPIO_IN_POL_OFF + mvchip->offset,
587 &polarity);
588 polarity ^= BIT(i);
589 regmap_write(mvchip->regs,
590 GPIO_IN_POL_OFF + mvchip->offset,
591 polarity);
592 }
593
594 generic_handle_irq(irq);
595 }
596
597 chained_irq_exit(chip, desc);
598}
599
600/*
601 * Functions implementing the pwm_chip methods
602 */
603static struct mvebu_pwm *to_mvebu_pwm(struct pwm_chip *chip)
604{
605 return container_of(chip, struct mvebu_pwm, chip);
606}
607
608static int mvebu_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm)
609{
610 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
611 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
612 struct gpio_desc *desc;
613 unsigned long flags;
614 int ret = 0;
615
616 spin_lock_irqsave(&mvpwm->lock, flags);
617
618 if (mvpwm->gpiod) {
619 ret = -EBUSY;
620 } else {
621 desc = gpiochip_request_own_desc(&mvchip->chip,
David Brazdil0f672f62019-12-10 10:32:29 +0000622 pwm->hwpwm, "mvebu-pwm",
623 GPIO_ACTIVE_HIGH,
624 GPIOD_OUT_LOW);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000625 if (IS_ERR(desc)) {
626 ret = PTR_ERR(desc);
627 goto out;
628 }
629
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000630 mvpwm->gpiod = desc;
631 }
632out:
633 spin_unlock_irqrestore(&mvpwm->lock, flags);
634 return ret;
635}
636
637static void mvebu_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
638{
639 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
640 unsigned long flags;
641
642 spin_lock_irqsave(&mvpwm->lock, flags);
643 gpiochip_free_own_desc(mvpwm->gpiod);
644 mvpwm->gpiod = NULL;
645 spin_unlock_irqrestore(&mvpwm->lock, flags);
646}
647
648static void mvebu_pwm_get_state(struct pwm_chip *chip,
649 struct pwm_device *pwm,
650 struct pwm_state *state) {
651
652 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
653 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
654 unsigned long long val;
655 unsigned long flags;
656 u32 u;
657
658 spin_lock_irqsave(&mvpwm->lock, flags);
659
Olivier Deprez0e641232021-09-23 10:07:05 +0200660 u = readl_relaxed(mvebu_pwmreg_blink_on_duration(mvpwm));
661 val = (unsigned long long) u * NSEC_PER_SEC;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000662 do_div(val, mvpwm->clk_rate);
663 if (val > UINT_MAX)
664 state->duty_cycle = UINT_MAX;
665 else if (val)
666 state->duty_cycle = val;
667 else
668 state->duty_cycle = 1;
669
Olivier Deprez0e641232021-09-23 10:07:05 +0200670 val = (unsigned long long) u; /* on duration */
671 /* period = on + off duration */
672 val += readl_relaxed(mvebu_pwmreg_blink_off_duration(mvpwm));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000673 val *= NSEC_PER_SEC;
674 do_div(val, mvpwm->clk_rate);
Olivier Deprez0e641232021-09-23 10:07:05 +0200675 if (val > UINT_MAX)
676 state->period = UINT_MAX;
677 else if (val)
678 state->period = val;
679 else
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000680 state->period = 1;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000681
682 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &u);
683 if (u)
684 state->enabled = true;
685 else
686 state->enabled = false;
687
688 spin_unlock_irqrestore(&mvpwm->lock, flags);
689}
690
691static int mvebu_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
David Brazdil0f672f62019-12-10 10:32:29 +0000692 const struct pwm_state *state)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000693{
694 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
695 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
696 unsigned long long val;
697 unsigned long flags;
698 unsigned int on, off;
699
700 val = (unsigned long long) mvpwm->clk_rate * state->duty_cycle;
701 do_div(val, NSEC_PER_SEC);
702 if (val > UINT_MAX)
703 return -EINVAL;
704 if (val)
705 on = val;
706 else
707 on = 1;
708
709 val = (unsigned long long) mvpwm->clk_rate *
710 (state->period - state->duty_cycle);
711 do_div(val, NSEC_PER_SEC);
712 if (val > UINT_MAX)
713 return -EINVAL;
714 if (val)
715 off = val;
716 else
717 off = 1;
718
719 spin_lock_irqsave(&mvpwm->lock, flags);
720
721 writel_relaxed(on, mvebu_pwmreg_blink_on_duration(mvpwm));
722 writel_relaxed(off, mvebu_pwmreg_blink_off_duration(mvpwm));
723 if (state->enabled)
724 mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 1);
725 else
726 mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 0);
727
728 spin_unlock_irqrestore(&mvpwm->lock, flags);
729
730 return 0;
731}
732
733static const struct pwm_ops mvebu_pwm_ops = {
734 .request = mvebu_pwm_request,
735 .free = mvebu_pwm_free,
736 .get_state = mvebu_pwm_get_state,
737 .apply = mvebu_pwm_apply,
738 .owner = THIS_MODULE,
739};
740
741static void __maybe_unused mvebu_pwm_suspend(struct mvebu_gpio_chip *mvchip)
742{
743 struct mvebu_pwm *mvpwm = mvchip->mvpwm;
744
745 regmap_read(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset,
746 &mvpwm->blink_select);
747 mvpwm->blink_on_duration =
748 readl_relaxed(mvebu_pwmreg_blink_on_duration(mvpwm));
749 mvpwm->blink_off_duration =
750 readl_relaxed(mvebu_pwmreg_blink_off_duration(mvpwm));
751}
752
753static void __maybe_unused mvebu_pwm_resume(struct mvebu_gpio_chip *mvchip)
754{
755 struct mvebu_pwm *mvpwm = mvchip->mvpwm;
756
757 regmap_write(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset,
758 mvpwm->blink_select);
759 writel_relaxed(mvpwm->blink_on_duration,
760 mvebu_pwmreg_blink_on_duration(mvpwm));
761 writel_relaxed(mvpwm->blink_off_duration,
762 mvebu_pwmreg_blink_off_duration(mvpwm));
763}
764
765static int mvebu_pwm_probe(struct platform_device *pdev,
766 struct mvebu_gpio_chip *mvchip,
767 int id)
768{
769 struct device *dev = &pdev->dev;
770 struct mvebu_pwm *mvpwm;
771 struct resource *res;
772 u32 set;
773
774 if (!of_device_is_compatible(mvchip->chip.of_node,
775 "marvell,armada-370-gpio"))
776 return 0;
777
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000778 /*
779 * There are only two sets of PWM configuration registers for
780 * all the GPIO lines on those SoCs which this driver reserves
781 * for the first two GPIO chips. So if the resource is missing
782 * we can't treat it as an error.
783 */
784 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pwm");
785 if (!res)
786 return 0;
787
David Brazdil0f672f62019-12-10 10:32:29 +0000788 if (IS_ERR(mvchip->clk))
789 return PTR_ERR(mvchip->clk);
790
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000791 /*
792 * Use set A for lines of GPIO chip with id 0, B for GPIO chip
793 * with id 1. Don't allow further GPIO chips to be used for PWM.
794 */
795 if (id == 0)
796 set = 0;
797 else if (id == 1)
798 set = U32_MAX;
799 else
800 return -EINVAL;
801 regmap_write(mvchip->regs,
802 GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset, set);
803
804 mvpwm = devm_kzalloc(dev, sizeof(struct mvebu_pwm), GFP_KERNEL);
805 if (!mvpwm)
806 return -ENOMEM;
807 mvchip->mvpwm = mvpwm;
808 mvpwm->mvchip = mvchip;
809
810 mvpwm->membase = devm_ioremap_resource(dev, res);
811 if (IS_ERR(mvpwm->membase))
812 return PTR_ERR(mvpwm->membase);
813
814 mvpwm->clk_rate = clk_get_rate(mvchip->clk);
815 if (!mvpwm->clk_rate) {
816 dev_err(dev, "failed to get clock rate\n");
817 return -EINVAL;
818 }
819
820 mvpwm->chip.dev = dev;
821 mvpwm->chip.ops = &mvebu_pwm_ops;
822 mvpwm->chip.npwm = mvchip->chip.ngpio;
823 /*
824 * There may already be some PWM allocated, so we can't force
825 * mvpwm->chip.base to a fixed point like mvchip->chip.base.
826 * So, we let pwmchip_add() do the numbering and take the next free
827 * region.
828 */
829 mvpwm->chip.base = -1;
830
831 spin_lock_init(&mvpwm->lock);
832
833 return pwmchip_add(&mvpwm->chip);
834}
835
836#ifdef CONFIG_DEBUG_FS
837#include <linux/seq_file.h>
838
839static void mvebu_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
840{
841 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
842 u32 out, io_conf, blink, in_pol, data_in, cause, edg_msk, lvl_msk;
843 int i;
844
845 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &out);
846 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &io_conf);
847 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &blink);
848 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset, &in_pol);
849 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
850 cause = mvebu_gpio_read_edge_cause(mvchip);
851 edg_msk = mvebu_gpio_read_edge_mask(mvchip);
852 lvl_msk = mvebu_gpio_read_level_mask(mvchip);
853
854 for (i = 0; i < chip->ngpio; i++) {
855 const char *label;
856 u32 msk;
857 bool is_out;
858
859 label = gpiochip_is_requested(chip, i);
860 if (!label)
861 continue;
862
863 msk = BIT(i);
864 is_out = !(io_conf & msk);
865
866 seq_printf(s, " gpio-%-3d (%-20.20s)", chip->base + i, label);
867
868 if (is_out) {
869 seq_printf(s, " out %s %s\n",
870 out & msk ? "hi" : "lo",
871 blink & msk ? "(blink )" : "");
872 continue;
873 }
874
875 seq_printf(s, " in %s (act %s) - IRQ",
876 (data_in ^ in_pol) & msk ? "hi" : "lo",
877 in_pol & msk ? "lo" : "hi");
878 if (!((edg_msk | lvl_msk) & msk)) {
879 seq_puts(s, " disabled\n");
880 continue;
881 }
882 if (edg_msk & msk)
883 seq_puts(s, " edge ");
884 if (lvl_msk & msk)
885 seq_puts(s, " level");
886 seq_printf(s, " (%s)\n", cause & msk ? "pending" : "clear ");
887 }
888}
889#else
890#define mvebu_gpio_dbg_show NULL
891#endif
892
893static const struct of_device_id mvebu_gpio_of_match[] = {
894 {
895 .compatible = "marvell,orion-gpio",
896 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
897 },
898 {
899 .compatible = "marvell,mv78200-gpio",
900 .data = (void *) MVEBU_GPIO_SOC_VARIANT_MV78200,
901 },
902 {
903 .compatible = "marvell,armadaxp-gpio",
904 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ARMADAXP,
905 },
906 {
907 .compatible = "marvell,armada-370-gpio",
908 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
909 },
910 {
911 .compatible = "marvell,armada-8k-gpio",
912 .data = (void *) MVEBU_GPIO_SOC_VARIANT_A8K,
913 },
914 {
915 /* sentinel */
916 },
917};
918
919static int mvebu_gpio_suspend(struct platform_device *pdev, pm_message_t state)
920{
921 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
922 int i;
923
924 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
925 &mvchip->out_reg);
926 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
927 &mvchip->io_conf_reg);
928 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
929 &mvchip->blink_en_reg);
930 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
931 &mvchip->in_pol_reg);
932
933 switch (mvchip->soc_variant) {
934 case MVEBU_GPIO_SOC_VARIANT_ORION:
935 case MVEBU_GPIO_SOC_VARIANT_A8K:
936 regmap_read(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset,
937 &mvchip->edge_mask_regs[0]);
938 regmap_read(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset,
939 &mvchip->level_mask_regs[0]);
940 break;
941 case MVEBU_GPIO_SOC_VARIANT_MV78200:
942 for (i = 0; i < 2; i++) {
943 regmap_read(mvchip->regs,
944 GPIO_EDGE_MASK_MV78200_OFF(i),
945 &mvchip->edge_mask_regs[i]);
946 regmap_read(mvchip->regs,
947 GPIO_LEVEL_MASK_MV78200_OFF(i),
948 &mvchip->level_mask_regs[i]);
949 }
950 break;
951 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
952 for (i = 0; i < 4; i++) {
953 regmap_read(mvchip->regs,
954 GPIO_EDGE_MASK_ARMADAXP_OFF(i),
955 &mvchip->edge_mask_regs[i]);
956 regmap_read(mvchip->regs,
957 GPIO_LEVEL_MASK_ARMADAXP_OFF(i),
958 &mvchip->level_mask_regs[i]);
959 }
960 break;
961 default:
962 BUG();
963 }
964
965 if (IS_ENABLED(CONFIG_PWM))
966 mvebu_pwm_suspend(mvchip);
967
968 return 0;
969}
970
971static int mvebu_gpio_resume(struct platform_device *pdev)
972{
973 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
974 int i;
975
976 regmap_write(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
977 mvchip->out_reg);
978 regmap_write(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
979 mvchip->io_conf_reg);
980 regmap_write(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
981 mvchip->blink_en_reg);
982 regmap_write(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
983 mvchip->in_pol_reg);
984
985 switch (mvchip->soc_variant) {
986 case MVEBU_GPIO_SOC_VARIANT_ORION:
987 case MVEBU_GPIO_SOC_VARIANT_A8K:
988 regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset,
989 mvchip->edge_mask_regs[0]);
990 regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset,
991 mvchip->level_mask_regs[0]);
992 break;
993 case MVEBU_GPIO_SOC_VARIANT_MV78200:
994 for (i = 0; i < 2; i++) {
995 regmap_write(mvchip->regs,
996 GPIO_EDGE_MASK_MV78200_OFF(i),
997 mvchip->edge_mask_regs[i]);
998 regmap_write(mvchip->regs,
999 GPIO_LEVEL_MASK_MV78200_OFF(i),
1000 mvchip->level_mask_regs[i]);
1001 }
1002 break;
1003 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
1004 for (i = 0; i < 4; i++) {
1005 regmap_write(mvchip->regs,
1006 GPIO_EDGE_MASK_ARMADAXP_OFF(i),
1007 mvchip->edge_mask_regs[i]);
1008 regmap_write(mvchip->regs,
1009 GPIO_LEVEL_MASK_ARMADAXP_OFF(i),
1010 mvchip->level_mask_regs[i]);
1011 }
1012 break;
1013 default:
1014 BUG();
1015 }
1016
1017 if (IS_ENABLED(CONFIG_PWM))
1018 mvebu_pwm_resume(mvchip);
1019
1020 return 0;
1021}
1022
1023static const struct regmap_config mvebu_gpio_regmap_config = {
1024 .reg_bits = 32,
1025 .reg_stride = 4,
1026 .val_bits = 32,
1027 .fast_io = true,
1028};
1029
1030static int mvebu_gpio_probe_raw(struct platform_device *pdev,
1031 struct mvebu_gpio_chip *mvchip)
1032{
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001033 void __iomem *base;
1034
David Brazdil0f672f62019-12-10 10:32:29 +00001035 base = devm_platform_ioremap_resource(pdev, 0);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001036 if (IS_ERR(base))
1037 return PTR_ERR(base);
1038
1039 mvchip->regs = devm_regmap_init_mmio(&pdev->dev, base,
1040 &mvebu_gpio_regmap_config);
1041 if (IS_ERR(mvchip->regs))
1042 return PTR_ERR(mvchip->regs);
1043
1044 /*
1045 * For the legacy SoCs, the regmap directly maps to the GPIO
1046 * registers, so no offset is needed.
1047 */
1048 mvchip->offset = 0;
1049
1050 /*
1051 * The Armada XP has a second range of registers for the
1052 * per-CPU registers
1053 */
1054 if (mvchip->soc_variant == MVEBU_GPIO_SOC_VARIANT_ARMADAXP) {
David Brazdil0f672f62019-12-10 10:32:29 +00001055 base = devm_platform_ioremap_resource(pdev, 1);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001056 if (IS_ERR(base))
1057 return PTR_ERR(base);
1058
1059 mvchip->percpu_regs =
1060 devm_regmap_init_mmio(&pdev->dev, base,
1061 &mvebu_gpio_regmap_config);
1062 if (IS_ERR(mvchip->percpu_regs))
1063 return PTR_ERR(mvchip->percpu_regs);
1064 }
1065
1066 return 0;
1067}
1068
1069static int mvebu_gpio_probe_syscon(struct platform_device *pdev,
1070 struct mvebu_gpio_chip *mvchip)
1071{
1072 mvchip->regs = syscon_node_to_regmap(pdev->dev.parent->of_node);
1073 if (IS_ERR(mvchip->regs))
1074 return PTR_ERR(mvchip->regs);
1075
1076 if (of_property_read_u32(pdev->dev.of_node, "offset", &mvchip->offset))
1077 return -EINVAL;
1078
1079 return 0;
1080}
1081
1082static int mvebu_gpio_probe(struct platform_device *pdev)
1083{
1084 struct mvebu_gpio_chip *mvchip;
1085 const struct of_device_id *match;
1086 struct device_node *np = pdev->dev.of_node;
1087 struct irq_chip_generic *gc;
1088 struct irq_chip_type *ct;
1089 unsigned int ngpios;
1090 bool have_irqs;
1091 int soc_variant;
1092 int i, cpu, id;
1093 int err;
1094
1095 match = of_match_device(mvebu_gpio_of_match, &pdev->dev);
1096 if (match)
1097 soc_variant = (unsigned long) match->data;
1098 else
1099 soc_variant = MVEBU_GPIO_SOC_VARIANT_ORION;
1100
1101 /* Some gpio controllers do not provide irq support */
1102 have_irqs = of_irq_count(np) != 0;
1103
1104 mvchip = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_gpio_chip),
1105 GFP_KERNEL);
1106 if (!mvchip)
1107 return -ENOMEM;
1108
1109 platform_set_drvdata(pdev, mvchip);
1110
1111 if (of_property_read_u32(pdev->dev.of_node, "ngpios", &ngpios)) {
1112 dev_err(&pdev->dev, "Missing ngpios OF property\n");
1113 return -ENODEV;
1114 }
1115
1116 id = of_alias_get_id(pdev->dev.of_node, "gpio");
1117 if (id < 0) {
1118 dev_err(&pdev->dev, "Couldn't get OF id\n");
1119 return id;
1120 }
1121
1122 mvchip->clk = devm_clk_get(&pdev->dev, NULL);
1123 /* Not all SoCs require a clock.*/
1124 if (!IS_ERR(mvchip->clk))
1125 clk_prepare_enable(mvchip->clk);
1126
1127 mvchip->soc_variant = soc_variant;
1128 mvchip->chip.label = dev_name(&pdev->dev);
1129 mvchip->chip.parent = &pdev->dev;
1130 mvchip->chip.request = gpiochip_generic_request;
1131 mvchip->chip.free = gpiochip_generic_free;
David Brazdil0f672f62019-12-10 10:32:29 +00001132 mvchip->chip.get_direction = mvebu_gpio_get_direction;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001133 mvchip->chip.direction_input = mvebu_gpio_direction_input;
1134 mvchip->chip.get = mvebu_gpio_get;
1135 mvchip->chip.direction_output = mvebu_gpio_direction_output;
1136 mvchip->chip.set = mvebu_gpio_set;
1137 if (have_irqs)
1138 mvchip->chip.to_irq = mvebu_gpio_to_irq;
1139 mvchip->chip.base = id * MVEBU_MAX_GPIO_PER_BANK;
1140 mvchip->chip.ngpio = ngpios;
1141 mvchip->chip.can_sleep = false;
1142 mvchip->chip.of_node = np;
1143 mvchip->chip.dbg_show = mvebu_gpio_dbg_show;
1144
1145 if (soc_variant == MVEBU_GPIO_SOC_VARIANT_A8K)
1146 err = mvebu_gpio_probe_syscon(pdev, mvchip);
1147 else
1148 err = mvebu_gpio_probe_raw(pdev, mvchip);
1149
1150 if (err)
1151 return err;
1152
1153 /*
1154 * Mask and clear GPIO interrupts.
1155 */
1156 switch (soc_variant) {
1157 case MVEBU_GPIO_SOC_VARIANT_ORION:
1158 case MVEBU_GPIO_SOC_VARIANT_A8K:
1159 regmap_write(mvchip->regs,
1160 GPIO_EDGE_CAUSE_OFF + mvchip->offset, 0);
1161 regmap_write(mvchip->regs,
1162 GPIO_EDGE_MASK_OFF + mvchip->offset, 0);
1163 regmap_write(mvchip->regs,
1164 GPIO_LEVEL_MASK_OFF + mvchip->offset, 0);
1165 break;
1166 case MVEBU_GPIO_SOC_VARIANT_MV78200:
1167 regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0);
1168 for (cpu = 0; cpu < 2; cpu++) {
1169 regmap_write(mvchip->regs,
1170 GPIO_EDGE_MASK_MV78200_OFF(cpu), 0);
1171 regmap_write(mvchip->regs,
1172 GPIO_LEVEL_MASK_MV78200_OFF(cpu), 0);
1173 }
1174 break;
1175 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
1176 regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0);
1177 regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF, 0);
1178 regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF, 0);
1179 for (cpu = 0; cpu < 4; cpu++) {
1180 regmap_write(mvchip->percpu_regs,
1181 GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu), 0);
1182 regmap_write(mvchip->percpu_regs,
1183 GPIO_EDGE_MASK_ARMADAXP_OFF(cpu), 0);
1184 regmap_write(mvchip->percpu_regs,
1185 GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu), 0);
1186 }
1187 break;
1188 default:
1189 BUG();
1190 }
1191
1192 devm_gpiochip_add_data(&pdev->dev, &mvchip->chip, mvchip);
1193
Olivier Deprez0e641232021-09-23 10:07:05 +02001194 /* Some MVEBU SoCs have simple PWM support for GPIO lines */
1195 if (IS_ENABLED(CONFIG_PWM)) {
1196 err = mvebu_pwm_probe(pdev, mvchip, id);
1197 if (err)
1198 return err;
1199 }
1200
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001201 /* Some gpio controllers do not provide irq support */
1202 if (!have_irqs)
1203 return 0;
1204
1205 mvchip->domain =
1206 irq_domain_add_linear(np, ngpios, &irq_generic_chip_ops, NULL);
1207 if (!mvchip->domain) {
1208 dev_err(&pdev->dev, "couldn't allocate irq domain %s (DT).\n",
1209 mvchip->chip.label);
Olivier Deprez0e641232021-09-23 10:07:05 +02001210 err = -ENODEV;
1211 goto err_pwm;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001212 }
1213
1214 err = irq_alloc_domain_generic_chips(
1215 mvchip->domain, ngpios, 2, np->name, handle_level_irq,
1216 IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_LEVEL, 0, 0);
1217 if (err) {
1218 dev_err(&pdev->dev, "couldn't allocate irq chips %s (DT).\n",
1219 mvchip->chip.label);
1220 goto err_domain;
1221 }
1222
1223 /*
1224 * NOTE: The common accessors cannot be used because of the percpu
1225 * access to the mask registers
1226 */
1227 gc = irq_get_domain_generic_chip(mvchip->domain, 0);
1228 gc->private = mvchip;
1229 ct = &gc->chip_types[0];
1230 ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
1231 ct->chip.irq_mask = mvebu_gpio_level_irq_mask;
1232 ct->chip.irq_unmask = mvebu_gpio_level_irq_unmask;
1233 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
1234 ct->chip.name = mvchip->chip.label;
1235
1236 ct = &gc->chip_types[1];
1237 ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
1238 ct->chip.irq_ack = mvebu_gpio_irq_ack;
1239 ct->chip.irq_mask = mvebu_gpio_edge_irq_mask;
1240 ct->chip.irq_unmask = mvebu_gpio_edge_irq_unmask;
1241 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
1242 ct->handler = handle_edge_irq;
1243 ct->chip.name = mvchip->chip.label;
1244
1245 /*
1246 * Setup the interrupt handlers. Each chip can have up to 4
1247 * interrupt handlers, with each handler dealing with 8 GPIO
1248 * pins.
1249 */
1250 for (i = 0; i < 4; i++) {
1251 int irq = platform_get_irq(pdev, i);
1252
1253 if (irq < 0)
1254 continue;
1255 irq_set_chained_handler_and_data(irq, mvebu_gpio_irq_handler,
1256 mvchip);
1257 }
1258
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001259 return 0;
1260
1261err_domain:
1262 irq_domain_remove(mvchip->domain);
Olivier Deprez0e641232021-09-23 10:07:05 +02001263err_pwm:
1264 pwmchip_remove(&mvchip->mvpwm->chip);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001265
1266 return err;
1267}
1268
1269static struct platform_driver mvebu_gpio_driver = {
1270 .driver = {
1271 .name = "mvebu-gpio",
1272 .of_match_table = mvebu_gpio_of_match,
1273 },
1274 .probe = mvebu_gpio_probe,
1275 .suspend = mvebu_gpio_suspend,
1276 .resume = mvebu_gpio_resume,
1277};
1278builtin_platform_driver(mvebu_gpio_driver);