blob: 041d23469238d325a99be5baa97ab173446407e5 [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Driver for FPGA Accelerated Function Unit (AFU)
4 *
5 * Copyright (C) 2017-2018 Intel Corporation, Inc.
6 *
7 * Authors:
8 * Wu Hao <hao.wu@intel.com>
9 * Xiao Guangrong <guangrong.xiao@linux.intel.com>
10 * Joseph Grecco <joe.grecco@intel.com>
11 * Enno Luebbers <enno.luebbers@intel.com>
12 * Tim Whisonant <tim.whisonant@intel.com>
13 * Ananda Ravuri <ananda.ravuri@intel.com>
14 * Henry Mitchel <henry.mitchel@intel.com>
15 */
16
17#include <linux/kernel.h>
18#include <linux/module.h>
19#include <linux/uaccess.h>
20#include <linux/fpga-dfl.h>
21
22#include "dfl-afu.h"
23
24/**
David Brazdil0f672f62019-12-10 10:32:29 +000025 * __afu_port_enable - enable a port by clear reset
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000026 * @pdev: port platform device.
27 *
28 * Enable Port by clear the port soft reset bit, which is set by default.
29 * The AFU is unable to respond to any MMIO access while in reset.
David Brazdil0f672f62019-12-10 10:32:29 +000030 * __afu_port_enable function should only be used after __afu_port_disable
31 * function.
32 *
33 * The caller needs to hold lock for protection.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000034 */
David Brazdil0f672f62019-12-10 10:32:29 +000035void __afu_port_enable(struct platform_device *pdev)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000036{
37 struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
38 void __iomem *base;
39 u64 v;
40
41 WARN_ON(!pdata->disable_count);
42
43 if (--pdata->disable_count != 0)
44 return;
45
46 base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER);
47
48 /* Clear port soft reset */
49 v = readq(base + PORT_HDR_CTRL);
50 v &= ~PORT_CTRL_SFTRST;
51 writeq(v, base + PORT_HDR_CTRL);
52}
53
54#define RST_POLL_INVL 10 /* us */
55#define RST_POLL_TIMEOUT 1000 /* us */
56
57/**
David Brazdil0f672f62019-12-10 10:32:29 +000058 * __afu_port_disable - disable a port by hold reset
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000059 * @pdev: port platform device.
60 *
David Brazdil0f672f62019-12-10 10:32:29 +000061 * Disable Port by setting the port soft reset bit, it puts the port into reset.
62 *
63 * The caller needs to hold lock for protection.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000064 */
David Brazdil0f672f62019-12-10 10:32:29 +000065int __afu_port_disable(struct platform_device *pdev)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000066{
67 struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
68 void __iomem *base;
69 u64 v;
70
71 if (pdata->disable_count++ != 0)
72 return 0;
73
74 base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER);
75
76 /* Set port soft reset */
77 v = readq(base + PORT_HDR_CTRL);
78 v |= PORT_CTRL_SFTRST;
79 writeq(v, base + PORT_HDR_CTRL);
80
81 /*
82 * HW sets ack bit to 1 when all outstanding requests have been drained
83 * on this port and minimum soft reset pulse width has elapsed.
84 * Driver polls port_soft_reset_ack to determine if reset done by HW.
85 */
Olivier Deprez0e641232021-09-23 10:07:05 +020086 if (readq_poll_timeout(base + PORT_HDR_CTRL, v,
87 v & PORT_CTRL_SFTRST_ACK,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000088 RST_POLL_INVL, RST_POLL_TIMEOUT)) {
89 dev_err(&pdev->dev, "timeout, fail to reset device\n");
90 return -ETIMEDOUT;
91 }
92
93 return 0;
94}
95
96/*
97 * This function resets the FPGA Port and its accelerator (AFU) by function
98 * __port_disable and __port_enable (set port soft reset bit and then clear
99 * it). Userspace can do Port reset at any time, e.g. during DMA or Partial
100 * Reconfiguration. But it should never cause any system level issue, only
101 * functional failure (e.g. DMA or PR operation failure) and be recoverable
102 * from the failure.
103 *
104 * Note: the accelerator (AFU) is not accessible when its port is in reset
105 * (disabled). Any attempts on MMIO access to AFU while in reset, will
106 * result errors reported via port error reporting sub feature (if present).
107 */
108static int __port_reset(struct platform_device *pdev)
109{
110 int ret;
111
David Brazdil0f672f62019-12-10 10:32:29 +0000112 ret = __afu_port_disable(pdev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000113 if (!ret)
David Brazdil0f672f62019-12-10 10:32:29 +0000114 __afu_port_enable(pdev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000115
116 return ret;
117}
118
119static int port_reset(struct platform_device *pdev)
120{
121 struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
122 int ret;
123
124 mutex_lock(&pdata->lock);
125 ret = __port_reset(pdev);
126 mutex_unlock(&pdata->lock);
127
128 return ret;
129}
130
131static int port_get_id(struct platform_device *pdev)
132{
133 void __iomem *base;
134
135 base = dfl_get_feature_ioaddr_by_id(&pdev->dev, PORT_FEATURE_ID_HEADER);
136
137 return FIELD_GET(PORT_CAP_PORT_NUM, readq(base + PORT_HDR_CAP));
138}
139
140static ssize_t
141id_show(struct device *dev, struct device_attribute *attr, char *buf)
142{
143 int id = port_get_id(to_platform_device(dev));
144
145 return scnprintf(buf, PAGE_SIZE, "%d\n", id);
146}
147static DEVICE_ATTR_RO(id);
148
David Brazdil0f672f62019-12-10 10:32:29 +0000149static ssize_t
150ltr_show(struct device *dev, struct device_attribute *attr, char *buf)
151{
152 struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
153 void __iomem *base;
154 u64 v;
155
156 base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
157
158 mutex_lock(&pdata->lock);
159 v = readq(base + PORT_HDR_CTRL);
160 mutex_unlock(&pdata->lock);
161
162 return sprintf(buf, "%x\n", (u8)FIELD_GET(PORT_CTRL_LATENCY, v));
163}
164
165static ssize_t
166ltr_store(struct device *dev, struct device_attribute *attr,
167 const char *buf, size_t count)
168{
169 struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
170 void __iomem *base;
171 bool ltr;
172 u64 v;
173
174 if (kstrtobool(buf, &ltr))
175 return -EINVAL;
176
177 base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
178
179 mutex_lock(&pdata->lock);
180 v = readq(base + PORT_HDR_CTRL);
181 v &= ~PORT_CTRL_LATENCY;
182 v |= FIELD_PREP(PORT_CTRL_LATENCY, ltr ? 1 : 0);
183 writeq(v, base + PORT_HDR_CTRL);
184 mutex_unlock(&pdata->lock);
185
186 return count;
187}
188static DEVICE_ATTR_RW(ltr);
189
190static ssize_t
191ap1_event_show(struct device *dev, struct device_attribute *attr, char *buf)
192{
193 struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
194 void __iomem *base;
195 u64 v;
196
197 base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
198
199 mutex_lock(&pdata->lock);
200 v = readq(base + PORT_HDR_STS);
201 mutex_unlock(&pdata->lock);
202
203 return sprintf(buf, "%x\n", (u8)FIELD_GET(PORT_STS_AP1_EVT, v));
204}
205
206static ssize_t
207ap1_event_store(struct device *dev, struct device_attribute *attr,
208 const char *buf, size_t count)
209{
210 struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
211 void __iomem *base;
212 bool clear;
213
214 if (kstrtobool(buf, &clear) || !clear)
215 return -EINVAL;
216
217 base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
218
219 mutex_lock(&pdata->lock);
220 writeq(PORT_STS_AP1_EVT, base + PORT_HDR_STS);
221 mutex_unlock(&pdata->lock);
222
223 return count;
224}
225static DEVICE_ATTR_RW(ap1_event);
226
227static ssize_t
228ap2_event_show(struct device *dev, struct device_attribute *attr,
229 char *buf)
230{
231 struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
232 void __iomem *base;
233 u64 v;
234
235 base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
236
237 mutex_lock(&pdata->lock);
238 v = readq(base + PORT_HDR_STS);
239 mutex_unlock(&pdata->lock);
240
241 return sprintf(buf, "%x\n", (u8)FIELD_GET(PORT_STS_AP2_EVT, v));
242}
243
244static ssize_t
245ap2_event_store(struct device *dev, struct device_attribute *attr,
246 const char *buf, size_t count)
247{
248 struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
249 void __iomem *base;
250 bool clear;
251
252 if (kstrtobool(buf, &clear) || !clear)
253 return -EINVAL;
254
255 base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
256
257 mutex_lock(&pdata->lock);
258 writeq(PORT_STS_AP2_EVT, base + PORT_HDR_STS);
259 mutex_unlock(&pdata->lock);
260
261 return count;
262}
263static DEVICE_ATTR_RW(ap2_event);
264
265static ssize_t
266power_state_show(struct device *dev, struct device_attribute *attr, char *buf)
267{
268 struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
269 void __iomem *base;
270 u64 v;
271
272 base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
273
274 mutex_lock(&pdata->lock);
275 v = readq(base + PORT_HDR_STS);
276 mutex_unlock(&pdata->lock);
277
278 return sprintf(buf, "0x%x\n", (u8)FIELD_GET(PORT_STS_PWR_STATE, v));
279}
280static DEVICE_ATTR_RO(power_state);
281
282static ssize_t
283userclk_freqcmd_store(struct device *dev, struct device_attribute *attr,
284 const char *buf, size_t count)
285{
286 struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
287 u64 userclk_freq_cmd;
288 void __iomem *base;
289
290 if (kstrtou64(buf, 0, &userclk_freq_cmd))
291 return -EINVAL;
292
293 base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
294
295 mutex_lock(&pdata->lock);
296 writeq(userclk_freq_cmd, base + PORT_HDR_USRCLK_CMD0);
297 mutex_unlock(&pdata->lock);
298
299 return count;
300}
301static DEVICE_ATTR_WO(userclk_freqcmd);
302
303static ssize_t
304userclk_freqcntrcmd_store(struct device *dev, struct device_attribute *attr,
305 const char *buf, size_t count)
306{
307 struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
308 u64 userclk_freqcntr_cmd;
309 void __iomem *base;
310
311 if (kstrtou64(buf, 0, &userclk_freqcntr_cmd))
312 return -EINVAL;
313
314 base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
315
316 mutex_lock(&pdata->lock);
317 writeq(userclk_freqcntr_cmd, base + PORT_HDR_USRCLK_CMD1);
318 mutex_unlock(&pdata->lock);
319
320 return count;
321}
322static DEVICE_ATTR_WO(userclk_freqcntrcmd);
323
324static ssize_t
325userclk_freqsts_show(struct device *dev, struct device_attribute *attr,
326 char *buf)
327{
328 struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
329 u64 userclk_freqsts;
330 void __iomem *base;
331
332 base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
333
334 mutex_lock(&pdata->lock);
335 userclk_freqsts = readq(base + PORT_HDR_USRCLK_STS0);
336 mutex_unlock(&pdata->lock);
337
338 return sprintf(buf, "0x%llx\n", (unsigned long long)userclk_freqsts);
339}
340static DEVICE_ATTR_RO(userclk_freqsts);
341
342static ssize_t
343userclk_freqcntrsts_show(struct device *dev, struct device_attribute *attr,
344 char *buf)
345{
346 struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
347 u64 userclk_freqcntrsts;
348 void __iomem *base;
349
350 base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
351
352 mutex_lock(&pdata->lock);
353 userclk_freqcntrsts = readq(base + PORT_HDR_USRCLK_STS1);
354 mutex_unlock(&pdata->lock);
355
356 return sprintf(buf, "0x%llx\n",
357 (unsigned long long)userclk_freqcntrsts);
358}
359static DEVICE_ATTR_RO(userclk_freqcntrsts);
360
361static struct attribute *port_hdr_attrs[] = {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000362 &dev_attr_id.attr,
David Brazdil0f672f62019-12-10 10:32:29 +0000363 &dev_attr_ltr.attr,
364 &dev_attr_ap1_event.attr,
365 &dev_attr_ap2_event.attr,
366 &dev_attr_power_state.attr,
367 &dev_attr_userclk_freqcmd.attr,
368 &dev_attr_userclk_freqcntrcmd.attr,
369 &dev_attr_userclk_freqsts.attr,
370 &dev_attr_userclk_freqcntrsts.attr,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000371 NULL,
372};
373
David Brazdil0f672f62019-12-10 10:32:29 +0000374static umode_t port_hdr_attrs_visible(struct kobject *kobj,
375 struct attribute *attr, int n)
376{
377 struct device *dev = kobj_to_dev(kobj);
378 umode_t mode = attr->mode;
379 void __iomem *base;
380
381 base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_HEADER);
382
383 if (dfl_feature_revision(base) > 0) {
384 /*
385 * userclk sysfs interfaces are only visible in case port
386 * revision is 0, as hardware with revision >0 doesn't
387 * support this.
388 */
389 if (attr == &dev_attr_userclk_freqcmd.attr ||
390 attr == &dev_attr_userclk_freqcntrcmd.attr ||
391 attr == &dev_attr_userclk_freqsts.attr ||
392 attr == &dev_attr_userclk_freqcntrsts.attr)
393 mode = 0;
394 }
395
396 return mode;
397}
398
399static const struct attribute_group port_hdr_group = {
400 .attrs = port_hdr_attrs,
401 .is_visible = port_hdr_attrs_visible,
402};
403
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000404static int port_hdr_init(struct platform_device *pdev,
405 struct dfl_feature *feature)
406{
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000407 port_reset(pdev);
408
David Brazdil0f672f62019-12-10 10:32:29 +0000409 return 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000410}
411
412static long
413port_hdr_ioctl(struct platform_device *pdev, struct dfl_feature *feature,
414 unsigned int cmd, unsigned long arg)
415{
416 long ret;
417
418 switch (cmd) {
419 case DFL_FPGA_PORT_RESET:
420 if (!arg)
421 ret = port_reset(pdev);
422 else
423 ret = -EINVAL;
424 break;
425 default:
426 dev_dbg(&pdev->dev, "%x cmd not handled", cmd);
427 ret = -ENODEV;
428 }
429
430 return ret;
431}
432
David Brazdil0f672f62019-12-10 10:32:29 +0000433static const struct dfl_feature_id port_hdr_id_table[] = {
434 {.id = PORT_FEATURE_ID_HEADER,},
435 {0,}
436};
437
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000438static const struct dfl_feature_ops port_hdr_ops = {
439 .init = port_hdr_init,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000440 .ioctl = port_hdr_ioctl,
441};
442
443static ssize_t
444afu_id_show(struct device *dev, struct device_attribute *attr, char *buf)
445{
446 struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
447 void __iomem *base;
448 u64 guidl, guidh;
449
450 base = dfl_get_feature_ioaddr_by_id(dev, PORT_FEATURE_ID_AFU);
451
452 mutex_lock(&pdata->lock);
453 if (pdata->disable_count) {
454 mutex_unlock(&pdata->lock);
455 return -EBUSY;
456 }
457
458 guidl = readq(base + GUID_L);
459 guidh = readq(base + GUID_H);
460 mutex_unlock(&pdata->lock);
461
462 return scnprintf(buf, PAGE_SIZE, "%016llx%016llx\n", guidh, guidl);
463}
464static DEVICE_ATTR_RO(afu_id);
465
David Brazdil0f672f62019-12-10 10:32:29 +0000466static struct attribute *port_afu_attrs[] = {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000467 &dev_attr_afu_id.attr,
468 NULL
469};
470
David Brazdil0f672f62019-12-10 10:32:29 +0000471static umode_t port_afu_attrs_visible(struct kobject *kobj,
472 struct attribute *attr, int n)
473{
474 struct device *dev = kobj_to_dev(kobj);
475
476 /*
477 * sysfs entries are visible only if related private feature is
478 * enumerated.
479 */
480 if (!dfl_get_feature_by_id(dev, PORT_FEATURE_ID_AFU))
481 return 0;
482
483 return attr->mode;
484}
485
486static const struct attribute_group port_afu_group = {
487 .attrs = port_afu_attrs,
488 .is_visible = port_afu_attrs_visible,
489};
490
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000491static int port_afu_init(struct platform_device *pdev,
492 struct dfl_feature *feature)
493{
494 struct resource *res = &pdev->resource[feature->resource_index];
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000495
David Brazdil0f672f62019-12-10 10:32:29 +0000496 return afu_mmio_region_add(dev_get_platdata(&pdev->dev),
497 DFL_PORT_REGION_INDEX_AFU,
498 resource_size(res), res->start,
499 DFL_PORT_REGION_MMAP | DFL_PORT_REGION_READ |
500 DFL_PORT_REGION_WRITE);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000501}
502
David Brazdil0f672f62019-12-10 10:32:29 +0000503static const struct dfl_feature_id port_afu_id_table[] = {
504 {.id = PORT_FEATURE_ID_AFU,},
505 {0,}
506};
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000507
508static const struct dfl_feature_ops port_afu_ops = {
509 .init = port_afu_init,
David Brazdil0f672f62019-12-10 10:32:29 +0000510};
511
512static int port_stp_init(struct platform_device *pdev,
513 struct dfl_feature *feature)
514{
515 struct resource *res = &pdev->resource[feature->resource_index];
516
517 return afu_mmio_region_add(dev_get_platdata(&pdev->dev),
518 DFL_PORT_REGION_INDEX_STP,
519 resource_size(res), res->start,
520 DFL_PORT_REGION_MMAP | DFL_PORT_REGION_READ |
521 DFL_PORT_REGION_WRITE);
522}
523
524static const struct dfl_feature_id port_stp_id_table[] = {
525 {.id = PORT_FEATURE_ID_STP,},
526 {0,}
527};
528
529static const struct dfl_feature_ops port_stp_ops = {
530 .init = port_stp_init,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000531};
532
533static struct dfl_feature_driver port_feature_drvs[] = {
534 {
David Brazdil0f672f62019-12-10 10:32:29 +0000535 .id_table = port_hdr_id_table,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000536 .ops = &port_hdr_ops,
537 },
538 {
David Brazdil0f672f62019-12-10 10:32:29 +0000539 .id_table = port_afu_id_table,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000540 .ops = &port_afu_ops,
541 },
542 {
David Brazdil0f672f62019-12-10 10:32:29 +0000543 .id_table = port_err_id_table,
544 .ops = &port_err_ops,
545 },
546 {
547 .id_table = port_stp_id_table,
548 .ops = &port_stp_ops,
549 },
550 {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000551 .ops = NULL,
552 }
553};
554
555static int afu_open(struct inode *inode, struct file *filp)
556{
557 struct platform_device *fdev = dfl_fpga_inode_to_feature_dev(inode);
558 struct dfl_feature_platform_data *pdata;
559 int ret;
560
561 pdata = dev_get_platdata(&fdev->dev);
562 if (WARN_ON(!pdata))
563 return -ENODEV;
564
565 ret = dfl_feature_dev_use_begin(pdata);
566 if (ret)
567 return ret;
568
569 dev_dbg(&fdev->dev, "Device File Open\n");
570 filp->private_data = fdev;
571
572 return 0;
573}
574
575static int afu_release(struct inode *inode, struct file *filp)
576{
577 struct platform_device *pdev = filp->private_data;
578 struct dfl_feature_platform_data *pdata;
579
580 dev_dbg(&pdev->dev, "Device File Release\n");
581
582 pdata = dev_get_platdata(&pdev->dev);
583
584 mutex_lock(&pdata->lock);
585 __port_reset(pdev);
586 afu_dma_region_destroy(pdata);
587 mutex_unlock(&pdata->lock);
588
589 dfl_feature_dev_use_end(pdata);
590
591 return 0;
592}
593
594static long afu_ioctl_check_extension(struct dfl_feature_platform_data *pdata,
595 unsigned long arg)
596{
597 /* No extension support for now */
598 return 0;
599}
600
601static long
602afu_ioctl_get_info(struct dfl_feature_platform_data *pdata, void __user *arg)
603{
604 struct dfl_fpga_port_info info;
605 struct dfl_afu *afu;
606 unsigned long minsz;
607
608 minsz = offsetofend(struct dfl_fpga_port_info, num_umsgs);
609
610 if (copy_from_user(&info, arg, minsz))
611 return -EFAULT;
612
613 if (info.argsz < minsz)
614 return -EINVAL;
615
616 mutex_lock(&pdata->lock);
617 afu = dfl_fpga_pdata_get_private(pdata);
618 info.flags = 0;
619 info.num_regions = afu->num_regions;
620 info.num_umsgs = afu->num_umsgs;
621 mutex_unlock(&pdata->lock);
622
623 if (copy_to_user(arg, &info, sizeof(info)))
624 return -EFAULT;
625
626 return 0;
627}
628
629static long afu_ioctl_get_region_info(struct dfl_feature_platform_data *pdata,
630 void __user *arg)
631{
632 struct dfl_fpga_port_region_info rinfo;
633 struct dfl_afu_mmio_region region;
634 unsigned long minsz;
635 long ret;
636
637 minsz = offsetofend(struct dfl_fpga_port_region_info, offset);
638
639 if (copy_from_user(&rinfo, arg, minsz))
640 return -EFAULT;
641
642 if (rinfo.argsz < minsz || rinfo.padding)
643 return -EINVAL;
644
645 ret = afu_mmio_region_get_by_index(pdata, rinfo.index, &region);
646 if (ret)
647 return ret;
648
649 rinfo.flags = region.flags;
650 rinfo.size = region.size;
651 rinfo.offset = region.offset;
652
653 if (copy_to_user(arg, &rinfo, sizeof(rinfo)))
654 return -EFAULT;
655
656 return 0;
657}
658
659static long
660afu_ioctl_dma_map(struct dfl_feature_platform_data *pdata, void __user *arg)
661{
662 struct dfl_fpga_port_dma_map map;
663 unsigned long minsz;
664 long ret;
665
666 minsz = offsetofend(struct dfl_fpga_port_dma_map, iova);
667
668 if (copy_from_user(&map, arg, minsz))
669 return -EFAULT;
670
671 if (map.argsz < minsz || map.flags)
672 return -EINVAL;
673
674 ret = afu_dma_map_region(pdata, map.user_addr, map.length, &map.iova);
675 if (ret)
676 return ret;
677
678 if (copy_to_user(arg, &map, sizeof(map))) {
679 afu_dma_unmap_region(pdata, map.iova);
680 return -EFAULT;
681 }
682
683 dev_dbg(&pdata->dev->dev, "dma map: ua=%llx, len=%llx, iova=%llx\n",
684 (unsigned long long)map.user_addr,
685 (unsigned long long)map.length,
686 (unsigned long long)map.iova);
687
688 return 0;
689}
690
691static long
692afu_ioctl_dma_unmap(struct dfl_feature_platform_data *pdata, void __user *arg)
693{
694 struct dfl_fpga_port_dma_unmap unmap;
695 unsigned long minsz;
696
697 minsz = offsetofend(struct dfl_fpga_port_dma_unmap, iova);
698
699 if (copy_from_user(&unmap, arg, minsz))
700 return -EFAULT;
701
702 if (unmap.argsz < minsz || unmap.flags)
703 return -EINVAL;
704
705 return afu_dma_unmap_region(pdata, unmap.iova);
706}
707
708static long afu_ioctl(struct file *filp, unsigned int cmd, unsigned long arg)
709{
710 struct platform_device *pdev = filp->private_data;
711 struct dfl_feature_platform_data *pdata;
712 struct dfl_feature *f;
713 long ret;
714
715 dev_dbg(&pdev->dev, "%s cmd 0x%x\n", __func__, cmd);
716
717 pdata = dev_get_platdata(&pdev->dev);
718
719 switch (cmd) {
720 case DFL_FPGA_GET_API_VERSION:
721 return DFL_FPGA_API_VERSION;
722 case DFL_FPGA_CHECK_EXTENSION:
723 return afu_ioctl_check_extension(pdata, arg);
724 case DFL_FPGA_PORT_GET_INFO:
725 return afu_ioctl_get_info(pdata, (void __user *)arg);
726 case DFL_FPGA_PORT_GET_REGION_INFO:
727 return afu_ioctl_get_region_info(pdata, (void __user *)arg);
728 case DFL_FPGA_PORT_DMA_MAP:
729 return afu_ioctl_dma_map(pdata, (void __user *)arg);
730 case DFL_FPGA_PORT_DMA_UNMAP:
731 return afu_ioctl_dma_unmap(pdata, (void __user *)arg);
732 default:
733 /*
734 * Let sub-feature's ioctl function to handle the cmd
735 * Sub-feature's ioctl returns -ENODEV when cmd is not
736 * handled in this sub feature, and returns 0 and other
737 * error code if cmd is handled.
738 */
739 dfl_fpga_dev_for_each_feature(pdata, f)
740 if (f->ops && f->ops->ioctl) {
741 ret = f->ops->ioctl(pdev, f, cmd, arg);
742 if (ret != -ENODEV)
743 return ret;
744 }
745 }
746
747 return -EINVAL;
748}
749
750static int afu_mmap(struct file *filp, struct vm_area_struct *vma)
751{
752 struct platform_device *pdev = filp->private_data;
753 struct dfl_feature_platform_data *pdata;
754 u64 size = vma->vm_end - vma->vm_start;
755 struct dfl_afu_mmio_region region;
756 u64 offset;
757 int ret;
758
759 if (!(vma->vm_flags & VM_SHARED))
760 return -EINVAL;
761
762 pdata = dev_get_platdata(&pdev->dev);
763
764 offset = vma->vm_pgoff << PAGE_SHIFT;
765 ret = afu_mmio_region_get_by_offset(pdata, offset, size, &region);
766 if (ret)
767 return ret;
768
769 if (!(region.flags & DFL_PORT_REGION_MMAP))
770 return -EINVAL;
771
772 if ((vma->vm_flags & VM_READ) && !(region.flags & DFL_PORT_REGION_READ))
773 return -EPERM;
774
775 if ((vma->vm_flags & VM_WRITE) &&
776 !(region.flags & DFL_PORT_REGION_WRITE))
777 return -EPERM;
778
779 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
780
781 return remap_pfn_range(vma, vma->vm_start,
782 (region.phys + (offset - region.offset)) >> PAGE_SHIFT,
783 size, vma->vm_page_prot);
784}
785
786static const struct file_operations afu_fops = {
787 .owner = THIS_MODULE,
788 .open = afu_open,
789 .release = afu_release,
790 .unlocked_ioctl = afu_ioctl,
791 .mmap = afu_mmap,
792};
793
794static int afu_dev_init(struct platform_device *pdev)
795{
796 struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
797 struct dfl_afu *afu;
798
799 afu = devm_kzalloc(&pdev->dev, sizeof(*afu), GFP_KERNEL);
800 if (!afu)
801 return -ENOMEM;
802
803 afu->pdata = pdata;
804
805 mutex_lock(&pdata->lock);
806 dfl_fpga_pdata_set_private(pdata, afu);
807 afu_mmio_region_init(pdata);
808 afu_dma_region_init(pdata);
809 mutex_unlock(&pdata->lock);
810
811 return 0;
812}
813
814static int afu_dev_destroy(struct platform_device *pdev)
815{
816 struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
817 struct dfl_afu *afu;
818
819 mutex_lock(&pdata->lock);
820 afu = dfl_fpga_pdata_get_private(pdata);
821 afu_mmio_region_destroy(pdata);
822 afu_dma_region_destroy(pdata);
823 dfl_fpga_pdata_set_private(pdata, NULL);
824 mutex_unlock(&pdata->lock);
825
826 return 0;
827}
828
829static int port_enable_set(struct platform_device *pdev, bool enable)
830{
831 struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
832 int ret = 0;
833
834 mutex_lock(&pdata->lock);
835 if (enable)
David Brazdil0f672f62019-12-10 10:32:29 +0000836 __afu_port_enable(pdev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000837 else
David Brazdil0f672f62019-12-10 10:32:29 +0000838 ret = __afu_port_disable(pdev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000839 mutex_unlock(&pdata->lock);
840
841 return ret;
842}
843
844static struct dfl_fpga_port_ops afu_port_ops = {
845 .name = DFL_FPGA_FEATURE_DEV_PORT,
846 .owner = THIS_MODULE,
847 .get_id = port_get_id,
848 .enable_set = port_enable_set,
849};
850
851static int afu_probe(struct platform_device *pdev)
852{
853 int ret;
854
855 dev_dbg(&pdev->dev, "%s\n", __func__);
856
857 ret = afu_dev_init(pdev);
858 if (ret)
859 goto exit;
860
861 ret = dfl_fpga_dev_feature_init(pdev, port_feature_drvs);
862 if (ret)
863 goto dev_destroy;
864
865 ret = dfl_fpga_dev_ops_register(pdev, &afu_fops, THIS_MODULE);
866 if (ret) {
867 dfl_fpga_dev_feature_uinit(pdev);
868 goto dev_destroy;
869 }
870
871 return 0;
872
873dev_destroy:
874 afu_dev_destroy(pdev);
875exit:
876 return ret;
877}
878
879static int afu_remove(struct platform_device *pdev)
880{
881 dev_dbg(&pdev->dev, "%s\n", __func__);
882
883 dfl_fpga_dev_ops_unregister(pdev);
884 dfl_fpga_dev_feature_uinit(pdev);
885 afu_dev_destroy(pdev);
886
887 return 0;
888}
889
David Brazdil0f672f62019-12-10 10:32:29 +0000890static const struct attribute_group *afu_dev_groups[] = {
891 &port_hdr_group,
892 &port_afu_group,
893 &port_err_group,
894 NULL
895};
896
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000897static struct platform_driver afu_driver = {
898 .driver = {
David Brazdil0f672f62019-12-10 10:32:29 +0000899 .name = DFL_FPGA_FEATURE_DEV_PORT,
900 .dev_groups = afu_dev_groups,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000901 },
902 .probe = afu_probe,
903 .remove = afu_remove,
904};
905
906static int __init afu_init(void)
907{
908 int ret;
909
910 dfl_fpga_port_ops_add(&afu_port_ops);
911
912 ret = platform_driver_register(&afu_driver);
913 if (ret)
914 dfl_fpga_port_ops_del(&afu_port_ops);
915
916 return ret;
917}
918
919static void __exit afu_exit(void)
920{
921 platform_driver_unregister(&afu_driver);
922
923 dfl_fpga_port_ops_del(&afu_port_ops);
924}
925
926module_init(afu_init);
927module_exit(afu_exit);
928
929MODULE_DESCRIPTION("FPGA Accelerated Function Unit driver");
930MODULE_AUTHOR("Intel Corporation");
931MODULE_LICENSE("GPL v2");
932MODULE_ALIAS("platform:dfl-port");