blob: 6fe64ff8ffa125df55a3b11323f9f15f73a2af29 [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001/* SPDX-License-Identifier: GPL-2.0 */
2#ifndef __MACH_IMX_CLK_H
3#define __MACH_IMX_CLK_H
4
5#include <linux/spinlock.h>
6#include <linux/clk-provider.h>
7
8extern spinlock_t imx_ccm_lock;
9
10void imx_check_clocks(struct clk *clks[], unsigned int count);
David Brazdil0f672f62019-12-10 10:32:29 +000011void imx_check_clk_hws(struct clk_hw *clks[], unsigned int count);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000012void imx_register_uart_clocks(struct clk ** const clks[]);
David Brazdil0f672f62019-12-10 10:32:29 +000013void imx_mmdc_mask_handshake(void __iomem *ccm_base, unsigned int chn);
14void imx_unregister_clocks(struct clk *clks[], unsigned int count);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000015
16extern void imx_cscmr1_fixup(u32 *val);
17
18enum imx_pllv1_type {
19 IMX_PLLV1_IMX1,
20 IMX_PLLV1_IMX21,
21 IMX_PLLV1_IMX25,
22 IMX_PLLV1_IMX27,
23 IMX_PLLV1_IMX31,
24 IMX_PLLV1_IMX35,
25};
26
David Brazdil0f672f62019-12-10 10:32:29 +000027enum imx_sccg_pll_type {
28 SCCG_PLL1,
29 SCCG_PLL2,
30};
31
32enum imx_pll14xx_type {
33 PLL_1416X,
34 PLL_1443X,
35};
36
37/* NOTE: Rate table should be kept sorted in descending order. */
38struct imx_pll14xx_rate_table {
39 unsigned int rate;
40 unsigned int pdiv;
41 unsigned int mdiv;
42 unsigned int sdiv;
43 unsigned int kdiv;
44};
45
46struct imx_pll14xx_clk {
47 enum imx_pll14xx_type type;
48 const struct imx_pll14xx_rate_table *rate_table;
49 int rate_count;
50 int flags;
51};
52
53#define imx_clk_cpu(name, parent_name, div, mux, pll, step) \
Olivier Deprez0e641232021-09-23 10:07:05 +020054 to_clk(imx_clk_hw_cpu(name, parent_name, div, mux, pll, step))
David Brazdil0f672f62019-12-10 10:32:29 +000055
56#define clk_register_gate2(dev, name, parent_name, flags, reg, bit_idx, \
57 cgr_val, clk_gate_flags, lock, share_count) \
Olivier Deprez0e641232021-09-23 10:07:05 +020058 to_clk(clk_hw_register_gate2(dev, name, parent_name, flags, reg, bit_idx, \
59 cgr_val, clk_gate_flags, lock, share_count))
David Brazdil0f672f62019-12-10 10:32:29 +000060
61#define imx_clk_pllv3(type, name, parent_name, base, div_mask) \
Olivier Deprez0e641232021-09-23 10:07:05 +020062 to_clk(imx_clk_hw_pllv3(type, name, parent_name, base, div_mask))
David Brazdil0f672f62019-12-10 10:32:29 +000063
64#define imx_clk_pfd(name, parent_name, reg, idx) \
Olivier Deprez0e641232021-09-23 10:07:05 +020065 to_clk(imx_clk_hw_pfd(name, parent_name, reg, idx))
David Brazdil0f672f62019-12-10 10:32:29 +000066
67#define imx_clk_gate_exclusive(name, parent, reg, shift, exclusive_mask) \
Olivier Deprez0e641232021-09-23 10:07:05 +020068 to_clk(imx_clk_hw_gate_exclusive(name, parent, reg, shift, exclusive_mask))
David Brazdil0f672f62019-12-10 10:32:29 +000069
70#define imx_clk_fixed_factor(name, parent, mult, div) \
Olivier Deprez0e641232021-09-23 10:07:05 +020071 to_clk(imx_clk_hw_fixed_factor(name, parent, mult, div))
David Brazdil0f672f62019-12-10 10:32:29 +000072
73#define imx_clk_divider2(name, parent, reg, shift, width) \
Olivier Deprez0e641232021-09-23 10:07:05 +020074 to_clk(imx_clk_hw_divider2(name, parent, reg, shift, width))
David Brazdil0f672f62019-12-10 10:32:29 +000075
76#define imx_clk_gate_dis(name, parent, reg, shift) \
Olivier Deprez0e641232021-09-23 10:07:05 +020077 to_clk(imx_clk_hw_gate_dis(name, parent, reg, shift))
David Brazdil0f672f62019-12-10 10:32:29 +000078
79#define imx_clk_gate2(name, parent, reg, shift) \
Olivier Deprez0e641232021-09-23 10:07:05 +020080 to_clk(imx_clk_hw_gate2(name, parent, reg, shift))
David Brazdil0f672f62019-12-10 10:32:29 +000081
82#define imx_clk_gate2_flags(name, parent, reg, shift, flags) \
Olivier Deprez0e641232021-09-23 10:07:05 +020083 to_clk(imx_clk_hw_gate2_flags(name, parent, reg, shift, flags))
David Brazdil0f672f62019-12-10 10:32:29 +000084
85#define imx_clk_gate2_shared2(name, parent, reg, shift, share_count) \
Olivier Deprez0e641232021-09-23 10:07:05 +020086 to_clk(imx_clk_hw_gate2_shared2(name, parent, reg, shift, share_count))
David Brazdil0f672f62019-12-10 10:32:29 +000087
88#define imx_clk_gate3(name, parent, reg, shift) \
Olivier Deprez0e641232021-09-23 10:07:05 +020089 to_clk(imx_clk_hw_gate3(name, parent, reg, shift))
David Brazdil0f672f62019-12-10 10:32:29 +000090
91#define imx_clk_gate4(name, parent, reg, shift) \
Olivier Deprez0e641232021-09-23 10:07:05 +020092 to_clk(imx_clk_hw_gate4(name, parent, reg, shift))
David Brazdil0f672f62019-12-10 10:32:29 +000093
94#define imx_clk_mux(name, reg, shift, width, parents, num_parents) \
Olivier Deprez0e641232021-09-23 10:07:05 +020095 to_clk(imx_clk_hw_mux(name, reg, shift, width, parents, num_parents))
David Brazdil0f672f62019-12-10 10:32:29 +000096
97struct clk *imx_clk_pll14xx(const char *name, const char *parent_name,
98 void __iomem *base, const struct imx_pll14xx_clk *pll_clk);
99
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000100struct clk *imx_clk_pllv1(enum imx_pllv1_type type, const char *name,
101 const char *parent, void __iomem *base);
102
103struct clk *imx_clk_pllv2(const char *name, const char *parent,
104 void __iomem *base);
105
David Brazdil0f672f62019-12-10 10:32:29 +0000106struct clk *imx_clk_frac_pll(const char *name, const char *parent_name,
107 void __iomem *base);
108
109struct clk *imx_clk_sccg_pll(const char *name,
110 const char * const *parent_names,
111 u8 num_parents,
112 u8 parent, u8 bypass1, u8 bypass2,
113 void __iomem *base,
114 unsigned long flags);
115
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000116enum imx_pllv3_type {
117 IMX_PLLV3_GENERIC,
118 IMX_PLLV3_SYS,
119 IMX_PLLV3_USB,
120 IMX_PLLV3_USB_VF610,
121 IMX_PLLV3_AV,
122 IMX_PLLV3_ENET,
123 IMX_PLLV3_ENET_IMX7,
124 IMX_PLLV3_SYS_VF610,
125 IMX_PLLV3_DDR_IMX7,
David Brazdil0f672f62019-12-10 10:32:29 +0000126 IMX_PLLV3_AV_IMX7,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000127};
128
David Brazdil0f672f62019-12-10 10:32:29 +0000129struct clk_hw *imx_clk_hw_pllv3(enum imx_pllv3_type type, const char *name,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000130 const char *parent_name, void __iomem *base, u32 div_mask);
131
David Brazdil0f672f62019-12-10 10:32:29 +0000132#define PLL_1416X_RATE(_rate, _m, _p, _s) \
133 { \
134 .rate = (_rate), \
135 .mdiv = (_m), \
136 .pdiv = (_p), \
137 .sdiv = (_s), \
138 }
139
140#define PLL_1443X_RATE(_rate, _m, _p, _s, _k) \
141 { \
142 .rate = (_rate), \
143 .mdiv = (_m), \
144 .pdiv = (_p), \
145 .sdiv = (_s), \
146 .kdiv = (_k), \
147 }
148
149struct clk_hw *imx_clk_pllv4(const char *name, const char *parent_name,
150 void __iomem *base);
151
152struct clk_hw *clk_hw_register_gate2(struct device *dev, const char *name,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000153 const char *parent_name, unsigned long flags,
154 void __iomem *reg, u8 bit_idx, u8 cgr_val,
155 u8 clk_gate_flags, spinlock_t *lock,
156 unsigned int *share_count);
157
158struct clk * imx_obtain_fixed_clock(
159 const char *name, unsigned long rate);
160
David Brazdil0f672f62019-12-10 10:32:29 +0000161struct clk_hw *imx_obtain_fixed_clock_hw(
162 const char *name, unsigned long rate);
163
164struct clk_hw *imx_obtain_fixed_clk_hw(struct device_node *np,
165 const char *name);
166
167struct clk_hw *imx_clk_hw_gate_exclusive(const char *name, const char *parent,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000168 void __iomem *reg, u8 shift, u32 exclusive_mask);
169
David Brazdil0f672f62019-12-10 10:32:29 +0000170struct clk_hw *imx_clk_hw_pfd(const char *name, const char *parent_name,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000171 void __iomem *reg, u8 idx);
172
David Brazdil0f672f62019-12-10 10:32:29 +0000173struct clk_hw *imx_clk_pfdv2(const char *name, const char *parent_name,
174 void __iomem *reg, u8 idx);
175
176struct clk_hw *imx_clk_hw_busy_divider(const char *name, const char *parent_name,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000177 void __iomem *reg, u8 shift, u8 width,
178 void __iomem *busy_reg, u8 busy_shift);
179
David Brazdil0f672f62019-12-10 10:32:29 +0000180struct clk_hw *imx_clk_hw_busy_mux(const char *name, void __iomem *reg, u8 shift,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000181 u8 width, void __iomem *busy_reg, u8 busy_shift,
David Brazdil0f672f62019-12-10 10:32:29 +0000182 const char * const *parent_names, int num_parents);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000183
David Brazdil0f672f62019-12-10 10:32:29 +0000184struct clk_hw *imx7ulp_clk_composite(const char *name,
185 const char * const *parent_names,
186 int num_parents, bool mux_present,
187 bool rate_present, bool gate_present,
188 void __iomem *reg);
189
190struct clk_hw *imx_clk_hw_fixup_divider(const char *name, const char *parent,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000191 void __iomem *reg, u8 shift, u8 width,
192 void (*fixup)(u32 *val));
193
David Brazdil0f672f62019-12-10 10:32:29 +0000194struct clk_hw *imx_clk_hw_fixup_mux(const char *name, void __iomem *reg,
195 u8 shift, u8 width, const char * const *parents,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000196 int num_parents, void (*fixup)(u32 *val));
197
Olivier Deprez0e641232021-09-23 10:07:05 +0200198static inline struct clk *to_clk(struct clk_hw *hw)
199{
200 if (IS_ERR_OR_NULL(hw))
201 return ERR_CAST(hw);
202 return hw->clk;
203}
204
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000205static inline struct clk *imx_clk_fixed(const char *name, int rate)
206{
207 return clk_register_fixed_rate(NULL, name, NULL, 0, rate);
208}
209
David Brazdil0f672f62019-12-10 10:32:29 +0000210static inline struct clk_hw *imx_clk_hw_fixed(const char *name, int rate)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000211{
David Brazdil0f672f62019-12-10 10:32:29 +0000212 return clk_hw_register_fixed_rate(NULL, name, NULL, 0, rate);
213}
214
215static inline struct clk_hw *imx_clk_hw_mux_ldb(const char *name, void __iomem *reg,
216 u8 shift, u8 width, const char * const *parents,
217 int num_parents)
218{
219 return clk_hw_register_mux(NULL, name, parents, num_parents,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000220 CLK_SET_RATE_NO_REPARENT | CLK_SET_RATE_PARENT, reg,
221 shift, width, CLK_MUX_READ_ONLY, &imx_ccm_lock);
222}
223
David Brazdil0f672f62019-12-10 10:32:29 +0000224static inline struct clk_hw *imx_clk_hw_fixed_factor(const char *name,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000225 const char *parent, unsigned int mult, unsigned int div)
226{
David Brazdil0f672f62019-12-10 10:32:29 +0000227 return clk_hw_register_fixed_factor(NULL, name, parent,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000228 CLK_SET_RATE_PARENT, mult, div);
229}
230
231static inline struct clk *imx_clk_divider(const char *name, const char *parent,
232 void __iomem *reg, u8 shift, u8 width)
233{
234 return clk_register_divider(NULL, name, parent, CLK_SET_RATE_PARENT,
235 reg, shift, width, 0, &imx_ccm_lock);
236}
237
David Brazdil0f672f62019-12-10 10:32:29 +0000238static inline struct clk_hw *imx_clk_hw_divider(const char *name,
239 const char *parent,
240 void __iomem *reg, u8 shift,
241 u8 width)
242{
243 return clk_hw_register_divider(NULL, name, parent, CLK_SET_RATE_PARENT,
244 reg, shift, width, 0, &imx_ccm_lock);
245}
246
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000247static inline struct clk *imx_clk_divider_flags(const char *name,
248 const char *parent, void __iomem *reg, u8 shift, u8 width,
249 unsigned long flags)
250{
251 return clk_register_divider(NULL, name, parent, flags,
252 reg, shift, width, 0, &imx_ccm_lock);
253}
254
David Brazdil0f672f62019-12-10 10:32:29 +0000255static inline struct clk_hw *imx_clk_hw_divider_flags(const char *name,
256 const char *parent,
257 void __iomem *reg, u8 shift,
258 u8 width, unsigned long flags)
259{
260 return clk_hw_register_divider(NULL, name, parent, flags,
261 reg, shift, width, 0, &imx_ccm_lock);
262}
263
264static inline struct clk_hw *imx_clk_hw_divider2(const char *name, const char *parent,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000265 void __iomem *reg, u8 shift, u8 width)
266{
David Brazdil0f672f62019-12-10 10:32:29 +0000267 return clk_hw_register_divider(NULL, name, parent,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000268 CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
269 reg, shift, width, 0, &imx_ccm_lock);
270}
271
David Brazdil0f672f62019-12-10 10:32:29 +0000272static inline struct clk *imx_clk_divider2_flags(const char *name,
273 const char *parent, void __iomem *reg, u8 shift, u8 width,
274 unsigned long flags)
275{
276 return clk_register_divider(NULL, name, parent,
277 flags | CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
278 reg, shift, width, 0, &imx_ccm_lock);
279}
280
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000281static inline struct clk *imx_clk_gate(const char *name, const char *parent,
282 void __iomem *reg, u8 shift)
283{
284 return clk_register_gate(NULL, name, parent, CLK_SET_RATE_PARENT, reg,
285 shift, 0, &imx_ccm_lock);
286}
287
David Brazdil0f672f62019-12-10 10:32:29 +0000288static inline struct clk_hw *imx_clk_hw_gate_flags(const char *name, const char *parent,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000289 void __iomem *reg, u8 shift, unsigned long flags)
290{
David Brazdil0f672f62019-12-10 10:32:29 +0000291 return clk_hw_register_gate(NULL, name, parent, flags | CLK_SET_RATE_PARENT, reg,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000292 shift, 0, &imx_ccm_lock);
293}
294
David Brazdil0f672f62019-12-10 10:32:29 +0000295static inline struct clk_hw *imx_clk_hw_gate(const char *name, const char *parent,
296 void __iomem *reg, u8 shift)
297{
298 return clk_hw_register_gate(NULL, name, parent, CLK_SET_RATE_PARENT, reg,
299 shift, 0, &imx_ccm_lock);
300}
301
302static inline struct clk_hw *imx_clk_hw_gate_dis(const char *name, const char *parent,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000303 void __iomem *reg, u8 shift)
304{
David Brazdil0f672f62019-12-10 10:32:29 +0000305 return clk_hw_register_gate(NULL, name, parent, CLK_SET_RATE_PARENT, reg,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000306 shift, CLK_GATE_SET_TO_DISABLE, &imx_ccm_lock);
307}
308
David Brazdil0f672f62019-12-10 10:32:29 +0000309static inline struct clk_hw *imx_clk_hw_gate_dis_flags(const char *name, const char *parent,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000310 void __iomem *reg, u8 shift, unsigned long flags)
311{
David Brazdil0f672f62019-12-10 10:32:29 +0000312 return clk_hw_register_gate(NULL, name, parent, flags | CLK_SET_RATE_PARENT, reg,
313 shift, CLK_GATE_SET_TO_DISABLE, &imx_ccm_lock);
314}
315
316static inline struct clk_hw *imx_clk_hw_gate2(const char *name, const char *parent,
317 void __iomem *reg, u8 shift)
318{
319 return clk_hw_register_gate2(NULL, name, parent, CLK_SET_RATE_PARENT, reg,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000320 shift, 0x3, 0, &imx_ccm_lock, NULL);
321}
322
David Brazdil0f672f62019-12-10 10:32:29 +0000323static inline struct clk_hw *imx_clk_hw_gate2_flags(const char *name, const char *parent,
324 void __iomem *reg, u8 shift, unsigned long flags)
325{
326 return clk_hw_register_gate2(NULL, name, parent, flags | CLK_SET_RATE_PARENT, reg,
327 shift, 0x3, 0, &imx_ccm_lock, NULL);
328}
329
330static inline struct clk_hw *imx_clk_hw_gate2_shared(const char *name,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000331 const char *parent, void __iomem *reg, u8 shift,
332 unsigned int *share_count)
333{
David Brazdil0f672f62019-12-10 10:32:29 +0000334 return clk_hw_register_gate2(NULL, name, parent, CLK_SET_RATE_PARENT, reg,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000335 shift, 0x3, 0, &imx_ccm_lock, share_count);
336}
337
David Brazdil0f672f62019-12-10 10:32:29 +0000338static inline struct clk_hw *imx_clk_hw_gate2_shared2(const char *name,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000339 const char *parent, void __iomem *reg, u8 shift,
340 unsigned int *share_count)
341{
David Brazdil0f672f62019-12-10 10:32:29 +0000342 return clk_hw_register_gate2(NULL, name, parent, CLK_SET_RATE_PARENT |
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000343 CLK_OPS_PARENT_ENABLE, reg, shift, 0x3, 0,
344 &imx_ccm_lock, share_count);
345}
346
347static inline struct clk *imx_clk_gate2_cgr(const char *name,
348 const char *parent, void __iomem *reg, u8 shift, u8 cgr_val)
349{
350 return clk_register_gate2(NULL, name, parent, CLK_SET_RATE_PARENT, reg,
351 shift, cgr_val, 0, &imx_ccm_lock, NULL);
352}
353
David Brazdil0f672f62019-12-10 10:32:29 +0000354static inline struct clk_hw *imx_clk_hw_gate3(const char *name, const char *parent,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000355 void __iomem *reg, u8 shift)
356{
David Brazdil0f672f62019-12-10 10:32:29 +0000357 return clk_hw_register_gate(NULL, name, parent,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000358 CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
359 reg, shift, 0, &imx_ccm_lock);
360}
361
David Brazdil0f672f62019-12-10 10:32:29 +0000362static inline struct clk *imx_clk_gate3_flags(const char *name,
363 const char *parent, void __iomem *reg, u8 shift,
364 unsigned long flags)
365{
366 return clk_register_gate(NULL, name, parent,
367 flags | CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
368 reg, shift, 0, &imx_ccm_lock);
369}
370
371static inline struct clk_hw *imx_clk_hw_gate4(const char *name, const char *parent,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000372 void __iomem *reg, u8 shift)
373{
David Brazdil0f672f62019-12-10 10:32:29 +0000374 return clk_hw_register_gate2(NULL, name, parent,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000375 CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
376 reg, shift, 0x3, 0, &imx_ccm_lock, NULL);
377}
378
David Brazdil0f672f62019-12-10 10:32:29 +0000379static inline struct clk *imx_clk_gate4_flags(const char *name,
380 const char *parent, void __iomem *reg, u8 shift,
381 unsigned long flags)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000382{
David Brazdil0f672f62019-12-10 10:32:29 +0000383 return clk_register_gate2(NULL, name, parent,
384 flags | CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
385 reg, shift, 0x3, 0, &imx_ccm_lock, NULL);
386}
387
388static inline struct clk_hw *imx_clk_hw_mux(const char *name, void __iomem *reg,
389 u8 shift, u8 width, const char * const *parents,
390 int num_parents)
391{
392 return clk_hw_register_mux(NULL, name, parents, num_parents,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000393 CLK_SET_RATE_NO_REPARENT, reg, shift,
394 width, 0, &imx_ccm_lock);
395}
396
397static inline struct clk *imx_clk_mux2(const char *name, void __iomem *reg,
David Brazdil0f672f62019-12-10 10:32:29 +0000398 u8 shift, u8 width, const char * const *parents,
399 int num_parents)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000400{
401 return clk_register_mux(NULL, name, parents, num_parents,
402 CLK_SET_RATE_NO_REPARENT | CLK_OPS_PARENT_ENABLE,
403 reg, shift, width, 0, &imx_ccm_lock);
404}
405
David Brazdil0f672f62019-12-10 10:32:29 +0000406static inline struct clk_hw *imx_clk_hw_mux2(const char *name, void __iomem *reg,
407 u8 shift, u8 width,
408 const char * const *parents,
409 int num_parents)
410{
411 return clk_hw_register_mux(NULL, name, parents, num_parents,
412 CLK_SET_RATE_NO_REPARENT |
413 CLK_OPS_PARENT_ENABLE,
414 reg, shift, width, 0, &imx_ccm_lock);
415}
416
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000417static inline struct clk *imx_clk_mux_flags(const char *name,
David Brazdil0f672f62019-12-10 10:32:29 +0000418 void __iomem *reg, u8 shift, u8 width,
419 const char * const *parents, int num_parents,
420 unsigned long flags)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000421{
422 return clk_register_mux(NULL, name, parents, num_parents,
423 flags | CLK_SET_RATE_NO_REPARENT, reg, shift, width, 0,
424 &imx_ccm_lock);
425}
426
David Brazdil0f672f62019-12-10 10:32:29 +0000427static inline struct clk *imx_clk_mux2_flags(const char *name,
428 void __iomem *reg, u8 shift, u8 width,
429 const char * const *parents,
430 int num_parents, unsigned long flags)
431{
432 return clk_register_mux(NULL, name, parents, num_parents,
433 flags | CLK_SET_RATE_NO_REPARENT | CLK_OPS_PARENT_ENABLE,
434 reg, shift, width, 0, &imx_ccm_lock);
435}
436
437static inline struct clk_hw *imx_clk_hw_mux_flags(const char *name,
438 void __iomem *reg, u8 shift,
439 u8 width,
440 const char * const *parents,
441 int num_parents,
442 unsigned long flags)
443{
444 return clk_hw_register_mux(NULL, name, parents, num_parents,
445 flags | CLK_SET_RATE_NO_REPARENT,
446 reg, shift, width, 0, &imx_ccm_lock);
447}
448
449struct clk_hw *imx_clk_hw_cpu(const char *name, const char *parent_name,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000450 struct clk *div, struct clk *mux, struct clk *pll,
451 struct clk *step);
452
David Brazdil0f672f62019-12-10 10:32:29 +0000453struct clk *imx8m_clk_composite_flags(const char *name,
454 const char * const *parent_names,
455 int num_parents, void __iomem *reg,
456 unsigned long flags);
457
458#define __imx8m_clk_composite(name, parent_names, reg, flags) \
459 imx8m_clk_composite_flags(name, parent_names, \
460 ARRAY_SIZE(parent_names), reg, \
461 flags | CLK_SET_RATE_NO_REPARENT | CLK_OPS_PARENT_ENABLE)
462
463#define imx8m_clk_composite(name, parent_names, reg) \
464 __imx8m_clk_composite(name, parent_names, reg, 0)
465
466#define imx8m_clk_composite_critical(name, parent_names, reg) \
467 __imx8m_clk_composite(name, parent_names, reg, CLK_IS_CRITICAL)
468
469struct clk_hw *imx_clk_divider_gate(const char *name, const char *parent_name,
470 unsigned long flags, void __iomem *reg, u8 shift, u8 width,
471 u8 clk_divider_flags, const struct clk_div_table *table,
472 spinlock_t *lock);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000473#endif