blob: 60c8dcb907a500d692fc72001734296f59f469af [file] [log] [blame]
David Brazdil0f672f62019-12-10 10:32:29 +00001// SPDX-License-Identifier: GPL-2.0-only
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002/******************************************************************************
3 * emulate.c
4 *
5 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
6 *
7 * Copyright (c) 2005 Keir Fraser
8 *
9 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
10 * privileged instructions:
11 *
12 * Copyright (C) 2006 Qumranet
13 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
14 *
15 * Avi Kivity <avi@qumranet.com>
16 * Yaniv Kamay <yaniv@qumranet.com>
17 *
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000018 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
19 */
20
21#include <linux/kvm_host.h>
22#include "kvm_cache_regs.h"
23#include <asm/kvm_emulate.h>
24#include <linux/stringify.h>
Olivier Deprez0e641232021-09-23 10:07:05 +020025#include <asm/fpu/api.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000026#include <asm/debugreg.h>
27#include <asm/nospec-branch.h>
28
29#include "x86.h"
30#include "tss.h"
31#include "mmu.h"
32#include "pmu.h"
33
34/*
35 * Operand types
36 */
37#define OpNone 0ull
38#define OpImplicit 1ull /* No generic decode */
39#define OpReg 2ull /* Register */
40#define OpMem 3ull /* Memory */
41#define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
42#define OpDI 5ull /* ES:DI/EDI/RDI */
43#define OpMem64 6ull /* Memory, 64-bit */
44#define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
45#define OpDX 8ull /* DX register */
46#define OpCL 9ull /* CL register (for shifts) */
47#define OpImmByte 10ull /* 8-bit sign extended immediate */
48#define OpOne 11ull /* Implied 1 */
49#define OpImm 12ull /* Sign extended up to 32-bit immediate */
50#define OpMem16 13ull /* Memory operand (16-bit). */
51#define OpMem32 14ull /* Memory operand (32-bit). */
52#define OpImmU 15ull /* Immediate operand, zero extended */
53#define OpSI 16ull /* SI/ESI/RSI */
54#define OpImmFAddr 17ull /* Immediate far address */
55#define OpMemFAddr 18ull /* Far address in memory */
56#define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
57#define OpES 20ull /* ES */
58#define OpCS 21ull /* CS */
59#define OpSS 22ull /* SS */
60#define OpDS 23ull /* DS */
61#define OpFS 24ull /* FS */
62#define OpGS 25ull /* GS */
63#define OpMem8 26ull /* 8-bit zero extended memory operand */
64#define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
65#define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
66#define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
67#define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
68
69#define OpBits 5 /* Width of operand field */
70#define OpMask ((1ull << OpBits) - 1)
71
72/*
73 * Opcode effective-address decode tables.
74 * Note that we only emulate instructions that have at least one memory
75 * operand (excluding implicit stack references). We assume that stack
76 * references and instruction fetches will never occur in special memory
77 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
78 * not be handled.
79 */
80
81/* Operand sizes: 8-bit operands or specified/overridden size. */
82#define ByteOp (1<<0) /* 8-bit operands. */
83/* Destination operand type. */
84#define DstShift 1
85#define ImplicitOps (OpImplicit << DstShift)
86#define DstReg (OpReg << DstShift)
87#define DstMem (OpMem << DstShift)
88#define DstAcc (OpAcc << DstShift)
89#define DstDI (OpDI << DstShift)
90#define DstMem64 (OpMem64 << DstShift)
91#define DstMem16 (OpMem16 << DstShift)
92#define DstImmUByte (OpImmUByte << DstShift)
93#define DstDX (OpDX << DstShift)
94#define DstAccLo (OpAccLo << DstShift)
95#define DstMask (OpMask << DstShift)
96/* Source operand type. */
97#define SrcShift 6
98#define SrcNone (OpNone << SrcShift)
99#define SrcReg (OpReg << SrcShift)
100#define SrcMem (OpMem << SrcShift)
101#define SrcMem16 (OpMem16 << SrcShift)
102#define SrcMem32 (OpMem32 << SrcShift)
103#define SrcImm (OpImm << SrcShift)
104#define SrcImmByte (OpImmByte << SrcShift)
105#define SrcOne (OpOne << SrcShift)
106#define SrcImmUByte (OpImmUByte << SrcShift)
107#define SrcImmU (OpImmU << SrcShift)
108#define SrcSI (OpSI << SrcShift)
109#define SrcXLat (OpXLat << SrcShift)
110#define SrcImmFAddr (OpImmFAddr << SrcShift)
111#define SrcMemFAddr (OpMemFAddr << SrcShift)
112#define SrcAcc (OpAcc << SrcShift)
113#define SrcImmU16 (OpImmU16 << SrcShift)
114#define SrcImm64 (OpImm64 << SrcShift)
115#define SrcDX (OpDX << SrcShift)
116#define SrcMem8 (OpMem8 << SrcShift)
117#define SrcAccHi (OpAccHi << SrcShift)
118#define SrcMask (OpMask << SrcShift)
119#define BitOp (1<<11)
120#define MemAbs (1<<12) /* Memory operand is absolute displacement */
121#define String (1<<13) /* String instruction (rep capable) */
122#define Stack (1<<14) /* Stack instruction (push/pop) */
123#define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
124#define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
125#define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
126#define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
127#define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
128#define Escape (5<<15) /* Escape to coprocessor instruction */
129#define InstrDual (6<<15) /* Alternate instruction decoding of mod == 3 */
130#define ModeDual (7<<15) /* Different instruction for 32/64 bit */
131#define Sse (1<<18) /* SSE Vector instruction */
132/* Generic ModRM decode. */
133#define ModRM (1<<19)
134/* Destination is only written; never read. */
135#define Mov (1<<20)
136/* Misc flags */
137#define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
138#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
139#define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
140#define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
141#define Undefined (1<<25) /* No Such Instruction */
142#define Lock (1<<26) /* lock prefix is allowed for the instruction */
143#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
144#define No64 (1<<28)
145#define PageTable (1 << 29) /* instruction used to write page table */
146#define NotImpl (1 << 30) /* instruction is not implemented */
147/* Source 2 operand type */
148#define Src2Shift (31)
149#define Src2None (OpNone << Src2Shift)
150#define Src2Mem (OpMem << Src2Shift)
151#define Src2CL (OpCL << Src2Shift)
152#define Src2ImmByte (OpImmByte << Src2Shift)
153#define Src2One (OpOne << Src2Shift)
154#define Src2Imm (OpImm << Src2Shift)
155#define Src2ES (OpES << Src2Shift)
156#define Src2CS (OpCS << Src2Shift)
157#define Src2SS (OpSS << Src2Shift)
158#define Src2DS (OpDS << Src2Shift)
159#define Src2FS (OpFS << Src2Shift)
160#define Src2GS (OpGS << Src2Shift)
161#define Src2Mask (OpMask << Src2Shift)
162#define Mmx ((u64)1 << 40) /* MMX Vector instruction */
163#define AlignMask ((u64)7 << 41)
164#define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
165#define Unaligned ((u64)2 << 41) /* Explicitly unaligned (e.g. MOVDQU) */
166#define Avx ((u64)3 << 41) /* Advanced Vector Extensions */
167#define Aligned16 ((u64)4 << 41) /* Aligned to 16 byte boundary (e.g. FXSAVE) */
168#define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
169#define NoWrite ((u64)1 << 45) /* No writeback */
170#define SrcWrite ((u64)1 << 46) /* Write back src operand */
171#define NoMod ((u64)1 << 47) /* Mod field is ignored */
172#define Intercept ((u64)1 << 48) /* Has valid intercept field */
173#define CheckPerm ((u64)1 << 49) /* Has valid check_perm field */
174#define PrivUD ((u64)1 << 51) /* #UD instead of #GP on CPL > 0 */
175#define NearBranch ((u64)1 << 52) /* Near branches */
176#define No16 ((u64)1 << 53) /* No 16 bit operand */
177#define IncSP ((u64)1 << 54) /* SP is incremented before ModRM calc */
178#define TwoMemOp ((u64)1 << 55) /* Instruction has two memory operand */
179
180#define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
181
182#define X2(x...) x, x
183#define X3(x...) X2(x), x
184#define X4(x...) X2(x), X2(x)
185#define X5(x...) X4(x), x
186#define X6(x...) X4(x), X2(x)
187#define X7(x...) X4(x), X3(x)
188#define X8(x...) X4(x), X4(x)
189#define X16(x...) X8(x), X8(x)
190
191#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
192#define FASTOP_SIZE 8
193
194/*
195 * fastop functions have a special calling convention:
196 *
197 * dst: rax (in/out)
198 * src: rdx (in/out)
199 * src2: rcx (in)
200 * flags: rflags (in/out)
201 * ex: rsi (in:fastop pointer, out:zero if exception)
202 *
203 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
204 * different operand sizes can be reached by calculation, rather than a jump
205 * table (which would be bigger than the code).
206 *
207 * fastop functions are declared as taking a never-defined fastop parameter,
208 * so they can't be called from C directly.
209 */
210
211struct fastop;
212
213struct opcode {
214 u64 flags : 56;
215 u64 intercept : 8;
216 union {
217 int (*execute)(struct x86_emulate_ctxt *ctxt);
218 const struct opcode *group;
219 const struct group_dual *gdual;
220 const struct gprefix *gprefix;
221 const struct escape *esc;
222 const struct instr_dual *idual;
223 const struct mode_dual *mdual;
224 void (*fastop)(struct fastop *fake);
225 } u;
226 int (*check_perm)(struct x86_emulate_ctxt *ctxt);
227};
228
229struct group_dual {
230 struct opcode mod012[8];
231 struct opcode mod3[8];
232};
233
234struct gprefix {
235 struct opcode pfx_no;
236 struct opcode pfx_66;
237 struct opcode pfx_f2;
238 struct opcode pfx_f3;
239};
240
241struct escape {
242 struct opcode op[8];
243 struct opcode high[64];
244};
245
246struct instr_dual {
247 struct opcode mod012;
248 struct opcode mod3;
249};
250
251struct mode_dual {
252 struct opcode mode32;
253 struct opcode mode64;
254};
255
256#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
257
258enum x86_transfer_type {
259 X86_TRANSFER_NONE,
260 X86_TRANSFER_CALL_JMP,
261 X86_TRANSFER_RET,
262 X86_TRANSFER_TASK_SWITCH,
263};
264
265static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
266{
267 if (!(ctxt->regs_valid & (1 << nr))) {
268 ctxt->regs_valid |= 1 << nr;
269 ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
270 }
271 return ctxt->_regs[nr];
272}
273
274static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
275{
276 ctxt->regs_valid |= 1 << nr;
277 ctxt->regs_dirty |= 1 << nr;
278 return &ctxt->_regs[nr];
279}
280
281static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
282{
283 reg_read(ctxt, nr);
284 return reg_write(ctxt, nr);
285}
286
287static void writeback_registers(struct x86_emulate_ctxt *ctxt)
288{
289 unsigned reg;
290
291 for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
292 ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
293}
294
295static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
296{
297 ctxt->regs_dirty = 0;
298 ctxt->regs_valid = 0;
299}
300
301/*
302 * These EFLAGS bits are restored from saved value during emulation, and
303 * any changes are written back to the saved value after emulation.
304 */
305#define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
306 X86_EFLAGS_PF|X86_EFLAGS_CF)
307
308#ifdef CONFIG_X86_64
309#define ON64(x) x
310#else
311#define ON64(x)
312#endif
313
314static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
315
David Brazdil0f672f62019-12-10 10:32:29 +0000316#define __FOP_FUNC(name) \
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000317 ".align " __stringify(FASTOP_SIZE) " \n\t" \
318 ".type " name ", @function \n\t" \
319 name ":\n\t"
320
David Brazdil0f672f62019-12-10 10:32:29 +0000321#define FOP_FUNC(name) \
322 __FOP_FUNC(#name)
323
324#define __FOP_RET(name) \
325 "ret \n\t" \
326 ".size " name ", .-" name "\n\t"
327
328#define FOP_RET(name) \
329 __FOP_RET(#name)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000330
331#define FOP_START(op) \
332 extern void em_##op(struct fastop *fake); \
333 asm(".pushsection .text, \"ax\" \n\t" \
334 ".global em_" #op " \n\t" \
David Brazdil0f672f62019-12-10 10:32:29 +0000335 ".align " __stringify(FASTOP_SIZE) " \n\t" \
336 "em_" #op ":\n\t"
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000337
338#define FOP_END \
339 ".popsection")
340
David Brazdil0f672f62019-12-10 10:32:29 +0000341#define __FOPNOP(name) \
342 __FOP_FUNC(name) \
343 __FOP_RET(name)
344
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000345#define FOPNOP() \
David Brazdil0f672f62019-12-10 10:32:29 +0000346 __FOPNOP(__stringify(__UNIQUE_ID(nop)))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000347
348#define FOP1E(op, dst) \
David Brazdil0f672f62019-12-10 10:32:29 +0000349 __FOP_FUNC(#op "_" #dst) \
350 "10: " #op " %" #dst " \n\t" \
351 __FOP_RET(#op "_" #dst)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000352
353#define FOP1EEX(op, dst) \
354 FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
355
356#define FASTOP1(op) \
357 FOP_START(op) \
358 FOP1E(op##b, al) \
359 FOP1E(op##w, ax) \
360 FOP1E(op##l, eax) \
361 ON64(FOP1E(op##q, rax)) \
362 FOP_END
363
364/* 1-operand, using src2 (for MUL/DIV r/m) */
365#define FASTOP1SRC2(op, name) \
366 FOP_START(name) \
367 FOP1E(op, cl) \
368 FOP1E(op, cx) \
369 FOP1E(op, ecx) \
370 ON64(FOP1E(op, rcx)) \
371 FOP_END
372
373/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
374#define FASTOP1SRC2EX(op, name) \
375 FOP_START(name) \
376 FOP1EEX(op, cl) \
377 FOP1EEX(op, cx) \
378 FOP1EEX(op, ecx) \
379 ON64(FOP1EEX(op, rcx)) \
380 FOP_END
381
382#define FOP2E(op, dst, src) \
David Brazdil0f672f62019-12-10 10:32:29 +0000383 __FOP_FUNC(#op "_" #dst "_" #src) \
384 #op " %" #src ", %" #dst " \n\t" \
385 __FOP_RET(#op "_" #dst "_" #src)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000386
387#define FASTOP2(op) \
388 FOP_START(op) \
389 FOP2E(op##b, al, dl) \
390 FOP2E(op##w, ax, dx) \
391 FOP2E(op##l, eax, edx) \
392 ON64(FOP2E(op##q, rax, rdx)) \
393 FOP_END
394
395/* 2 operand, word only */
396#define FASTOP2W(op) \
397 FOP_START(op) \
398 FOPNOP() \
399 FOP2E(op##w, ax, dx) \
400 FOP2E(op##l, eax, edx) \
401 ON64(FOP2E(op##q, rax, rdx)) \
402 FOP_END
403
404/* 2 operand, src is CL */
405#define FASTOP2CL(op) \
406 FOP_START(op) \
407 FOP2E(op##b, al, cl) \
408 FOP2E(op##w, ax, cl) \
409 FOP2E(op##l, eax, cl) \
410 ON64(FOP2E(op##q, rax, cl)) \
411 FOP_END
412
413/* 2 operand, src and dest are reversed */
414#define FASTOP2R(op, name) \
415 FOP_START(name) \
416 FOP2E(op##b, dl, al) \
417 FOP2E(op##w, dx, ax) \
418 FOP2E(op##l, edx, eax) \
419 ON64(FOP2E(op##q, rdx, rax)) \
420 FOP_END
421
422#define FOP3E(op, dst, src, src2) \
David Brazdil0f672f62019-12-10 10:32:29 +0000423 __FOP_FUNC(#op "_" #dst "_" #src "_" #src2) \
424 #op " %" #src2 ", %" #src ", %" #dst " \n\t"\
425 __FOP_RET(#op "_" #dst "_" #src "_" #src2)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000426
427/* 3-operand, word-only, src2=cl */
428#define FASTOP3WCL(op) \
429 FOP_START(op) \
430 FOPNOP() \
431 FOP3E(op##w, ax, dx, cl) \
432 FOP3E(op##l, eax, edx, cl) \
433 ON64(FOP3E(op##q, rax, rdx, cl)) \
434 FOP_END
435
436/* Special case for SETcc - 1 instruction per cc */
437#define FOP_SETCC(op) \
438 ".align 4 \n\t" \
439 ".type " #op ", @function \n\t" \
440 #op ": \n\t" \
441 #op " %al \n\t" \
David Brazdil0f672f62019-12-10 10:32:29 +0000442 __FOP_RET(#op)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000443
444asm(".pushsection .fixup, \"ax\"\n"
445 ".global kvm_fastop_exception \n"
446 "kvm_fastop_exception: xor %esi, %esi; ret\n"
447 ".popsection");
448
449FOP_START(setcc)
450FOP_SETCC(seto)
451FOP_SETCC(setno)
452FOP_SETCC(setc)
453FOP_SETCC(setnc)
454FOP_SETCC(setz)
455FOP_SETCC(setnz)
456FOP_SETCC(setbe)
457FOP_SETCC(setnbe)
458FOP_SETCC(sets)
459FOP_SETCC(setns)
460FOP_SETCC(setp)
461FOP_SETCC(setnp)
462FOP_SETCC(setl)
463FOP_SETCC(setnl)
464FOP_SETCC(setle)
465FOP_SETCC(setnle)
466FOP_END;
467
David Brazdil0f672f62019-12-10 10:32:29 +0000468FOP_START(salc)
469FOP_FUNC(salc)
470"pushf; sbb %al, %al; popf \n\t"
471FOP_RET(salc)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000472FOP_END;
473
474/*
475 * XXX: inoutclob user must know where the argument is being expanded.
David Brazdil0f672f62019-12-10 10:32:29 +0000476 * Relying on CONFIG_CC_HAS_ASM_GOTO would allow us to remove _fault.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000477 */
478#define asm_safe(insn, inoutclob...) \
479({ \
480 int _fault = 0; \
481 \
482 asm volatile("1:" insn "\n" \
483 "2:\n" \
484 ".pushsection .fixup, \"ax\"\n" \
485 "3: movl $1, %[_fault]\n" \
486 " jmp 2b\n" \
487 ".popsection\n" \
488 _ASM_EXTABLE(1b, 3b) \
489 : [_fault] "+qm"(_fault) inoutclob ); \
490 \
491 _fault ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE; \
492})
493
494static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
495 enum x86_intercept intercept,
496 enum x86_intercept_stage stage)
497{
498 struct x86_instruction_info info = {
499 .intercept = intercept,
500 .rep_prefix = ctxt->rep_prefix,
501 .modrm_mod = ctxt->modrm_mod,
502 .modrm_reg = ctxt->modrm_reg,
503 .modrm_rm = ctxt->modrm_rm,
504 .src_val = ctxt->src.val64,
505 .dst_val = ctxt->dst.val64,
506 .src_bytes = ctxt->src.bytes,
507 .dst_bytes = ctxt->dst.bytes,
508 .ad_bytes = ctxt->ad_bytes,
509 .next_rip = ctxt->eip,
510 };
511
512 return ctxt->ops->intercept(ctxt, &info, stage);
513}
514
515static void assign_masked(ulong *dest, ulong src, ulong mask)
516{
517 *dest = (*dest & ~mask) | (src & mask);
518}
519
520static void assign_register(unsigned long *reg, u64 val, int bytes)
521{
522 /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
523 switch (bytes) {
524 case 1:
525 *(u8 *)reg = (u8)val;
526 break;
527 case 2:
528 *(u16 *)reg = (u16)val;
529 break;
530 case 4:
531 *reg = (u32)val;
532 break; /* 64b: zero-extend */
533 case 8:
534 *reg = val;
535 break;
536 }
537}
538
539static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
540{
541 return (1UL << (ctxt->ad_bytes << 3)) - 1;
542}
543
544static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
545{
546 u16 sel;
547 struct desc_struct ss;
548
549 if (ctxt->mode == X86EMUL_MODE_PROT64)
550 return ~0UL;
551 ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
552 return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
553}
554
555static int stack_size(struct x86_emulate_ctxt *ctxt)
556{
557 return (__fls(stack_mask(ctxt)) + 1) >> 3;
558}
559
560/* Access/update address held in a register, based on addressing mode. */
561static inline unsigned long
562address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
563{
564 if (ctxt->ad_bytes == sizeof(unsigned long))
565 return reg;
566 else
567 return reg & ad_mask(ctxt);
568}
569
570static inline unsigned long
571register_address(struct x86_emulate_ctxt *ctxt, int reg)
572{
573 return address_mask(ctxt, reg_read(ctxt, reg));
574}
575
576static void masked_increment(ulong *reg, ulong mask, int inc)
577{
578 assign_masked(reg, *reg + inc, mask);
579}
580
581static inline void
582register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
583{
584 ulong *preg = reg_rmw(ctxt, reg);
585
586 assign_register(preg, *preg + inc, ctxt->ad_bytes);
587}
588
589static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
590{
591 masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
592}
593
594static u32 desc_limit_scaled(struct desc_struct *desc)
595{
596 u32 limit = get_desc_limit(desc);
597
598 return desc->g ? (limit << 12) | 0xfff : limit;
599}
600
601static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
602{
603 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
604 return 0;
605
606 return ctxt->ops->get_cached_segment_base(ctxt, seg);
607}
608
609static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
610 u32 error, bool valid)
611{
612 WARN_ON(vec > 0x1f);
613 ctxt->exception.vector = vec;
614 ctxt->exception.error_code = error;
615 ctxt->exception.error_code_valid = valid;
616 return X86EMUL_PROPAGATE_FAULT;
617}
618
619static int emulate_db(struct x86_emulate_ctxt *ctxt)
620{
621 return emulate_exception(ctxt, DB_VECTOR, 0, false);
622}
623
624static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
625{
626 return emulate_exception(ctxt, GP_VECTOR, err, true);
627}
628
629static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
630{
631 return emulate_exception(ctxt, SS_VECTOR, err, true);
632}
633
634static int emulate_ud(struct x86_emulate_ctxt *ctxt)
635{
636 return emulate_exception(ctxt, UD_VECTOR, 0, false);
637}
638
639static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
640{
641 return emulate_exception(ctxt, TS_VECTOR, err, true);
642}
643
644static int emulate_de(struct x86_emulate_ctxt *ctxt)
645{
646 return emulate_exception(ctxt, DE_VECTOR, 0, false);
647}
648
649static int emulate_nm(struct x86_emulate_ctxt *ctxt)
650{
651 return emulate_exception(ctxt, NM_VECTOR, 0, false);
652}
653
654static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
655{
656 u16 selector;
657 struct desc_struct desc;
658
659 ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
660 return selector;
661}
662
663static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
664 unsigned seg)
665{
666 u16 dummy;
667 u32 base3;
668 struct desc_struct desc;
669
670 ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
671 ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
672}
673
674/*
675 * x86 defines three classes of vector instructions: explicitly
676 * aligned, explicitly unaligned, and the rest, which change behaviour
677 * depending on whether they're AVX encoded or not.
678 *
679 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
680 * subject to the same check. FXSAVE and FXRSTOR are checked here too as their
681 * 512 bytes of data must be aligned to a 16 byte boundary.
682 */
683static unsigned insn_alignment(struct x86_emulate_ctxt *ctxt, unsigned size)
684{
685 u64 alignment = ctxt->d & AlignMask;
686
687 if (likely(size < 16))
688 return 1;
689
690 switch (alignment) {
691 case Unaligned:
692 case Avx:
693 return 1;
694 case Aligned16:
695 return 16;
696 case Aligned:
697 default:
698 return size;
699 }
700}
701
702static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
703 struct segmented_address addr,
704 unsigned *max_size, unsigned size,
705 bool write, bool fetch,
706 enum x86emul_mode mode, ulong *linear)
707{
708 struct desc_struct desc;
709 bool usable;
710 ulong la;
711 u32 lim;
712 u16 sel;
713 u8 va_bits;
714
715 la = seg_base(ctxt, addr.seg) + addr.ea;
716 *max_size = 0;
717 switch (mode) {
718 case X86EMUL_MODE_PROT64:
719 *linear = la;
720 va_bits = ctxt_virt_addr_bits(ctxt);
721 if (get_canonical(la, va_bits) != la)
722 goto bad;
723
724 *max_size = min_t(u64, ~0u, (1ull << va_bits) - la);
725 if (size > *max_size)
726 goto bad;
727 break;
728 default:
729 *linear = la = (u32)la;
730 usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
731 addr.seg);
732 if (!usable)
733 goto bad;
734 /* code segment in protected mode or read-only data segment */
735 if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
736 || !(desc.type & 2)) && write)
737 goto bad;
738 /* unreadable code segment */
739 if (!fetch && (desc.type & 8) && !(desc.type & 2))
740 goto bad;
741 lim = desc_limit_scaled(&desc);
742 if (!(desc.type & 8) && (desc.type & 4)) {
743 /* expand-down segment */
744 if (addr.ea <= lim)
745 goto bad;
746 lim = desc.d ? 0xffffffff : 0xffff;
747 }
748 if (addr.ea > lim)
749 goto bad;
750 if (lim == 0xffffffff)
751 *max_size = ~0u;
752 else {
753 *max_size = (u64)lim + 1 - addr.ea;
754 if (size > *max_size)
755 goto bad;
756 }
757 break;
758 }
759 if (la & (insn_alignment(ctxt, size) - 1))
760 return emulate_gp(ctxt, 0);
761 return X86EMUL_CONTINUE;
762bad:
763 if (addr.seg == VCPU_SREG_SS)
764 return emulate_ss(ctxt, 0);
765 else
766 return emulate_gp(ctxt, 0);
767}
768
769static int linearize(struct x86_emulate_ctxt *ctxt,
770 struct segmented_address addr,
771 unsigned size, bool write,
772 ulong *linear)
773{
774 unsigned max_size;
775 return __linearize(ctxt, addr, &max_size, size, write, false,
776 ctxt->mode, linear);
777}
778
779static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
780 enum x86emul_mode mode)
781{
782 ulong linear;
783 int rc;
784 unsigned max_size;
785 struct segmented_address addr = { .seg = VCPU_SREG_CS,
786 .ea = dst };
787
788 if (ctxt->op_bytes != sizeof(unsigned long))
789 addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
790 rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
791 if (rc == X86EMUL_CONTINUE)
792 ctxt->_eip = addr.ea;
793 return rc;
794}
795
796static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
797{
798 return assign_eip(ctxt, dst, ctxt->mode);
799}
800
801static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
802 const struct desc_struct *cs_desc)
803{
804 enum x86emul_mode mode = ctxt->mode;
805 int rc;
806
807#ifdef CONFIG_X86_64
808 if (ctxt->mode >= X86EMUL_MODE_PROT16) {
809 if (cs_desc->l) {
810 u64 efer = 0;
811
812 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
813 if (efer & EFER_LMA)
814 mode = X86EMUL_MODE_PROT64;
815 } else
816 mode = X86EMUL_MODE_PROT32; /* temporary value */
817 }
818#endif
819 if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
820 mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
821 rc = assign_eip(ctxt, dst, mode);
822 if (rc == X86EMUL_CONTINUE)
823 ctxt->mode = mode;
824 return rc;
825}
826
827static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
828{
829 return assign_eip_near(ctxt, ctxt->_eip + rel);
830}
831
832static int linear_read_system(struct x86_emulate_ctxt *ctxt, ulong linear,
833 void *data, unsigned size)
834{
835 return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, true);
836}
837
838static int linear_write_system(struct x86_emulate_ctxt *ctxt,
839 ulong linear, void *data,
840 unsigned int size)
841{
842 return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, true);
843}
844
845static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
846 struct segmented_address addr,
847 void *data,
848 unsigned size)
849{
850 int rc;
851 ulong linear;
852
853 rc = linearize(ctxt, addr, size, false, &linear);
854 if (rc != X86EMUL_CONTINUE)
855 return rc;
856 return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, false);
857}
858
859static int segmented_write_std(struct x86_emulate_ctxt *ctxt,
860 struct segmented_address addr,
861 void *data,
862 unsigned int size)
863{
864 int rc;
865 ulong linear;
866
867 rc = linearize(ctxt, addr, size, true, &linear);
868 if (rc != X86EMUL_CONTINUE)
869 return rc;
870 return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, false);
871}
872
873/*
874 * Prefetch the remaining bytes of the instruction without crossing page
875 * boundary if they are not in fetch_cache yet.
876 */
877static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
878{
879 int rc;
880 unsigned size, max_size;
881 unsigned long linear;
882 int cur_size = ctxt->fetch.end - ctxt->fetch.data;
883 struct segmented_address addr = { .seg = VCPU_SREG_CS,
884 .ea = ctxt->eip + cur_size };
885
886 /*
887 * We do not know exactly how many bytes will be needed, and
888 * __linearize is expensive, so fetch as much as possible. We
889 * just have to avoid going beyond the 15 byte limit, the end
890 * of the segment, or the end of the page.
891 *
892 * __linearize is called with size 0 so that it does not do any
893 * boundary check itself. Instead, we use max_size to check
894 * against op_size.
895 */
896 rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
897 &linear);
898 if (unlikely(rc != X86EMUL_CONTINUE))
899 return rc;
900
901 size = min_t(unsigned, 15UL ^ cur_size, max_size);
902 size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
903
904 /*
905 * One instruction can only straddle two pages,
906 * and one has been loaded at the beginning of
907 * x86_decode_insn. So, if not enough bytes
908 * still, we must have hit the 15-byte boundary.
909 */
910 if (unlikely(size < op_size))
911 return emulate_gp(ctxt, 0);
912
913 rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
914 size, &ctxt->exception);
915 if (unlikely(rc != X86EMUL_CONTINUE))
916 return rc;
917 ctxt->fetch.end += size;
918 return X86EMUL_CONTINUE;
919}
920
921static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
922 unsigned size)
923{
924 unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
925
926 if (unlikely(done_size < size))
927 return __do_insn_fetch_bytes(ctxt, size - done_size);
928 else
929 return X86EMUL_CONTINUE;
930}
931
932/* Fetch next part of the instruction being emulated. */
933#define insn_fetch(_type, _ctxt) \
934({ _type _x; \
935 \
936 rc = do_insn_fetch_bytes(_ctxt, sizeof(_type)); \
937 if (rc != X86EMUL_CONTINUE) \
938 goto done; \
939 ctxt->_eip += sizeof(_type); \
940 memcpy(&_x, ctxt->fetch.ptr, sizeof(_type)); \
941 ctxt->fetch.ptr += sizeof(_type); \
942 _x; \
943})
944
945#define insn_fetch_arr(_arr, _size, _ctxt) \
946({ \
947 rc = do_insn_fetch_bytes(_ctxt, _size); \
948 if (rc != X86EMUL_CONTINUE) \
949 goto done; \
950 ctxt->_eip += (_size); \
951 memcpy(_arr, ctxt->fetch.ptr, _size); \
952 ctxt->fetch.ptr += (_size); \
953})
954
955/*
956 * Given the 'reg' portion of a ModRM byte, and a register block, return a
957 * pointer into the block that addresses the relevant register.
958 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
959 */
960static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
961 int byteop)
962{
963 void *p;
964 int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
965
966 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
967 p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
968 else
969 p = reg_rmw(ctxt, modrm_reg);
970 return p;
971}
972
973static int read_descriptor(struct x86_emulate_ctxt *ctxt,
974 struct segmented_address addr,
975 u16 *size, unsigned long *address, int op_bytes)
976{
977 int rc;
978
979 if (op_bytes == 2)
980 op_bytes = 3;
981 *address = 0;
982 rc = segmented_read_std(ctxt, addr, size, 2);
983 if (rc != X86EMUL_CONTINUE)
984 return rc;
985 addr.ea += 2;
986 rc = segmented_read_std(ctxt, addr, address, op_bytes);
987 return rc;
988}
989
990FASTOP2(add);
991FASTOP2(or);
992FASTOP2(adc);
993FASTOP2(sbb);
994FASTOP2(and);
995FASTOP2(sub);
996FASTOP2(xor);
997FASTOP2(cmp);
998FASTOP2(test);
999
1000FASTOP1SRC2(mul, mul_ex);
1001FASTOP1SRC2(imul, imul_ex);
1002FASTOP1SRC2EX(div, div_ex);
1003FASTOP1SRC2EX(idiv, idiv_ex);
1004
1005FASTOP3WCL(shld);
1006FASTOP3WCL(shrd);
1007
1008FASTOP2W(imul);
1009
1010FASTOP1(not);
1011FASTOP1(neg);
1012FASTOP1(inc);
1013FASTOP1(dec);
1014
1015FASTOP2CL(rol);
1016FASTOP2CL(ror);
1017FASTOP2CL(rcl);
1018FASTOP2CL(rcr);
1019FASTOP2CL(shl);
1020FASTOP2CL(shr);
1021FASTOP2CL(sar);
1022
1023FASTOP2W(bsf);
1024FASTOP2W(bsr);
1025FASTOP2W(bt);
1026FASTOP2W(bts);
1027FASTOP2W(btr);
1028FASTOP2W(btc);
1029
1030FASTOP2(xadd);
1031
1032FASTOP2R(cmp, cmp_r);
1033
1034static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
1035{
1036 /* If src is zero, do not writeback, but update flags */
1037 if (ctxt->src.val == 0)
1038 ctxt->dst.type = OP_NONE;
1039 return fastop(ctxt, em_bsf);
1040}
1041
1042static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
1043{
1044 /* If src is zero, do not writeback, but update flags */
1045 if (ctxt->src.val == 0)
1046 ctxt->dst.type = OP_NONE;
1047 return fastop(ctxt, em_bsr);
1048}
1049
1050static __always_inline u8 test_cc(unsigned int condition, unsigned long flags)
1051{
1052 u8 rc;
1053 void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
1054
1055 flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
1056 asm("push %[flags]; popf; " CALL_NOSPEC
1057 : "=a"(rc) : [thunk_target]"r"(fop), [flags]"r"(flags));
1058 return rc;
1059}
1060
1061static void fetch_register_operand(struct operand *op)
1062{
1063 switch (op->bytes) {
1064 case 1:
1065 op->val = *(u8 *)op->addr.reg;
1066 break;
1067 case 2:
1068 op->val = *(u16 *)op->addr.reg;
1069 break;
1070 case 4:
1071 op->val = *(u32 *)op->addr.reg;
1072 break;
1073 case 8:
1074 op->val = *(u64 *)op->addr.reg;
1075 break;
1076 }
1077}
1078
Olivier Deprez0e641232021-09-23 10:07:05 +02001079static void emulator_get_fpu(void)
1080{
1081 fpregs_lock();
1082
1083 fpregs_assert_state_consistent();
1084 if (test_thread_flag(TIF_NEED_FPU_LOAD))
1085 switch_fpu_return();
1086}
1087
1088static void emulator_put_fpu(void)
1089{
1090 fpregs_unlock();
1091}
1092
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001093static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
1094{
Olivier Deprez0e641232021-09-23 10:07:05 +02001095 emulator_get_fpu();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001096 switch (reg) {
1097 case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
1098 case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
1099 case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
1100 case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
1101 case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
1102 case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
1103 case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
1104 case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
1105#ifdef CONFIG_X86_64
1106 case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
1107 case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
1108 case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
1109 case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
1110 case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
1111 case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
1112 case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
1113 case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
1114#endif
1115 default: BUG();
1116 }
Olivier Deprez0e641232021-09-23 10:07:05 +02001117 emulator_put_fpu();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001118}
1119
1120static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
1121 int reg)
1122{
Olivier Deprez0e641232021-09-23 10:07:05 +02001123 emulator_get_fpu();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001124 switch (reg) {
1125 case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
1126 case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
1127 case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
1128 case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
1129 case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
1130 case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
1131 case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
1132 case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
1133#ifdef CONFIG_X86_64
1134 case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
1135 case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
1136 case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
1137 case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
1138 case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
1139 case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
1140 case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
1141 case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
1142#endif
1143 default: BUG();
1144 }
Olivier Deprez0e641232021-09-23 10:07:05 +02001145 emulator_put_fpu();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001146}
1147
1148static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
1149{
Olivier Deprez0e641232021-09-23 10:07:05 +02001150 emulator_get_fpu();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001151 switch (reg) {
1152 case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
1153 case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
1154 case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
1155 case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
1156 case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
1157 case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
1158 case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
1159 case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
1160 default: BUG();
1161 }
Olivier Deprez0e641232021-09-23 10:07:05 +02001162 emulator_put_fpu();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001163}
1164
1165static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
1166{
Olivier Deprez0e641232021-09-23 10:07:05 +02001167 emulator_get_fpu();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001168 switch (reg) {
1169 case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
1170 case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
1171 case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
1172 case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
1173 case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
1174 case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
1175 case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
1176 case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
1177 default: BUG();
1178 }
Olivier Deprez0e641232021-09-23 10:07:05 +02001179 emulator_put_fpu();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001180}
1181
1182static int em_fninit(struct x86_emulate_ctxt *ctxt)
1183{
1184 if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1185 return emulate_nm(ctxt);
1186
Olivier Deprez0e641232021-09-23 10:07:05 +02001187 emulator_get_fpu();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001188 asm volatile("fninit");
Olivier Deprez0e641232021-09-23 10:07:05 +02001189 emulator_put_fpu();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001190 return X86EMUL_CONTINUE;
1191}
1192
1193static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
1194{
1195 u16 fcw;
1196
1197 if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1198 return emulate_nm(ctxt);
1199
Olivier Deprez0e641232021-09-23 10:07:05 +02001200 emulator_get_fpu();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001201 asm volatile("fnstcw %0": "+m"(fcw));
Olivier Deprez0e641232021-09-23 10:07:05 +02001202 emulator_put_fpu();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001203
1204 ctxt->dst.val = fcw;
1205
1206 return X86EMUL_CONTINUE;
1207}
1208
1209static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
1210{
1211 u16 fsw;
1212
1213 if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1214 return emulate_nm(ctxt);
1215
Olivier Deprez0e641232021-09-23 10:07:05 +02001216 emulator_get_fpu();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001217 asm volatile("fnstsw %0": "+m"(fsw));
Olivier Deprez0e641232021-09-23 10:07:05 +02001218 emulator_put_fpu();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001219
1220 ctxt->dst.val = fsw;
1221
1222 return X86EMUL_CONTINUE;
1223}
1224
1225static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1226 struct operand *op)
1227{
1228 unsigned reg = ctxt->modrm_reg;
1229
1230 if (!(ctxt->d & ModRM))
1231 reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
1232
1233 if (ctxt->d & Sse) {
1234 op->type = OP_XMM;
1235 op->bytes = 16;
1236 op->addr.xmm = reg;
1237 read_sse_reg(ctxt, &op->vec_val, reg);
1238 return;
1239 }
1240 if (ctxt->d & Mmx) {
1241 reg &= 7;
1242 op->type = OP_MM;
1243 op->bytes = 8;
1244 op->addr.mm = reg;
1245 return;
1246 }
1247
1248 op->type = OP_REG;
1249 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1250 op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
1251
1252 fetch_register_operand(op);
1253 op->orig_val = op->val;
1254}
1255
1256static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
1257{
1258 if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
1259 ctxt->modrm_seg = VCPU_SREG_SS;
1260}
1261
1262static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1263 struct operand *op)
1264{
1265 u8 sib;
1266 int index_reg, base_reg, scale;
1267 int rc = X86EMUL_CONTINUE;
1268 ulong modrm_ea = 0;
1269
1270 ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
1271 index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
1272 base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1273
1274 ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
1275 ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
1276 ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
1277 ctxt->modrm_seg = VCPU_SREG_DS;
1278
1279 if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1280 op->type = OP_REG;
1281 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1282 op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1283 ctxt->d & ByteOp);
1284 if (ctxt->d & Sse) {
1285 op->type = OP_XMM;
1286 op->bytes = 16;
1287 op->addr.xmm = ctxt->modrm_rm;
1288 read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
1289 return rc;
1290 }
1291 if (ctxt->d & Mmx) {
1292 op->type = OP_MM;
1293 op->bytes = 8;
1294 op->addr.mm = ctxt->modrm_rm & 7;
1295 return rc;
1296 }
1297 fetch_register_operand(op);
1298 return rc;
1299 }
1300
1301 op->type = OP_MEM;
1302
1303 if (ctxt->ad_bytes == 2) {
1304 unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
1305 unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
1306 unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
1307 unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1308
1309 /* 16-bit ModR/M decode. */
1310 switch (ctxt->modrm_mod) {
1311 case 0:
1312 if (ctxt->modrm_rm == 6)
1313 modrm_ea += insn_fetch(u16, ctxt);
1314 break;
1315 case 1:
1316 modrm_ea += insn_fetch(s8, ctxt);
1317 break;
1318 case 2:
1319 modrm_ea += insn_fetch(u16, ctxt);
1320 break;
1321 }
1322 switch (ctxt->modrm_rm) {
1323 case 0:
1324 modrm_ea += bx + si;
1325 break;
1326 case 1:
1327 modrm_ea += bx + di;
1328 break;
1329 case 2:
1330 modrm_ea += bp + si;
1331 break;
1332 case 3:
1333 modrm_ea += bp + di;
1334 break;
1335 case 4:
1336 modrm_ea += si;
1337 break;
1338 case 5:
1339 modrm_ea += di;
1340 break;
1341 case 6:
1342 if (ctxt->modrm_mod != 0)
1343 modrm_ea += bp;
1344 break;
1345 case 7:
1346 modrm_ea += bx;
1347 break;
1348 }
1349 if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
1350 (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
1351 ctxt->modrm_seg = VCPU_SREG_SS;
1352 modrm_ea = (u16)modrm_ea;
1353 } else {
1354 /* 32/64-bit ModR/M decode. */
1355 if ((ctxt->modrm_rm & 7) == 4) {
1356 sib = insn_fetch(u8, ctxt);
1357 index_reg |= (sib >> 3) & 7;
1358 base_reg |= sib & 7;
1359 scale = sib >> 6;
1360
1361 if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1362 modrm_ea += insn_fetch(s32, ctxt);
1363 else {
1364 modrm_ea += reg_read(ctxt, base_reg);
1365 adjust_modrm_seg(ctxt, base_reg);
1366 /* Increment ESP on POP [ESP] */
1367 if ((ctxt->d & IncSP) &&
1368 base_reg == VCPU_REGS_RSP)
1369 modrm_ea += ctxt->op_bytes;
1370 }
1371 if (index_reg != 4)
1372 modrm_ea += reg_read(ctxt, index_reg) << scale;
1373 } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1374 modrm_ea += insn_fetch(s32, ctxt);
1375 if (ctxt->mode == X86EMUL_MODE_PROT64)
1376 ctxt->rip_relative = 1;
1377 } else {
1378 base_reg = ctxt->modrm_rm;
1379 modrm_ea += reg_read(ctxt, base_reg);
1380 adjust_modrm_seg(ctxt, base_reg);
1381 }
1382 switch (ctxt->modrm_mod) {
1383 case 1:
1384 modrm_ea += insn_fetch(s8, ctxt);
1385 break;
1386 case 2:
1387 modrm_ea += insn_fetch(s32, ctxt);
1388 break;
1389 }
1390 }
1391 op->addr.mem.ea = modrm_ea;
1392 if (ctxt->ad_bytes != 8)
1393 ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
1394
1395done:
1396 return rc;
1397}
1398
1399static int decode_abs(struct x86_emulate_ctxt *ctxt,
1400 struct operand *op)
1401{
1402 int rc = X86EMUL_CONTINUE;
1403
1404 op->type = OP_MEM;
1405 switch (ctxt->ad_bytes) {
1406 case 2:
1407 op->addr.mem.ea = insn_fetch(u16, ctxt);
1408 break;
1409 case 4:
1410 op->addr.mem.ea = insn_fetch(u32, ctxt);
1411 break;
1412 case 8:
1413 op->addr.mem.ea = insn_fetch(u64, ctxt);
1414 break;
1415 }
1416done:
1417 return rc;
1418}
1419
1420static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1421{
1422 long sv = 0, mask;
1423
1424 if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1425 mask = ~((long)ctxt->dst.bytes * 8 - 1);
1426
1427 if (ctxt->src.bytes == 2)
1428 sv = (s16)ctxt->src.val & (s16)mask;
1429 else if (ctxt->src.bytes == 4)
1430 sv = (s32)ctxt->src.val & (s32)mask;
1431 else
1432 sv = (s64)ctxt->src.val & (s64)mask;
1433
1434 ctxt->dst.addr.mem.ea = address_mask(ctxt,
1435 ctxt->dst.addr.mem.ea + (sv >> 3));
1436 }
1437
1438 /* only subword offset */
1439 ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1440}
1441
1442static int read_emulated(struct x86_emulate_ctxt *ctxt,
1443 unsigned long addr, void *dest, unsigned size)
1444{
1445 int rc;
1446 struct read_cache *mc = &ctxt->mem_read;
1447
1448 if (mc->pos < mc->end)
1449 goto read_cached;
1450
1451 WARN_ON((mc->end + size) >= sizeof(mc->data));
1452
1453 rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
1454 &ctxt->exception);
1455 if (rc != X86EMUL_CONTINUE)
1456 return rc;
1457
1458 mc->end += size;
1459
1460read_cached:
1461 memcpy(dest, mc->data + mc->pos, size);
1462 mc->pos += size;
1463 return X86EMUL_CONTINUE;
1464}
1465
1466static int segmented_read(struct x86_emulate_ctxt *ctxt,
1467 struct segmented_address addr,
1468 void *data,
1469 unsigned size)
1470{
1471 int rc;
1472 ulong linear;
1473
1474 rc = linearize(ctxt, addr, size, false, &linear);
1475 if (rc != X86EMUL_CONTINUE)
1476 return rc;
1477 return read_emulated(ctxt, linear, data, size);
1478}
1479
1480static int segmented_write(struct x86_emulate_ctxt *ctxt,
1481 struct segmented_address addr,
1482 const void *data,
1483 unsigned size)
1484{
1485 int rc;
1486 ulong linear;
1487
1488 rc = linearize(ctxt, addr, size, true, &linear);
1489 if (rc != X86EMUL_CONTINUE)
1490 return rc;
1491 return ctxt->ops->write_emulated(ctxt, linear, data, size,
1492 &ctxt->exception);
1493}
1494
1495static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
1496 struct segmented_address addr,
1497 const void *orig_data, const void *data,
1498 unsigned size)
1499{
1500 int rc;
1501 ulong linear;
1502
1503 rc = linearize(ctxt, addr, size, true, &linear);
1504 if (rc != X86EMUL_CONTINUE)
1505 return rc;
1506 return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
1507 size, &ctxt->exception);
1508}
1509
1510static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
1511 unsigned int size, unsigned short port,
1512 void *dest)
1513{
1514 struct read_cache *rc = &ctxt->io_read;
1515
1516 if (rc->pos == rc->end) { /* refill pio read ahead */
1517 unsigned int in_page, n;
1518 unsigned int count = ctxt->rep_prefix ?
1519 address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1520 in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
1521 offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
1522 PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1523 n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
1524 if (n == 0)
1525 n = 1;
1526 rc->pos = rc->end = 0;
1527 if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1528 return 0;
1529 rc->end = n * size;
1530 }
1531
1532 if (ctxt->rep_prefix && (ctxt->d & String) &&
1533 !(ctxt->eflags & X86_EFLAGS_DF)) {
1534 ctxt->dst.data = rc->data + rc->pos;
1535 ctxt->dst.type = OP_MEM_STR;
1536 ctxt->dst.count = (rc->end - rc->pos) / size;
1537 rc->pos = rc->end;
1538 } else {
1539 memcpy(dest, rc->data + rc->pos, size);
1540 rc->pos += size;
1541 }
1542 return 1;
1543}
1544
1545static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
1546 u16 index, struct desc_struct *desc)
1547{
1548 struct desc_ptr dt;
1549 ulong addr;
1550
1551 ctxt->ops->get_idt(ctxt, &dt);
1552
1553 if (dt.size < index * 8 + 7)
1554 return emulate_gp(ctxt, index << 3 | 0x2);
1555
1556 addr = dt.address + index * 8;
David Brazdil0f672f62019-12-10 10:32:29 +00001557 return linear_read_system(ctxt, addr, desc, sizeof(*desc));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001558}
1559
1560static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1561 u16 selector, struct desc_ptr *dt)
1562{
1563 const struct x86_emulate_ops *ops = ctxt->ops;
1564 u32 base3 = 0;
1565
1566 if (selector & 1 << 2) {
1567 struct desc_struct desc;
1568 u16 sel;
1569
David Brazdil0f672f62019-12-10 10:32:29 +00001570 memset(dt, 0, sizeof(*dt));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001571 if (!ops->get_segment(ctxt, &sel, &desc, &base3,
1572 VCPU_SREG_LDTR))
1573 return;
1574
1575 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1576 dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
1577 } else
1578 ops->get_gdt(ctxt, dt);
1579}
1580
1581static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
1582 u16 selector, ulong *desc_addr_p)
1583{
1584 struct desc_ptr dt;
1585 u16 index = selector >> 3;
1586 ulong addr;
1587
1588 get_descriptor_table_ptr(ctxt, selector, &dt);
1589
1590 if (dt.size < index * 8 + 7)
1591 return emulate_gp(ctxt, selector & 0xfffc);
1592
1593 addr = dt.address + index * 8;
1594
1595#ifdef CONFIG_X86_64
1596 if (addr >> 32 != 0) {
1597 u64 efer = 0;
1598
1599 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
1600 if (!(efer & EFER_LMA))
1601 addr &= (u32)-1;
1602 }
1603#endif
1604
1605 *desc_addr_p = addr;
1606 return X86EMUL_CONTINUE;
1607}
1608
1609/* allowed just for 8 bytes segments */
1610static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1611 u16 selector, struct desc_struct *desc,
1612 ulong *desc_addr_p)
1613{
1614 int rc;
1615
1616 rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
1617 if (rc != X86EMUL_CONTINUE)
1618 return rc;
1619
1620 return linear_read_system(ctxt, *desc_addr_p, desc, sizeof(*desc));
1621}
1622
1623/* allowed just for 8 bytes segments */
1624static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1625 u16 selector, struct desc_struct *desc)
1626{
1627 int rc;
1628 ulong addr;
1629
1630 rc = get_descriptor_ptr(ctxt, selector, &addr);
1631 if (rc != X86EMUL_CONTINUE)
1632 return rc;
1633
David Brazdil0f672f62019-12-10 10:32:29 +00001634 return linear_write_system(ctxt, addr, desc, sizeof(*desc));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001635}
1636
1637static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1638 u16 selector, int seg, u8 cpl,
1639 enum x86_transfer_type transfer,
1640 struct desc_struct *desc)
1641{
1642 struct desc_struct seg_desc, old_desc;
1643 u8 dpl, rpl;
1644 unsigned err_vec = GP_VECTOR;
1645 u32 err_code = 0;
1646 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1647 ulong desc_addr;
1648 int ret;
1649 u16 dummy;
1650 u32 base3 = 0;
1651
David Brazdil0f672f62019-12-10 10:32:29 +00001652 memset(&seg_desc, 0, sizeof(seg_desc));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001653
1654 if (ctxt->mode == X86EMUL_MODE_REAL) {
1655 /* set real mode segment descriptor (keep limit etc. for
1656 * unreal mode) */
1657 ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1658 set_desc_base(&seg_desc, selector << 4);
1659 goto load;
1660 } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
1661 /* VM86 needs a clean new segment descriptor */
1662 set_desc_base(&seg_desc, selector << 4);
1663 set_desc_limit(&seg_desc, 0xffff);
1664 seg_desc.type = 3;
1665 seg_desc.p = 1;
1666 seg_desc.s = 1;
1667 seg_desc.dpl = 3;
1668 goto load;
1669 }
1670
1671 rpl = selector & 3;
1672
1673 /* TR should be in GDT only */
1674 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1675 goto exception;
1676
1677 /* NULL selector is not valid for TR, CS and (except for long mode) SS */
1678 if (null_selector) {
1679 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_TR)
1680 goto exception;
1681
1682 if (seg == VCPU_SREG_SS) {
1683 if (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl)
1684 goto exception;
1685
1686 /*
1687 * ctxt->ops->set_segment expects the CPL to be in
1688 * SS.DPL, so fake an expand-up 32-bit data segment.
1689 */
1690 seg_desc.type = 3;
1691 seg_desc.p = 1;
1692 seg_desc.s = 1;
1693 seg_desc.dpl = cpl;
1694 seg_desc.d = 1;
1695 seg_desc.g = 1;
1696 }
1697
1698 /* Skip all following checks */
1699 goto load;
1700 }
1701
1702 ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1703 if (ret != X86EMUL_CONTINUE)
1704 return ret;
1705
1706 err_code = selector & 0xfffc;
1707 err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
1708 GP_VECTOR;
1709
1710 /* can't load system descriptor into segment selector */
1711 if (seg <= VCPU_SREG_GS && !seg_desc.s) {
1712 if (transfer == X86_TRANSFER_CALL_JMP)
1713 return X86EMUL_UNHANDLEABLE;
1714 goto exception;
1715 }
1716
1717 if (!seg_desc.p) {
1718 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1719 goto exception;
1720 }
1721
1722 dpl = seg_desc.dpl;
1723
1724 switch (seg) {
1725 case VCPU_SREG_SS:
1726 /*
1727 * segment is not a writable data segment or segment
1728 * selector's RPL != CPL or segment selector's RPL != CPL
1729 */
1730 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1731 goto exception;
1732 break;
1733 case VCPU_SREG_CS:
1734 if (!(seg_desc.type & 8))
1735 goto exception;
1736
1737 if (seg_desc.type & 4) {
1738 /* conforming */
1739 if (dpl > cpl)
1740 goto exception;
1741 } else {
1742 /* nonconforming */
1743 if (rpl > cpl || dpl != cpl)
1744 goto exception;
1745 }
1746 /* in long-mode d/b must be clear if l is set */
1747 if (seg_desc.d && seg_desc.l) {
1748 u64 efer = 0;
1749
1750 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
1751 if (efer & EFER_LMA)
1752 goto exception;
1753 }
1754
1755 /* CS(RPL) <- CPL */
1756 selector = (selector & 0xfffc) | cpl;
1757 break;
1758 case VCPU_SREG_TR:
1759 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1760 goto exception;
1761 old_desc = seg_desc;
1762 seg_desc.type |= 2; /* busy */
1763 ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
1764 sizeof(seg_desc), &ctxt->exception);
1765 if (ret != X86EMUL_CONTINUE)
1766 return ret;
1767 break;
1768 case VCPU_SREG_LDTR:
1769 if (seg_desc.s || seg_desc.type != 2)
1770 goto exception;
1771 break;
1772 default: /* DS, ES, FS, or GS */
1773 /*
1774 * segment is not a data or readable code segment or
1775 * ((segment is a data or nonconforming code segment)
1776 * and (both RPL and CPL > DPL))
1777 */
1778 if ((seg_desc.type & 0xa) == 0x8 ||
1779 (((seg_desc.type & 0xc) != 0xc) &&
1780 (rpl > dpl && cpl > dpl)))
1781 goto exception;
1782 break;
1783 }
1784
1785 if (seg_desc.s) {
1786 /* mark segment as accessed */
1787 if (!(seg_desc.type & 1)) {
1788 seg_desc.type |= 1;
1789 ret = write_segment_descriptor(ctxt, selector,
1790 &seg_desc);
1791 if (ret != X86EMUL_CONTINUE)
1792 return ret;
1793 }
1794 } else if (ctxt->mode == X86EMUL_MODE_PROT64) {
1795 ret = linear_read_system(ctxt, desc_addr+8, &base3, sizeof(base3));
1796 if (ret != X86EMUL_CONTINUE)
1797 return ret;
1798 if (emul_is_noncanonical_address(get_desc_base(&seg_desc) |
1799 ((u64)base3 << 32), ctxt))
1800 return emulate_gp(ctxt, 0);
1801 }
1802load:
1803 ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1804 if (desc)
1805 *desc = seg_desc;
1806 return X86EMUL_CONTINUE;
1807exception:
1808 return emulate_exception(ctxt, err_vec, err_code, true);
1809}
1810
1811static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1812 u16 selector, int seg)
1813{
1814 u8 cpl = ctxt->ops->cpl(ctxt);
1815
1816 /*
1817 * None of MOV, POP and LSS can load a NULL selector in CPL=3, but
1818 * they can load it at CPL<3 (Intel's manual says only LSS can,
1819 * but it's wrong).
1820 *
1821 * However, the Intel manual says that putting IST=1/DPL=3 in
1822 * an interrupt gate will result in SS=3 (the AMD manual instead
1823 * says it doesn't), so allow SS=3 in __load_segment_descriptor
1824 * and only forbid it here.
1825 */
1826 if (seg == VCPU_SREG_SS && selector == 3 &&
1827 ctxt->mode == X86EMUL_MODE_PROT64)
1828 return emulate_exception(ctxt, GP_VECTOR, 0, true);
1829
1830 return __load_segment_descriptor(ctxt, selector, seg, cpl,
1831 X86_TRANSFER_NONE, NULL);
1832}
1833
1834static void write_register_operand(struct operand *op)
1835{
1836 return assign_register(op->addr.reg, op->val, op->bytes);
1837}
1838
1839static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1840{
1841 switch (op->type) {
1842 case OP_REG:
1843 write_register_operand(op);
1844 break;
1845 case OP_MEM:
1846 if (ctxt->lock_prefix)
1847 return segmented_cmpxchg(ctxt,
1848 op->addr.mem,
1849 &op->orig_val,
1850 &op->val,
1851 op->bytes);
1852 else
1853 return segmented_write(ctxt,
1854 op->addr.mem,
1855 &op->val,
1856 op->bytes);
1857 break;
1858 case OP_MEM_STR:
1859 return segmented_write(ctxt,
1860 op->addr.mem,
1861 op->data,
1862 op->bytes * op->count);
1863 break;
1864 case OP_XMM:
1865 write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
1866 break;
1867 case OP_MM:
1868 write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
1869 break;
1870 case OP_NONE:
1871 /* no writeback */
1872 break;
1873 default:
1874 break;
1875 }
1876 return X86EMUL_CONTINUE;
1877}
1878
1879static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1880{
1881 struct segmented_address addr;
1882
1883 rsp_increment(ctxt, -bytes);
1884 addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1885 addr.seg = VCPU_SREG_SS;
1886
1887 return segmented_write(ctxt, addr, data, bytes);
1888}
1889
1890static int em_push(struct x86_emulate_ctxt *ctxt)
1891{
1892 /* Disable writeback. */
1893 ctxt->dst.type = OP_NONE;
1894 return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1895}
1896
1897static int emulate_pop(struct x86_emulate_ctxt *ctxt,
1898 void *dest, int len)
1899{
1900 int rc;
1901 struct segmented_address addr;
1902
1903 addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1904 addr.seg = VCPU_SREG_SS;
1905 rc = segmented_read(ctxt, addr, dest, len);
1906 if (rc != X86EMUL_CONTINUE)
1907 return rc;
1908
1909 rsp_increment(ctxt, len);
1910 return rc;
1911}
1912
1913static int em_pop(struct x86_emulate_ctxt *ctxt)
1914{
1915 return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1916}
1917
1918static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1919 void *dest, int len)
1920{
1921 int rc;
1922 unsigned long val, change_mask;
1923 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
1924 int cpl = ctxt->ops->cpl(ctxt);
1925
1926 rc = emulate_pop(ctxt, &val, len);
1927 if (rc != X86EMUL_CONTINUE)
1928 return rc;
1929
1930 change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
1931 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
1932 X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
1933 X86_EFLAGS_AC | X86_EFLAGS_ID;
1934
1935 switch(ctxt->mode) {
1936 case X86EMUL_MODE_PROT64:
1937 case X86EMUL_MODE_PROT32:
1938 case X86EMUL_MODE_PROT16:
1939 if (cpl == 0)
1940 change_mask |= X86_EFLAGS_IOPL;
1941 if (cpl <= iopl)
1942 change_mask |= X86_EFLAGS_IF;
1943 break;
1944 case X86EMUL_MODE_VM86:
1945 if (iopl < 3)
1946 return emulate_gp(ctxt, 0);
1947 change_mask |= X86_EFLAGS_IF;
1948 break;
1949 default: /* real mode */
1950 change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
1951 break;
1952 }
1953
1954 *(unsigned long *)dest =
1955 (ctxt->eflags & ~change_mask) | (val & change_mask);
1956
1957 return rc;
1958}
1959
1960static int em_popf(struct x86_emulate_ctxt *ctxt)
1961{
1962 ctxt->dst.type = OP_REG;
1963 ctxt->dst.addr.reg = &ctxt->eflags;
1964 ctxt->dst.bytes = ctxt->op_bytes;
1965 return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1966}
1967
1968static int em_enter(struct x86_emulate_ctxt *ctxt)
1969{
1970 int rc;
1971 unsigned frame_size = ctxt->src.val;
1972 unsigned nesting_level = ctxt->src2.val & 31;
1973 ulong rbp;
1974
1975 if (nesting_level)
1976 return X86EMUL_UNHANDLEABLE;
1977
1978 rbp = reg_read(ctxt, VCPU_REGS_RBP);
1979 rc = push(ctxt, &rbp, stack_size(ctxt));
1980 if (rc != X86EMUL_CONTINUE)
1981 return rc;
1982 assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
1983 stack_mask(ctxt));
1984 assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
1985 reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
1986 stack_mask(ctxt));
1987 return X86EMUL_CONTINUE;
1988}
1989
1990static int em_leave(struct x86_emulate_ctxt *ctxt)
1991{
1992 assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
1993 stack_mask(ctxt));
1994 return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
1995}
1996
1997static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1998{
1999 int seg = ctxt->src2.val;
2000
2001 ctxt->src.val = get_segment_selector(ctxt, seg);
2002 if (ctxt->op_bytes == 4) {
2003 rsp_increment(ctxt, -2);
2004 ctxt->op_bytes = 2;
2005 }
2006
2007 return em_push(ctxt);
2008}
2009
2010static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
2011{
2012 int seg = ctxt->src2.val;
2013 unsigned long selector;
2014 int rc;
2015
2016 rc = emulate_pop(ctxt, &selector, 2);
2017 if (rc != X86EMUL_CONTINUE)
2018 return rc;
2019
2020 if (ctxt->modrm_reg == VCPU_SREG_SS)
2021 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
2022 if (ctxt->op_bytes > 2)
2023 rsp_increment(ctxt, ctxt->op_bytes - 2);
2024
2025 rc = load_segment_descriptor(ctxt, (u16)selector, seg);
2026 return rc;
2027}
2028
2029static int em_pusha(struct x86_emulate_ctxt *ctxt)
2030{
2031 unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
2032 int rc = X86EMUL_CONTINUE;
2033 int reg = VCPU_REGS_RAX;
2034
2035 while (reg <= VCPU_REGS_RDI) {
2036 (reg == VCPU_REGS_RSP) ?
2037 (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
2038
2039 rc = em_push(ctxt);
2040 if (rc != X86EMUL_CONTINUE)
2041 return rc;
2042
2043 ++reg;
2044 }
2045
2046 return rc;
2047}
2048
2049static int em_pushf(struct x86_emulate_ctxt *ctxt)
2050{
2051 ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
2052 return em_push(ctxt);
2053}
2054
2055static int em_popa(struct x86_emulate_ctxt *ctxt)
2056{
2057 int rc = X86EMUL_CONTINUE;
2058 int reg = VCPU_REGS_RDI;
2059 u32 val;
2060
2061 while (reg >= VCPU_REGS_RAX) {
2062 if (reg == VCPU_REGS_RSP) {
2063 rsp_increment(ctxt, ctxt->op_bytes);
2064 --reg;
2065 }
2066
2067 rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
2068 if (rc != X86EMUL_CONTINUE)
2069 break;
2070 assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
2071 --reg;
2072 }
2073 return rc;
2074}
2075
2076static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
2077{
2078 const struct x86_emulate_ops *ops = ctxt->ops;
2079 int rc;
2080 struct desc_ptr dt;
2081 gva_t cs_addr;
2082 gva_t eip_addr;
2083 u16 cs, eip;
2084
2085 /* TODO: Add limit checks */
2086 ctxt->src.val = ctxt->eflags;
2087 rc = em_push(ctxt);
2088 if (rc != X86EMUL_CONTINUE)
2089 return rc;
2090
2091 ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
2092
2093 ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
2094 rc = em_push(ctxt);
2095 if (rc != X86EMUL_CONTINUE)
2096 return rc;
2097
2098 ctxt->src.val = ctxt->_eip;
2099 rc = em_push(ctxt);
2100 if (rc != X86EMUL_CONTINUE)
2101 return rc;
2102
2103 ops->get_idt(ctxt, &dt);
2104
2105 eip_addr = dt.address + (irq << 2);
2106 cs_addr = dt.address + (irq << 2) + 2;
2107
2108 rc = linear_read_system(ctxt, cs_addr, &cs, 2);
2109 if (rc != X86EMUL_CONTINUE)
2110 return rc;
2111
2112 rc = linear_read_system(ctxt, eip_addr, &eip, 2);
2113 if (rc != X86EMUL_CONTINUE)
2114 return rc;
2115
2116 rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
2117 if (rc != X86EMUL_CONTINUE)
2118 return rc;
2119
2120 ctxt->_eip = eip;
2121
2122 return rc;
2123}
2124
2125int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
2126{
2127 int rc;
2128
2129 invalidate_registers(ctxt);
2130 rc = __emulate_int_real(ctxt, irq);
2131 if (rc == X86EMUL_CONTINUE)
2132 writeback_registers(ctxt);
2133 return rc;
2134}
2135
2136static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
2137{
2138 switch(ctxt->mode) {
2139 case X86EMUL_MODE_REAL:
2140 return __emulate_int_real(ctxt, irq);
2141 case X86EMUL_MODE_VM86:
2142 case X86EMUL_MODE_PROT16:
2143 case X86EMUL_MODE_PROT32:
2144 case X86EMUL_MODE_PROT64:
2145 default:
2146 /* Protected mode interrupts unimplemented yet */
2147 return X86EMUL_UNHANDLEABLE;
2148 }
2149}
2150
2151static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
2152{
2153 int rc = X86EMUL_CONTINUE;
2154 unsigned long temp_eip = 0;
2155 unsigned long temp_eflags = 0;
2156 unsigned long cs = 0;
2157 unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
2158 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
2159 X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
2160 X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
2161 X86_EFLAGS_AC | X86_EFLAGS_ID |
2162 X86_EFLAGS_FIXED;
2163 unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
2164 X86_EFLAGS_VIP;
2165
2166 /* TODO: Add stack limit check */
2167
2168 rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
2169
2170 if (rc != X86EMUL_CONTINUE)
2171 return rc;
2172
2173 if (temp_eip & ~0xffff)
2174 return emulate_gp(ctxt, 0);
2175
2176 rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2177
2178 if (rc != X86EMUL_CONTINUE)
2179 return rc;
2180
2181 rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
2182
2183 if (rc != X86EMUL_CONTINUE)
2184 return rc;
2185
2186 rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2187
2188 if (rc != X86EMUL_CONTINUE)
2189 return rc;
2190
2191 ctxt->_eip = temp_eip;
2192
2193 if (ctxt->op_bytes == 4)
2194 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2195 else if (ctxt->op_bytes == 2) {
2196 ctxt->eflags &= ~0xffff;
2197 ctxt->eflags |= temp_eflags;
2198 }
2199
2200 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
2201 ctxt->eflags |= X86_EFLAGS_FIXED;
2202 ctxt->ops->set_nmi_mask(ctxt, false);
2203
2204 return rc;
2205}
2206
2207static int em_iret(struct x86_emulate_ctxt *ctxt)
2208{
2209 switch(ctxt->mode) {
2210 case X86EMUL_MODE_REAL:
2211 return emulate_iret_real(ctxt);
2212 case X86EMUL_MODE_VM86:
2213 case X86EMUL_MODE_PROT16:
2214 case X86EMUL_MODE_PROT32:
2215 case X86EMUL_MODE_PROT64:
2216 default:
2217 /* iret from protected mode unimplemented yet */
2218 return X86EMUL_UNHANDLEABLE;
2219 }
2220}
2221
2222static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
2223{
2224 int rc;
2225 unsigned short sel;
2226 struct desc_struct new_desc;
2227 u8 cpl = ctxt->ops->cpl(ctxt);
2228
2229 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2230
2231 rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
2232 X86_TRANSFER_CALL_JMP,
2233 &new_desc);
2234 if (rc != X86EMUL_CONTINUE)
2235 return rc;
2236
2237 rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
2238 /* Error handling is not implemented. */
2239 if (rc != X86EMUL_CONTINUE)
2240 return X86EMUL_UNHANDLEABLE;
2241
2242 return rc;
2243}
2244
2245static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
2246{
2247 return assign_eip_near(ctxt, ctxt->src.val);
2248}
2249
2250static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
2251{
2252 int rc;
2253 long int old_eip;
2254
2255 old_eip = ctxt->_eip;
2256 rc = assign_eip_near(ctxt, ctxt->src.val);
2257 if (rc != X86EMUL_CONTINUE)
2258 return rc;
2259 ctxt->src.val = old_eip;
2260 rc = em_push(ctxt);
2261 return rc;
2262}
2263
2264static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2265{
2266 u64 old = ctxt->dst.orig_val64;
2267
2268 if (ctxt->dst.bytes == 16)
2269 return X86EMUL_UNHANDLEABLE;
2270
2271 if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
2272 ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
2273 *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
2274 *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2275 ctxt->eflags &= ~X86_EFLAGS_ZF;
2276 } else {
2277 ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
2278 (u32) reg_read(ctxt, VCPU_REGS_RBX);
2279
2280 ctxt->eflags |= X86_EFLAGS_ZF;
2281 }
2282 return X86EMUL_CONTINUE;
2283}
2284
2285static int em_ret(struct x86_emulate_ctxt *ctxt)
2286{
2287 int rc;
2288 unsigned long eip;
2289
2290 rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2291 if (rc != X86EMUL_CONTINUE)
2292 return rc;
2293
2294 return assign_eip_near(ctxt, eip);
2295}
2296
2297static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2298{
2299 int rc;
2300 unsigned long eip, cs;
2301 int cpl = ctxt->ops->cpl(ctxt);
2302 struct desc_struct new_desc;
2303
2304 rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2305 if (rc != X86EMUL_CONTINUE)
2306 return rc;
2307 rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2308 if (rc != X86EMUL_CONTINUE)
2309 return rc;
2310 /* Outer-privilege level return is not implemented */
2311 if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
2312 return X86EMUL_UNHANDLEABLE;
2313 rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
2314 X86_TRANSFER_RET,
2315 &new_desc);
2316 if (rc != X86EMUL_CONTINUE)
2317 return rc;
2318 rc = assign_eip_far(ctxt, eip, &new_desc);
2319 /* Error handling is not implemented. */
2320 if (rc != X86EMUL_CONTINUE)
2321 return X86EMUL_UNHANDLEABLE;
2322
2323 return rc;
2324}
2325
2326static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
2327{
2328 int rc;
2329
2330 rc = em_ret_far(ctxt);
2331 if (rc != X86EMUL_CONTINUE)
2332 return rc;
2333 rsp_increment(ctxt, ctxt->src.val);
2334 return X86EMUL_CONTINUE;
2335}
2336
2337static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
2338{
2339 /* Save real source value, then compare EAX against destination. */
2340 ctxt->dst.orig_val = ctxt->dst.val;
2341 ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
2342 ctxt->src.orig_val = ctxt->src.val;
2343 ctxt->src.val = ctxt->dst.orig_val;
2344 fastop(ctxt, em_cmp);
2345
2346 if (ctxt->eflags & X86_EFLAGS_ZF) {
2347 /* Success: write back to memory; no update of EAX */
2348 ctxt->src.type = OP_NONE;
2349 ctxt->dst.val = ctxt->src.orig_val;
2350 } else {
2351 /* Failure: write the value we saw to EAX. */
2352 ctxt->src.type = OP_REG;
2353 ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2354 ctxt->src.val = ctxt->dst.orig_val;
2355 /* Create write-cycle to dest by writing the same value */
2356 ctxt->dst.val = ctxt->dst.orig_val;
2357 }
2358 return X86EMUL_CONTINUE;
2359}
2360
2361static int em_lseg(struct x86_emulate_ctxt *ctxt)
2362{
2363 int seg = ctxt->src2.val;
2364 unsigned short sel;
2365 int rc;
2366
2367 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2368
2369 rc = load_segment_descriptor(ctxt, sel, seg);
2370 if (rc != X86EMUL_CONTINUE)
2371 return rc;
2372
2373 ctxt->dst.val = ctxt->src.val;
2374 return rc;
2375}
2376
2377static int emulator_has_longmode(struct x86_emulate_ctxt *ctxt)
2378{
David Brazdil0f672f62019-12-10 10:32:29 +00002379#ifdef CONFIG_X86_64
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002380 u32 eax, ebx, ecx, edx;
2381
2382 eax = 0x80000001;
2383 ecx = 0;
2384 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
2385 return edx & bit(X86_FEATURE_LM);
David Brazdil0f672f62019-12-10 10:32:29 +00002386#else
2387 return false;
2388#endif
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002389}
2390
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002391static void rsm_set_desc_flags(struct desc_struct *desc, u32 flags)
2392{
2393 desc->g = (flags >> 23) & 1;
2394 desc->d = (flags >> 22) & 1;
2395 desc->l = (flags >> 21) & 1;
2396 desc->avl = (flags >> 20) & 1;
2397 desc->p = (flags >> 15) & 1;
2398 desc->dpl = (flags >> 13) & 3;
2399 desc->s = (flags >> 12) & 1;
2400 desc->type = (flags >> 8) & 15;
2401}
2402
David Brazdil0f672f62019-12-10 10:32:29 +00002403static int rsm_load_seg_32(struct x86_emulate_ctxt *ctxt, const char *smstate,
2404 int n)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002405{
2406 struct desc_struct desc;
2407 int offset;
2408 u16 selector;
2409
David Brazdil0f672f62019-12-10 10:32:29 +00002410 selector = GET_SMSTATE(u32, smstate, 0x7fa8 + n * 4);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002411
2412 if (n < 3)
2413 offset = 0x7f84 + n * 12;
2414 else
2415 offset = 0x7f2c + (n - 3) * 12;
2416
David Brazdil0f672f62019-12-10 10:32:29 +00002417 set_desc_base(&desc, GET_SMSTATE(u32, smstate, offset + 8));
2418 set_desc_limit(&desc, GET_SMSTATE(u32, smstate, offset + 4));
2419 rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, offset));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002420 ctxt->ops->set_segment(ctxt, selector, &desc, 0, n);
2421 return X86EMUL_CONTINUE;
2422}
2423
David Brazdil0f672f62019-12-10 10:32:29 +00002424#ifdef CONFIG_X86_64
2425static int rsm_load_seg_64(struct x86_emulate_ctxt *ctxt, const char *smstate,
2426 int n)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002427{
2428 struct desc_struct desc;
2429 int offset;
2430 u16 selector;
2431 u32 base3;
2432
2433 offset = 0x7e00 + n * 16;
2434
David Brazdil0f672f62019-12-10 10:32:29 +00002435 selector = GET_SMSTATE(u16, smstate, offset);
2436 rsm_set_desc_flags(&desc, GET_SMSTATE(u16, smstate, offset + 2) << 8);
2437 set_desc_limit(&desc, GET_SMSTATE(u32, smstate, offset + 4));
2438 set_desc_base(&desc, GET_SMSTATE(u32, smstate, offset + 8));
2439 base3 = GET_SMSTATE(u32, smstate, offset + 12);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002440
2441 ctxt->ops->set_segment(ctxt, selector, &desc, base3, n);
2442 return X86EMUL_CONTINUE;
2443}
David Brazdil0f672f62019-12-10 10:32:29 +00002444#endif
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002445
2446static int rsm_enter_protected_mode(struct x86_emulate_ctxt *ctxt,
2447 u64 cr0, u64 cr3, u64 cr4)
2448{
2449 int bad;
2450 u64 pcid;
2451
2452 /* In order to later set CR4.PCIDE, CR3[11:0] must be zero. */
2453 pcid = 0;
2454 if (cr4 & X86_CR4_PCIDE) {
2455 pcid = cr3 & 0xfff;
2456 cr3 &= ~0xfff;
2457 }
2458
2459 bad = ctxt->ops->set_cr(ctxt, 3, cr3);
2460 if (bad)
2461 return X86EMUL_UNHANDLEABLE;
2462
2463 /*
2464 * First enable PAE, long mode needs it before CR0.PG = 1 is set.
2465 * Then enable protected mode. However, PCID cannot be enabled
2466 * if EFER.LMA=0, so set it separately.
2467 */
2468 bad = ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
2469 if (bad)
2470 return X86EMUL_UNHANDLEABLE;
2471
2472 bad = ctxt->ops->set_cr(ctxt, 0, cr0);
2473 if (bad)
2474 return X86EMUL_UNHANDLEABLE;
2475
2476 if (cr4 & X86_CR4_PCIDE) {
2477 bad = ctxt->ops->set_cr(ctxt, 4, cr4);
2478 if (bad)
2479 return X86EMUL_UNHANDLEABLE;
2480 if (pcid) {
2481 bad = ctxt->ops->set_cr(ctxt, 3, cr3 | pcid);
2482 if (bad)
2483 return X86EMUL_UNHANDLEABLE;
2484 }
2485
2486 }
2487
2488 return X86EMUL_CONTINUE;
2489}
2490
David Brazdil0f672f62019-12-10 10:32:29 +00002491static int rsm_load_state_32(struct x86_emulate_ctxt *ctxt,
2492 const char *smstate)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002493{
2494 struct desc_struct desc;
2495 struct desc_ptr dt;
2496 u16 selector;
2497 u32 val, cr0, cr3, cr4;
2498 int i;
2499
David Brazdil0f672f62019-12-10 10:32:29 +00002500 cr0 = GET_SMSTATE(u32, smstate, 0x7ffc);
2501 cr3 = GET_SMSTATE(u32, smstate, 0x7ff8);
2502 ctxt->eflags = GET_SMSTATE(u32, smstate, 0x7ff4) | X86_EFLAGS_FIXED;
2503 ctxt->_eip = GET_SMSTATE(u32, smstate, 0x7ff0);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002504
2505 for (i = 0; i < 8; i++)
David Brazdil0f672f62019-12-10 10:32:29 +00002506 *reg_write(ctxt, i) = GET_SMSTATE(u32, smstate, 0x7fd0 + i * 4);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002507
David Brazdil0f672f62019-12-10 10:32:29 +00002508 val = GET_SMSTATE(u32, smstate, 0x7fcc);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002509 ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
David Brazdil0f672f62019-12-10 10:32:29 +00002510 val = GET_SMSTATE(u32, smstate, 0x7fc8);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002511 ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
2512
David Brazdil0f672f62019-12-10 10:32:29 +00002513 selector = GET_SMSTATE(u32, smstate, 0x7fc4);
2514 set_desc_base(&desc, GET_SMSTATE(u32, smstate, 0x7f64));
2515 set_desc_limit(&desc, GET_SMSTATE(u32, smstate, 0x7f60));
2516 rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, 0x7f5c));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002517 ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_TR);
2518
David Brazdil0f672f62019-12-10 10:32:29 +00002519 selector = GET_SMSTATE(u32, smstate, 0x7fc0);
2520 set_desc_base(&desc, GET_SMSTATE(u32, smstate, 0x7f80));
2521 set_desc_limit(&desc, GET_SMSTATE(u32, smstate, 0x7f7c));
2522 rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, 0x7f78));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002523 ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_LDTR);
2524
David Brazdil0f672f62019-12-10 10:32:29 +00002525 dt.address = GET_SMSTATE(u32, smstate, 0x7f74);
2526 dt.size = GET_SMSTATE(u32, smstate, 0x7f70);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002527 ctxt->ops->set_gdt(ctxt, &dt);
2528
David Brazdil0f672f62019-12-10 10:32:29 +00002529 dt.address = GET_SMSTATE(u32, smstate, 0x7f58);
2530 dt.size = GET_SMSTATE(u32, smstate, 0x7f54);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002531 ctxt->ops->set_idt(ctxt, &dt);
2532
2533 for (i = 0; i < 6; i++) {
David Brazdil0f672f62019-12-10 10:32:29 +00002534 int r = rsm_load_seg_32(ctxt, smstate, i);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002535 if (r != X86EMUL_CONTINUE)
2536 return r;
2537 }
2538
David Brazdil0f672f62019-12-10 10:32:29 +00002539 cr4 = GET_SMSTATE(u32, smstate, 0x7f14);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002540
David Brazdil0f672f62019-12-10 10:32:29 +00002541 ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smstate, 0x7ef8));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002542
2543 return rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
2544}
2545
David Brazdil0f672f62019-12-10 10:32:29 +00002546#ifdef CONFIG_X86_64
2547static int rsm_load_state_64(struct x86_emulate_ctxt *ctxt,
2548 const char *smstate)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002549{
2550 struct desc_struct desc;
2551 struct desc_ptr dt;
2552 u64 val, cr0, cr3, cr4;
2553 u32 base3;
2554 u16 selector;
2555 int i, r;
2556
2557 for (i = 0; i < 16; i++)
David Brazdil0f672f62019-12-10 10:32:29 +00002558 *reg_write(ctxt, i) = GET_SMSTATE(u64, smstate, 0x7ff8 - i * 8);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002559
David Brazdil0f672f62019-12-10 10:32:29 +00002560 ctxt->_eip = GET_SMSTATE(u64, smstate, 0x7f78);
2561 ctxt->eflags = GET_SMSTATE(u32, smstate, 0x7f70) | X86_EFLAGS_FIXED;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002562
David Brazdil0f672f62019-12-10 10:32:29 +00002563 val = GET_SMSTATE(u32, smstate, 0x7f68);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002564 ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
David Brazdil0f672f62019-12-10 10:32:29 +00002565 val = GET_SMSTATE(u32, smstate, 0x7f60);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002566 ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
2567
David Brazdil0f672f62019-12-10 10:32:29 +00002568 cr0 = GET_SMSTATE(u64, smstate, 0x7f58);
2569 cr3 = GET_SMSTATE(u64, smstate, 0x7f50);
2570 cr4 = GET_SMSTATE(u64, smstate, 0x7f48);
2571 ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smstate, 0x7f00));
2572 val = GET_SMSTATE(u64, smstate, 0x7ed0);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002573 ctxt->ops->set_msr(ctxt, MSR_EFER, val & ~EFER_LMA);
2574
David Brazdil0f672f62019-12-10 10:32:29 +00002575 selector = GET_SMSTATE(u32, smstate, 0x7e90);
2576 rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, 0x7e92) << 8);
2577 set_desc_limit(&desc, GET_SMSTATE(u32, smstate, 0x7e94));
2578 set_desc_base(&desc, GET_SMSTATE(u32, smstate, 0x7e98));
2579 base3 = GET_SMSTATE(u32, smstate, 0x7e9c);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002580 ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_TR);
2581
David Brazdil0f672f62019-12-10 10:32:29 +00002582 dt.size = GET_SMSTATE(u32, smstate, 0x7e84);
2583 dt.address = GET_SMSTATE(u64, smstate, 0x7e88);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002584 ctxt->ops->set_idt(ctxt, &dt);
2585
David Brazdil0f672f62019-12-10 10:32:29 +00002586 selector = GET_SMSTATE(u32, smstate, 0x7e70);
2587 rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, 0x7e72) << 8);
2588 set_desc_limit(&desc, GET_SMSTATE(u32, smstate, 0x7e74));
2589 set_desc_base(&desc, GET_SMSTATE(u32, smstate, 0x7e78));
2590 base3 = GET_SMSTATE(u32, smstate, 0x7e7c);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002591 ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_LDTR);
2592
David Brazdil0f672f62019-12-10 10:32:29 +00002593 dt.size = GET_SMSTATE(u32, smstate, 0x7e64);
2594 dt.address = GET_SMSTATE(u64, smstate, 0x7e68);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002595 ctxt->ops->set_gdt(ctxt, &dt);
2596
2597 r = rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
2598 if (r != X86EMUL_CONTINUE)
2599 return r;
2600
2601 for (i = 0; i < 6; i++) {
David Brazdil0f672f62019-12-10 10:32:29 +00002602 r = rsm_load_seg_64(ctxt, smstate, i);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002603 if (r != X86EMUL_CONTINUE)
2604 return r;
2605 }
2606
2607 return X86EMUL_CONTINUE;
2608}
David Brazdil0f672f62019-12-10 10:32:29 +00002609#endif
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002610
2611static int em_rsm(struct x86_emulate_ctxt *ctxt)
2612{
2613 unsigned long cr0, cr4, efer;
David Brazdil0f672f62019-12-10 10:32:29 +00002614 char buf[512];
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002615 u64 smbase;
2616 int ret;
2617
2618 if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_MASK) == 0)
2619 return emulate_ud(ctxt);
2620
David Brazdil0f672f62019-12-10 10:32:29 +00002621 smbase = ctxt->ops->get_smbase(ctxt);
2622
2623 ret = ctxt->ops->read_phys(ctxt, smbase + 0xfe00, buf, sizeof(buf));
2624 if (ret != X86EMUL_CONTINUE)
2625 return X86EMUL_UNHANDLEABLE;
2626
2627 if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_INSIDE_NMI_MASK) == 0)
2628 ctxt->ops->set_nmi_mask(ctxt, false);
2629
2630 ctxt->ops->set_hflags(ctxt, ctxt->ops->get_hflags(ctxt) &
2631 ~(X86EMUL_SMM_INSIDE_NMI_MASK | X86EMUL_SMM_MASK));
2632
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002633 /*
2634 * Get back to real mode, to prepare a safe state in which to load
2635 * CR0/CR3/CR4/EFER. It's all a bit more complicated if the vCPU
2636 * supports long mode.
2637 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002638 if (emulator_has_longmode(ctxt)) {
2639 struct desc_struct cs_desc;
2640
2641 /* Zero CR4.PCIDE before CR0.PG. */
David Brazdil0f672f62019-12-10 10:32:29 +00002642 cr4 = ctxt->ops->get_cr(ctxt, 4);
2643 if (cr4 & X86_CR4_PCIDE)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002644 ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002645
2646 /* A 32-bit code segment is required to clear EFER.LMA. */
2647 memset(&cs_desc, 0, sizeof(cs_desc));
2648 cs_desc.type = 0xb;
2649 cs_desc.s = cs_desc.g = cs_desc.p = 1;
2650 ctxt->ops->set_segment(ctxt, 0, &cs_desc, 0, VCPU_SREG_CS);
2651 }
2652
2653 /* For the 64-bit case, this will clear EFER.LMA. */
2654 cr0 = ctxt->ops->get_cr(ctxt, 0);
2655 if (cr0 & X86_CR0_PE)
2656 ctxt->ops->set_cr(ctxt, 0, cr0 & ~(X86_CR0_PG | X86_CR0_PE));
2657
David Brazdil0f672f62019-12-10 10:32:29 +00002658 if (emulator_has_longmode(ctxt)) {
2659 /* Clear CR4.PAE before clearing EFER.LME. */
2660 cr4 = ctxt->ops->get_cr(ctxt, 4);
2661 if (cr4 & X86_CR4_PAE)
2662 ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PAE);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002663
David Brazdil0f672f62019-12-10 10:32:29 +00002664 /* And finally go back to 32-bit mode. */
2665 efer = 0;
2666 ctxt->ops->set_msr(ctxt, MSR_EFER, efer);
2667 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002668
2669 /*
2670 * Give pre_leave_smm() a chance to make ISA-specific changes to the
2671 * vCPU state (e.g. enter guest mode) before loading state from the SMM
2672 * state-save area.
2673 */
David Brazdil0f672f62019-12-10 10:32:29 +00002674 if (ctxt->ops->pre_leave_smm(ctxt, buf))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002675 return X86EMUL_UNHANDLEABLE;
2676
David Brazdil0f672f62019-12-10 10:32:29 +00002677#ifdef CONFIG_X86_64
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002678 if (emulator_has_longmode(ctxt))
David Brazdil0f672f62019-12-10 10:32:29 +00002679 ret = rsm_load_state_64(ctxt, buf);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002680 else
David Brazdil0f672f62019-12-10 10:32:29 +00002681#endif
2682 ret = rsm_load_state_32(ctxt, buf);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002683
2684 if (ret != X86EMUL_CONTINUE) {
2685 /* FIXME: should triple fault */
2686 return X86EMUL_UNHANDLEABLE;
2687 }
2688
David Brazdil0f672f62019-12-10 10:32:29 +00002689 ctxt->ops->post_leave_smm(ctxt);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002690
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002691 return X86EMUL_CONTINUE;
2692}
2693
2694static void
2695setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2696 struct desc_struct *cs, struct desc_struct *ss)
2697{
2698 cs->l = 0; /* will be adjusted later */
2699 set_desc_base(cs, 0); /* flat segment */
2700 cs->g = 1; /* 4kb granularity */
2701 set_desc_limit(cs, 0xfffff); /* 4GB limit */
2702 cs->type = 0x0b; /* Read, Execute, Accessed */
2703 cs->s = 1;
2704 cs->dpl = 0; /* will be adjusted later */
2705 cs->p = 1;
2706 cs->d = 1;
2707 cs->avl = 0;
2708
2709 set_desc_base(ss, 0); /* flat segment */
2710 set_desc_limit(ss, 0xfffff); /* 4GB limit */
2711 ss->g = 1; /* 4kb granularity */
2712 ss->s = 1;
2713 ss->type = 0x03; /* Read/Write, Accessed */
2714 ss->d = 1; /* 32bit stack segment */
2715 ss->dpl = 0;
2716 ss->p = 1;
2717 ss->l = 0;
2718 ss->avl = 0;
2719}
2720
2721static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
2722{
2723 u32 eax, ebx, ecx, edx;
2724
2725 eax = ecx = 0;
2726 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
2727 return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2728 && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
2729 && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
2730}
2731
2732static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
2733{
2734 const struct x86_emulate_ops *ops = ctxt->ops;
2735 u32 eax, ebx, ecx, edx;
2736
2737 /*
2738 * syscall should always be enabled in longmode - so only become
2739 * vendor specific (cpuid) if other modes are active...
2740 */
2741 if (ctxt->mode == X86EMUL_MODE_PROT64)
2742 return true;
2743
2744 eax = 0x00000000;
2745 ecx = 0x00000000;
2746 ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
2747 /*
2748 * Intel ("GenuineIntel")
2749 * remark: Intel CPUs only support "syscall" in 64bit
2750 * longmode. Also an 64bit guest with a
2751 * 32bit compat-app running will #UD !! While this
2752 * behaviour can be fixed (by emulating) into AMD
2753 * response - CPUs of AMD can't behave like Intel.
2754 */
2755 if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
2756 ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
2757 edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
2758 return false;
2759
2760 /* AMD ("AuthenticAMD") */
2761 if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
2762 ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
2763 edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
2764 return true;
2765
2766 /* AMD ("AMDisbetter!") */
2767 if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
2768 ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
2769 edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
2770 return true;
2771
David Brazdil0f672f62019-12-10 10:32:29 +00002772 /* Hygon ("HygonGenuine") */
2773 if (ebx == X86EMUL_CPUID_VENDOR_HygonGenuine_ebx &&
2774 ecx == X86EMUL_CPUID_VENDOR_HygonGenuine_ecx &&
2775 edx == X86EMUL_CPUID_VENDOR_HygonGenuine_edx)
2776 return true;
2777
2778 /*
2779 * default: (not Intel, not AMD, not Hygon), apply Intel's
2780 * stricter rules...
2781 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002782 return false;
2783}
2784
2785static int em_syscall(struct x86_emulate_ctxt *ctxt)
2786{
2787 const struct x86_emulate_ops *ops = ctxt->ops;
2788 struct desc_struct cs, ss;
2789 u64 msr_data;
2790 u16 cs_sel, ss_sel;
2791 u64 efer = 0;
2792
2793 /* syscall is not available in real mode */
2794 if (ctxt->mode == X86EMUL_MODE_REAL ||
2795 ctxt->mode == X86EMUL_MODE_VM86)
2796 return emulate_ud(ctxt);
2797
2798 if (!(em_syscall_is_enabled(ctxt)))
2799 return emulate_ud(ctxt);
2800
2801 ops->get_msr(ctxt, MSR_EFER, &efer);
2802 setup_syscalls_segments(ctxt, &cs, &ss);
2803
2804 if (!(efer & EFER_SCE))
2805 return emulate_ud(ctxt);
2806
2807 ops->get_msr(ctxt, MSR_STAR, &msr_data);
2808 msr_data >>= 32;
2809 cs_sel = (u16)(msr_data & 0xfffc);
2810 ss_sel = (u16)(msr_data + 8);
2811
2812 if (efer & EFER_LMA) {
2813 cs.d = 0;
2814 cs.l = 1;
2815 }
2816 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2817 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2818
2819 *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2820 if (efer & EFER_LMA) {
2821#ifdef CONFIG_X86_64
2822 *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
2823
2824 ops->get_msr(ctxt,
2825 ctxt->mode == X86EMUL_MODE_PROT64 ?
2826 MSR_LSTAR : MSR_CSTAR, &msr_data);
2827 ctxt->_eip = msr_data;
2828
2829 ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2830 ctxt->eflags &= ~msr_data;
2831 ctxt->eflags |= X86_EFLAGS_FIXED;
2832#endif
2833 } else {
2834 /* legacy mode */
2835 ops->get_msr(ctxt, MSR_STAR, &msr_data);
2836 ctxt->_eip = (u32)msr_data;
2837
2838 ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2839 }
2840
2841 ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
2842 return X86EMUL_CONTINUE;
2843}
2844
2845static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2846{
2847 const struct x86_emulate_ops *ops = ctxt->ops;
2848 struct desc_struct cs, ss;
2849 u64 msr_data;
2850 u16 cs_sel, ss_sel;
2851 u64 efer = 0;
2852
2853 ops->get_msr(ctxt, MSR_EFER, &efer);
2854 /* inject #GP if in real mode */
2855 if (ctxt->mode == X86EMUL_MODE_REAL)
2856 return emulate_gp(ctxt, 0);
2857
2858 /*
2859 * Not recognized on AMD in compat mode (but is recognized in legacy
2860 * mode).
2861 */
2862 if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
2863 && !vendor_intel(ctxt))
2864 return emulate_ud(ctxt);
2865
2866 /* sysenter/sysexit have not been tested in 64bit mode. */
2867 if (ctxt->mode == X86EMUL_MODE_PROT64)
2868 return X86EMUL_UNHANDLEABLE;
2869
2870 setup_syscalls_segments(ctxt, &cs, &ss);
2871
2872 ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2873 if ((msr_data & 0xfffc) == 0x0)
2874 return emulate_gp(ctxt, 0);
2875
2876 ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2877 cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
2878 ss_sel = cs_sel + 8;
2879 if (efer & EFER_LMA) {
2880 cs.d = 0;
2881 cs.l = 1;
2882 }
2883
2884 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2885 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2886
2887 ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2888 ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
2889
2890 ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2891 *reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
2892 (u32)msr_data;
Olivier Deprez0e641232021-09-23 10:07:05 +02002893 if (efer & EFER_LMA)
2894 ctxt->mode = X86EMUL_MODE_PROT64;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002895
2896 return X86EMUL_CONTINUE;
2897}
2898
2899static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2900{
2901 const struct x86_emulate_ops *ops = ctxt->ops;
2902 struct desc_struct cs, ss;
2903 u64 msr_data, rcx, rdx;
2904 int usermode;
2905 u16 cs_sel = 0, ss_sel = 0;
2906
2907 /* inject #GP if in real mode or Virtual 8086 mode */
2908 if (ctxt->mode == X86EMUL_MODE_REAL ||
2909 ctxt->mode == X86EMUL_MODE_VM86)
2910 return emulate_gp(ctxt, 0);
2911
2912 setup_syscalls_segments(ctxt, &cs, &ss);
2913
2914 if ((ctxt->rex_prefix & 0x8) != 0x0)
2915 usermode = X86EMUL_MODE_PROT64;
2916 else
2917 usermode = X86EMUL_MODE_PROT32;
2918
2919 rcx = reg_read(ctxt, VCPU_REGS_RCX);
2920 rdx = reg_read(ctxt, VCPU_REGS_RDX);
2921
2922 cs.dpl = 3;
2923 ss.dpl = 3;
2924 ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2925 switch (usermode) {
2926 case X86EMUL_MODE_PROT32:
2927 cs_sel = (u16)(msr_data + 16);
2928 if ((msr_data & 0xfffc) == 0x0)
2929 return emulate_gp(ctxt, 0);
2930 ss_sel = (u16)(msr_data + 24);
2931 rcx = (u32)rcx;
2932 rdx = (u32)rdx;
2933 break;
2934 case X86EMUL_MODE_PROT64:
2935 cs_sel = (u16)(msr_data + 32);
2936 if (msr_data == 0x0)
2937 return emulate_gp(ctxt, 0);
2938 ss_sel = cs_sel + 8;
2939 cs.d = 0;
2940 cs.l = 1;
2941 if (emul_is_noncanonical_address(rcx, ctxt) ||
2942 emul_is_noncanonical_address(rdx, ctxt))
2943 return emulate_gp(ctxt, 0);
2944 break;
2945 }
2946 cs_sel |= SEGMENT_RPL_MASK;
2947 ss_sel |= SEGMENT_RPL_MASK;
2948
2949 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2950 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2951
2952 ctxt->_eip = rdx;
2953 *reg_write(ctxt, VCPU_REGS_RSP) = rcx;
2954
2955 return X86EMUL_CONTINUE;
2956}
2957
2958static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2959{
2960 int iopl;
2961 if (ctxt->mode == X86EMUL_MODE_REAL)
2962 return false;
2963 if (ctxt->mode == X86EMUL_MODE_VM86)
2964 return true;
2965 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
2966 return ctxt->ops->cpl(ctxt) > iopl;
2967}
2968
2969#define VMWARE_PORT_VMPORT (0x5658)
2970#define VMWARE_PORT_VMRPC (0x5659)
2971
2972static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
2973 u16 port, u16 len)
2974{
2975 const struct x86_emulate_ops *ops = ctxt->ops;
2976 struct desc_struct tr_seg;
2977 u32 base3;
2978 int r;
2979 u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2980 unsigned mask = (1 << len) - 1;
2981 unsigned long base;
2982
2983 /*
2984 * VMware allows access to these ports even if denied
2985 * by TSS I/O permission bitmap. Mimic behavior.
2986 */
2987 if (enable_vmware_backdoor &&
2988 ((port == VMWARE_PORT_VMPORT) || (port == VMWARE_PORT_VMRPC)))
2989 return true;
2990
2991 ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2992 if (!tr_seg.p)
2993 return false;
2994 if (desc_limit_scaled(&tr_seg) < 103)
2995 return false;
2996 base = get_desc_base(&tr_seg);
2997#ifdef CONFIG_X86_64
2998 base |= ((u64)base3) << 32;
2999#endif
3000 r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL, true);
3001 if (r != X86EMUL_CONTINUE)
3002 return false;
3003 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
3004 return false;
3005 r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL, true);
3006 if (r != X86EMUL_CONTINUE)
3007 return false;
3008 if ((perm >> bit_idx) & mask)
3009 return false;
3010 return true;
3011}
3012
3013static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
3014 u16 port, u16 len)
3015{
3016 if (ctxt->perm_ok)
3017 return true;
3018
3019 if (emulator_bad_iopl(ctxt))
3020 if (!emulator_io_port_access_allowed(ctxt, port, len))
3021 return false;
3022
3023 ctxt->perm_ok = true;
3024
3025 return true;
3026}
3027
3028static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
3029{
3030 /*
3031 * Intel CPUs mask the counter and pointers in quite strange
3032 * manner when ECX is zero due to REP-string optimizations.
3033 */
3034#ifdef CONFIG_X86_64
3035 if (ctxt->ad_bytes != 4 || !vendor_intel(ctxt))
3036 return;
3037
3038 *reg_write(ctxt, VCPU_REGS_RCX) = 0;
3039
3040 switch (ctxt->b) {
3041 case 0xa4: /* movsb */
3042 case 0xa5: /* movsd/w */
3043 *reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
3044 /* fall through */
3045 case 0xaa: /* stosb */
3046 case 0xab: /* stosd/w */
3047 *reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
3048 }
3049#endif
3050}
3051
3052static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
3053 struct tss_segment_16 *tss)
3054{
3055 tss->ip = ctxt->_eip;
3056 tss->flag = ctxt->eflags;
3057 tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
3058 tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
3059 tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
3060 tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
3061 tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
3062 tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
3063 tss->si = reg_read(ctxt, VCPU_REGS_RSI);
3064 tss->di = reg_read(ctxt, VCPU_REGS_RDI);
3065
3066 tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
3067 tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
3068 tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
3069 tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
3070 tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
3071}
3072
3073static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
3074 struct tss_segment_16 *tss)
3075{
3076 int ret;
3077 u8 cpl;
3078
3079 ctxt->_eip = tss->ip;
3080 ctxt->eflags = tss->flag | 2;
3081 *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
3082 *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
3083 *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
3084 *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
3085 *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
3086 *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
3087 *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
3088 *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
3089
3090 /*
3091 * SDM says that segment selectors are loaded before segment
3092 * descriptors
3093 */
3094 set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
3095 set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
3096 set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
3097 set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
3098 set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
3099
3100 cpl = tss->cs & 3;
3101
3102 /*
3103 * Now load segment descriptors. If fault happens at this stage
3104 * it is handled in a context of new task
3105 */
3106 ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
3107 X86_TRANSFER_TASK_SWITCH, NULL);
3108 if (ret != X86EMUL_CONTINUE)
3109 return ret;
3110 ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
3111 X86_TRANSFER_TASK_SWITCH, NULL);
3112 if (ret != X86EMUL_CONTINUE)
3113 return ret;
3114 ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
3115 X86_TRANSFER_TASK_SWITCH, NULL);
3116 if (ret != X86EMUL_CONTINUE)
3117 return ret;
3118 ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
3119 X86_TRANSFER_TASK_SWITCH, NULL);
3120 if (ret != X86EMUL_CONTINUE)
3121 return ret;
3122 ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
3123 X86_TRANSFER_TASK_SWITCH, NULL);
3124 if (ret != X86EMUL_CONTINUE)
3125 return ret;
3126
3127 return X86EMUL_CONTINUE;
3128}
3129
3130static int task_switch_16(struct x86_emulate_ctxt *ctxt,
3131 u16 tss_selector, u16 old_tss_sel,
3132 ulong old_tss_base, struct desc_struct *new_desc)
3133{
3134 struct tss_segment_16 tss_seg;
3135 int ret;
3136 u32 new_tss_base = get_desc_base(new_desc);
3137
David Brazdil0f672f62019-12-10 10:32:29 +00003138 ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003139 if (ret != X86EMUL_CONTINUE)
3140 return ret;
3141
3142 save_state_to_tss16(ctxt, &tss_seg);
3143
David Brazdil0f672f62019-12-10 10:32:29 +00003144 ret = linear_write_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003145 if (ret != X86EMUL_CONTINUE)
3146 return ret;
3147
David Brazdil0f672f62019-12-10 10:32:29 +00003148 ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003149 if (ret != X86EMUL_CONTINUE)
3150 return ret;
3151
3152 if (old_tss_sel != 0xffff) {
3153 tss_seg.prev_task_link = old_tss_sel;
3154
3155 ret = linear_write_system(ctxt, new_tss_base,
3156 &tss_seg.prev_task_link,
David Brazdil0f672f62019-12-10 10:32:29 +00003157 sizeof(tss_seg.prev_task_link));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003158 if (ret != X86EMUL_CONTINUE)
3159 return ret;
3160 }
3161
3162 return load_state_from_tss16(ctxt, &tss_seg);
3163}
3164
3165static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
3166 struct tss_segment_32 *tss)
3167{
3168 /* CR3 and ldt selector are not saved intentionally */
3169 tss->eip = ctxt->_eip;
3170 tss->eflags = ctxt->eflags;
3171 tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
3172 tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
3173 tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
3174 tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
3175 tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
3176 tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
3177 tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
3178 tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
3179
3180 tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
3181 tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
3182 tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
3183 tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
3184 tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
3185 tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
3186}
3187
3188static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
3189 struct tss_segment_32 *tss)
3190{
3191 int ret;
3192 u8 cpl;
3193
3194 if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
3195 return emulate_gp(ctxt, 0);
3196 ctxt->_eip = tss->eip;
3197 ctxt->eflags = tss->eflags | 2;
3198
3199 /* General purpose registers */
3200 *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
3201 *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
3202 *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
3203 *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
3204 *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
3205 *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
3206 *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
3207 *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
3208
3209 /*
3210 * SDM says that segment selectors are loaded before segment
3211 * descriptors. This is important because CPL checks will
3212 * use CS.RPL.
3213 */
3214 set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
3215 set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
3216 set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
3217 set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
3218 set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
3219 set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
3220 set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
3221
3222 /*
3223 * If we're switching between Protected Mode and VM86, we need to make
3224 * sure to update the mode before loading the segment descriptors so
3225 * that the selectors are interpreted correctly.
3226 */
3227 if (ctxt->eflags & X86_EFLAGS_VM) {
3228 ctxt->mode = X86EMUL_MODE_VM86;
3229 cpl = 3;
3230 } else {
3231 ctxt->mode = X86EMUL_MODE_PROT32;
3232 cpl = tss->cs & 3;
3233 }
3234
3235 /*
3236 * Now load segment descriptors. If fault happenes at this stage
3237 * it is handled in a context of new task
3238 */
3239 ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
3240 cpl, X86_TRANSFER_TASK_SWITCH, NULL);
3241 if (ret != X86EMUL_CONTINUE)
3242 return ret;
3243 ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
3244 X86_TRANSFER_TASK_SWITCH, NULL);
3245 if (ret != X86EMUL_CONTINUE)
3246 return ret;
3247 ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
3248 X86_TRANSFER_TASK_SWITCH, NULL);
3249 if (ret != X86EMUL_CONTINUE)
3250 return ret;
3251 ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
3252 X86_TRANSFER_TASK_SWITCH, NULL);
3253 if (ret != X86EMUL_CONTINUE)
3254 return ret;
3255 ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
3256 X86_TRANSFER_TASK_SWITCH, NULL);
3257 if (ret != X86EMUL_CONTINUE)
3258 return ret;
3259 ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
3260 X86_TRANSFER_TASK_SWITCH, NULL);
3261 if (ret != X86EMUL_CONTINUE)
3262 return ret;
3263 ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
3264 X86_TRANSFER_TASK_SWITCH, NULL);
3265
3266 return ret;
3267}
3268
3269static int task_switch_32(struct x86_emulate_ctxt *ctxt,
3270 u16 tss_selector, u16 old_tss_sel,
3271 ulong old_tss_base, struct desc_struct *new_desc)
3272{
3273 struct tss_segment_32 tss_seg;
3274 int ret;
3275 u32 new_tss_base = get_desc_base(new_desc);
3276 u32 eip_offset = offsetof(struct tss_segment_32, eip);
3277 u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
3278
David Brazdil0f672f62019-12-10 10:32:29 +00003279 ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003280 if (ret != X86EMUL_CONTINUE)
3281 return ret;
3282
3283 save_state_to_tss32(ctxt, &tss_seg);
3284
3285 /* Only GP registers and segment selectors are saved */
3286 ret = linear_write_system(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
3287 ldt_sel_offset - eip_offset);
3288 if (ret != X86EMUL_CONTINUE)
3289 return ret;
3290
David Brazdil0f672f62019-12-10 10:32:29 +00003291 ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003292 if (ret != X86EMUL_CONTINUE)
3293 return ret;
3294
3295 if (old_tss_sel != 0xffff) {
3296 tss_seg.prev_task_link = old_tss_sel;
3297
3298 ret = linear_write_system(ctxt, new_tss_base,
3299 &tss_seg.prev_task_link,
David Brazdil0f672f62019-12-10 10:32:29 +00003300 sizeof(tss_seg.prev_task_link));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003301 if (ret != X86EMUL_CONTINUE)
3302 return ret;
3303 }
3304
3305 return load_state_from_tss32(ctxt, &tss_seg);
3306}
3307
3308static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
3309 u16 tss_selector, int idt_index, int reason,
3310 bool has_error_code, u32 error_code)
3311{
3312 const struct x86_emulate_ops *ops = ctxt->ops;
3313 struct desc_struct curr_tss_desc, next_tss_desc;
3314 int ret;
3315 u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
3316 ulong old_tss_base =
3317 ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
3318 u32 desc_limit;
3319 ulong desc_addr, dr7;
3320
3321 /* FIXME: old_tss_base == ~0 ? */
3322
3323 ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
3324 if (ret != X86EMUL_CONTINUE)
3325 return ret;
3326 ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
3327 if (ret != X86EMUL_CONTINUE)
3328 return ret;
3329
3330 /* FIXME: check that next_tss_desc is tss */
3331
3332 /*
3333 * Check privileges. The three cases are task switch caused by...
3334 *
3335 * 1. jmp/call/int to task gate: Check against DPL of the task gate
3336 * 2. Exception/IRQ/iret: No check is performed
3337 * 3. jmp/call to TSS/task-gate: No check is performed since the
3338 * hardware checks it before exiting.
3339 */
3340 if (reason == TASK_SWITCH_GATE) {
3341 if (idt_index != -1) {
3342 /* Software interrupts */
3343 struct desc_struct task_gate_desc;
3344 int dpl;
3345
3346 ret = read_interrupt_descriptor(ctxt, idt_index,
3347 &task_gate_desc);
3348 if (ret != X86EMUL_CONTINUE)
3349 return ret;
3350
3351 dpl = task_gate_desc.dpl;
3352 if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
3353 return emulate_gp(ctxt, (idt_index << 3) | 0x2);
3354 }
3355 }
3356
3357 desc_limit = desc_limit_scaled(&next_tss_desc);
3358 if (!next_tss_desc.p ||
3359 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
3360 desc_limit < 0x2b)) {
3361 return emulate_ts(ctxt, tss_selector & 0xfffc);
3362 }
3363
3364 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
3365 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
3366 write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
3367 }
3368
3369 if (reason == TASK_SWITCH_IRET)
3370 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
3371
3372 /* set back link to prev task only if NT bit is set in eflags
3373 note that old_tss_sel is not used after this point */
3374 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
3375 old_tss_sel = 0xffff;
3376
3377 if (next_tss_desc.type & 8)
3378 ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
3379 old_tss_base, &next_tss_desc);
3380 else
3381 ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
3382 old_tss_base, &next_tss_desc);
3383 if (ret != X86EMUL_CONTINUE)
3384 return ret;
3385
3386 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
3387 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
3388
3389 if (reason != TASK_SWITCH_IRET) {
3390 next_tss_desc.type |= (1 << 1); /* set busy flag */
3391 write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
3392 }
3393
3394 ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
3395 ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
3396
3397 if (has_error_code) {
3398 ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
3399 ctxt->lock_prefix = 0;
3400 ctxt->src.val = (unsigned long) error_code;
3401 ret = em_push(ctxt);
3402 }
3403
3404 ops->get_dr(ctxt, 7, &dr7);
3405 ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));
3406
3407 return ret;
3408}
3409
3410int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
3411 u16 tss_selector, int idt_index, int reason,
3412 bool has_error_code, u32 error_code)
3413{
3414 int rc;
3415
3416 invalidate_registers(ctxt);
3417 ctxt->_eip = ctxt->eip;
3418 ctxt->dst.type = OP_NONE;
3419
3420 rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
3421 has_error_code, error_code);
3422
3423 if (rc == X86EMUL_CONTINUE) {
3424 ctxt->eip = ctxt->_eip;
3425 writeback_registers(ctxt);
3426 }
3427
3428 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
3429}
3430
3431static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
3432 struct operand *op)
3433{
3434 int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
3435
3436 register_address_increment(ctxt, reg, df * op->bytes);
3437 op->addr.mem.ea = register_address(ctxt, reg);
3438}
3439
3440static int em_das(struct x86_emulate_ctxt *ctxt)
3441{
3442 u8 al, old_al;
3443 bool af, cf, old_cf;
3444
3445 cf = ctxt->eflags & X86_EFLAGS_CF;
3446 al = ctxt->dst.val;
3447
3448 old_al = al;
3449 old_cf = cf;
3450 cf = false;
3451 af = ctxt->eflags & X86_EFLAGS_AF;
3452 if ((al & 0x0f) > 9 || af) {
3453 al -= 6;
3454 cf = old_cf | (al >= 250);
3455 af = true;
3456 } else {
3457 af = false;
3458 }
3459 if (old_al > 0x99 || old_cf) {
3460 al -= 0x60;
3461 cf = true;
3462 }
3463
3464 ctxt->dst.val = al;
3465 /* Set PF, ZF, SF */
3466 ctxt->src.type = OP_IMM;
3467 ctxt->src.val = 0;
3468 ctxt->src.bytes = 1;
3469 fastop(ctxt, em_or);
3470 ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
3471 if (cf)
3472 ctxt->eflags |= X86_EFLAGS_CF;
3473 if (af)
3474 ctxt->eflags |= X86_EFLAGS_AF;
3475 return X86EMUL_CONTINUE;
3476}
3477
3478static int em_aam(struct x86_emulate_ctxt *ctxt)
3479{
3480 u8 al, ah;
3481
3482 if (ctxt->src.val == 0)
3483 return emulate_de(ctxt);
3484
3485 al = ctxt->dst.val & 0xff;
3486 ah = al / ctxt->src.val;
3487 al %= ctxt->src.val;
3488
3489 ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
3490
3491 /* Set PF, ZF, SF */
3492 ctxt->src.type = OP_IMM;
3493 ctxt->src.val = 0;
3494 ctxt->src.bytes = 1;
3495 fastop(ctxt, em_or);
3496
3497 return X86EMUL_CONTINUE;
3498}
3499
3500static int em_aad(struct x86_emulate_ctxt *ctxt)
3501{
3502 u8 al = ctxt->dst.val & 0xff;
3503 u8 ah = (ctxt->dst.val >> 8) & 0xff;
3504
3505 al = (al + (ah * ctxt->src.val)) & 0xff;
3506
3507 ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
3508
3509 /* Set PF, ZF, SF */
3510 ctxt->src.type = OP_IMM;
3511 ctxt->src.val = 0;
3512 ctxt->src.bytes = 1;
3513 fastop(ctxt, em_or);
3514
3515 return X86EMUL_CONTINUE;
3516}
3517
3518static int em_call(struct x86_emulate_ctxt *ctxt)
3519{
3520 int rc;
3521 long rel = ctxt->src.val;
3522
3523 ctxt->src.val = (unsigned long)ctxt->_eip;
3524 rc = jmp_rel(ctxt, rel);
3525 if (rc != X86EMUL_CONTINUE)
3526 return rc;
3527 return em_push(ctxt);
3528}
3529
3530static int em_call_far(struct x86_emulate_ctxt *ctxt)
3531{
3532 u16 sel, old_cs;
3533 ulong old_eip;
3534 int rc;
3535 struct desc_struct old_desc, new_desc;
3536 const struct x86_emulate_ops *ops = ctxt->ops;
3537 int cpl = ctxt->ops->cpl(ctxt);
3538 enum x86emul_mode prev_mode = ctxt->mode;
3539
3540 old_eip = ctxt->_eip;
3541 ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
3542
3543 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3544 rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
3545 X86_TRANSFER_CALL_JMP, &new_desc);
3546 if (rc != X86EMUL_CONTINUE)
3547 return rc;
3548
3549 rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
3550 if (rc != X86EMUL_CONTINUE)
3551 goto fail;
3552
3553 ctxt->src.val = old_cs;
3554 rc = em_push(ctxt);
3555 if (rc != X86EMUL_CONTINUE)
3556 goto fail;
3557
3558 ctxt->src.val = old_eip;
3559 rc = em_push(ctxt);
3560 /* If we failed, we tainted the memory, but the very least we should
3561 restore cs */
3562 if (rc != X86EMUL_CONTINUE) {
3563 pr_warn_once("faulting far call emulation tainted memory\n");
3564 goto fail;
3565 }
3566 return rc;
3567fail:
3568 ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
3569 ctxt->mode = prev_mode;
3570 return rc;
3571
3572}
3573
3574static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
3575{
3576 int rc;
3577 unsigned long eip;
3578
3579 rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
3580 if (rc != X86EMUL_CONTINUE)
3581 return rc;
3582 rc = assign_eip_near(ctxt, eip);
3583 if (rc != X86EMUL_CONTINUE)
3584 return rc;
3585 rsp_increment(ctxt, ctxt->src.val);
3586 return X86EMUL_CONTINUE;
3587}
3588
3589static int em_xchg(struct x86_emulate_ctxt *ctxt)
3590{
3591 /* Write back the register source. */
3592 ctxt->src.val = ctxt->dst.val;
3593 write_register_operand(&ctxt->src);
3594
3595 /* Write back the memory destination with implicit LOCK prefix. */
3596 ctxt->dst.val = ctxt->src.orig_val;
3597 ctxt->lock_prefix = 1;
3598 return X86EMUL_CONTINUE;
3599}
3600
3601static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
3602{
3603 ctxt->dst.val = ctxt->src2.val;
3604 return fastop(ctxt, em_imul);
3605}
3606
3607static int em_cwd(struct x86_emulate_ctxt *ctxt)
3608{
3609 ctxt->dst.type = OP_REG;
3610 ctxt->dst.bytes = ctxt->src.bytes;
3611 ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3612 ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3613
3614 return X86EMUL_CONTINUE;
3615}
3616
3617static int em_rdpid(struct x86_emulate_ctxt *ctxt)
3618{
3619 u64 tsc_aux = 0;
3620
3621 if (ctxt->ops->get_msr(ctxt, MSR_TSC_AUX, &tsc_aux))
Olivier Deprez0e641232021-09-23 10:07:05 +02003622 return emulate_ud(ctxt);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003623 ctxt->dst.val = tsc_aux;
3624 return X86EMUL_CONTINUE;
3625}
3626
3627static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
3628{
3629 u64 tsc = 0;
3630
3631 ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3632 *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
3633 *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3634 return X86EMUL_CONTINUE;
3635}
3636
3637static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
3638{
3639 u64 pmc;
3640
3641 if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3642 return emulate_gp(ctxt, 0);
3643 *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
3644 *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3645 return X86EMUL_CONTINUE;
3646}
3647
3648static int em_mov(struct x86_emulate_ctxt *ctxt)
3649{
3650 memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
3651 return X86EMUL_CONTINUE;
3652}
3653
3654#define FFL(x) bit(X86_FEATURE_##x)
3655
3656static int em_movbe(struct x86_emulate_ctxt *ctxt)
3657{
3658 u32 ebx, ecx, edx, eax = 1;
3659 u16 tmp;
3660
3661 /*
3662 * Check MOVBE is set in the guest-visible CPUID leaf.
3663 */
3664 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
3665 if (!(ecx & FFL(MOVBE)))
3666 return emulate_ud(ctxt);
3667
3668 switch (ctxt->op_bytes) {
3669 case 2:
3670 /*
3671 * From MOVBE definition: "...When the operand size is 16 bits,
3672 * the upper word of the destination register remains unchanged
3673 * ..."
3674 *
3675 * Both casting ->valptr and ->val to u16 breaks strict aliasing
3676 * rules so we have to do the operation almost per hand.
3677 */
3678 tmp = (u16)ctxt->src.val;
3679 ctxt->dst.val &= ~0xffffUL;
3680 ctxt->dst.val |= (unsigned long)swab16(tmp);
3681 break;
3682 case 4:
3683 ctxt->dst.val = swab32((u32)ctxt->src.val);
3684 break;
3685 case 8:
3686 ctxt->dst.val = swab64(ctxt->src.val);
3687 break;
3688 default:
3689 BUG();
3690 }
3691 return X86EMUL_CONTINUE;
3692}
3693
3694static int em_cr_write(struct x86_emulate_ctxt *ctxt)
3695{
3696 if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
3697 return emulate_gp(ctxt, 0);
3698
3699 /* Disable writeback. */
3700 ctxt->dst.type = OP_NONE;
3701 return X86EMUL_CONTINUE;
3702}
3703
3704static int em_dr_write(struct x86_emulate_ctxt *ctxt)
3705{
3706 unsigned long val;
3707
3708 if (ctxt->mode == X86EMUL_MODE_PROT64)
3709 val = ctxt->src.val & ~0ULL;
3710 else
3711 val = ctxt->src.val & ~0U;
3712
3713 /* #UD condition is already handled. */
3714 if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
3715 return emulate_gp(ctxt, 0);
3716
3717 /* Disable writeback. */
3718 ctxt->dst.type = OP_NONE;
3719 return X86EMUL_CONTINUE;
3720}
3721
3722static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
3723{
3724 u64 msr_data;
3725
3726 msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
3727 | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
3728 if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3729 return emulate_gp(ctxt, 0);
3730
3731 return X86EMUL_CONTINUE;
3732}
3733
3734static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
3735{
3736 u64 msr_data;
3737
3738 if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3739 return emulate_gp(ctxt, 0);
3740
3741 *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
3742 *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3743 return X86EMUL_CONTINUE;
3744}
3745
3746static int em_store_sreg(struct x86_emulate_ctxt *ctxt, int segment)
3747{
3748 if (segment > VCPU_SREG_GS &&
3749 (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
3750 ctxt->ops->cpl(ctxt) > 0)
3751 return emulate_gp(ctxt, 0);
3752
3753 ctxt->dst.val = get_segment_selector(ctxt, segment);
3754 if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
3755 ctxt->dst.bytes = 2;
3756 return X86EMUL_CONTINUE;
3757}
3758
3759static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
3760{
3761 if (ctxt->modrm_reg > VCPU_SREG_GS)
3762 return emulate_ud(ctxt);
3763
3764 return em_store_sreg(ctxt, ctxt->modrm_reg);
3765}
3766
3767static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
3768{
3769 u16 sel = ctxt->src.val;
3770
3771 if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3772 return emulate_ud(ctxt);
3773
3774 if (ctxt->modrm_reg == VCPU_SREG_SS)
3775 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
3776
3777 /* Disable writeback. */
3778 ctxt->dst.type = OP_NONE;
3779 return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3780}
3781
3782static int em_sldt(struct x86_emulate_ctxt *ctxt)
3783{
3784 return em_store_sreg(ctxt, VCPU_SREG_LDTR);
3785}
3786
3787static int em_lldt(struct x86_emulate_ctxt *ctxt)
3788{
3789 u16 sel = ctxt->src.val;
3790
3791 /* Disable writeback. */
3792 ctxt->dst.type = OP_NONE;
3793 return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
3794}
3795
3796static int em_str(struct x86_emulate_ctxt *ctxt)
3797{
3798 return em_store_sreg(ctxt, VCPU_SREG_TR);
3799}
3800
3801static int em_ltr(struct x86_emulate_ctxt *ctxt)
3802{
3803 u16 sel = ctxt->src.val;
3804
3805 /* Disable writeback. */
3806 ctxt->dst.type = OP_NONE;
3807 return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
3808}
3809
3810static int em_invlpg(struct x86_emulate_ctxt *ctxt)
3811{
3812 int rc;
3813 ulong linear;
3814
3815 rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3816 if (rc == X86EMUL_CONTINUE)
3817 ctxt->ops->invlpg(ctxt, linear);
3818 /* Disable writeback. */
3819 ctxt->dst.type = OP_NONE;
3820 return X86EMUL_CONTINUE;
3821}
3822
3823static int em_clts(struct x86_emulate_ctxt *ctxt)
3824{
3825 ulong cr0;
3826
3827 cr0 = ctxt->ops->get_cr(ctxt, 0);
3828 cr0 &= ~X86_CR0_TS;
3829 ctxt->ops->set_cr(ctxt, 0, cr0);
3830 return X86EMUL_CONTINUE;
3831}
3832
3833static int em_hypercall(struct x86_emulate_ctxt *ctxt)
3834{
3835 int rc = ctxt->ops->fix_hypercall(ctxt);
3836
3837 if (rc != X86EMUL_CONTINUE)
3838 return rc;
3839
3840 /* Let the processor re-execute the fixed hypercall */
3841 ctxt->_eip = ctxt->eip;
3842 /* Disable writeback. */
3843 ctxt->dst.type = OP_NONE;
3844 return X86EMUL_CONTINUE;
3845}
3846
3847static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
3848 void (*get)(struct x86_emulate_ctxt *ctxt,
3849 struct desc_ptr *ptr))
3850{
3851 struct desc_ptr desc_ptr;
3852
3853 if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
3854 ctxt->ops->cpl(ctxt) > 0)
3855 return emulate_gp(ctxt, 0);
3856
3857 if (ctxt->mode == X86EMUL_MODE_PROT64)
3858 ctxt->op_bytes = 8;
3859 get(ctxt, &desc_ptr);
3860 if (ctxt->op_bytes == 2) {
3861 ctxt->op_bytes = 4;
3862 desc_ptr.address &= 0x00ffffff;
3863 }
3864 /* Disable writeback. */
3865 ctxt->dst.type = OP_NONE;
3866 return segmented_write_std(ctxt, ctxt->dst.addr.mem,
3867 &desc_ptr, 2 + ctxt->op_bytes);
3868}
3869
3870static int em_sgdt(struct x86_emulate_ctxt *ctxt)
3871{
3872 return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
3873}
3874
3875static int em_sidt(struct x86_emulate_ctxt *ctxt)
3876{
3877 return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
3878}
3879
3880static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
3881{
3882 struct desc_ptr desc_ptr;
3883 int rc;
3884
3885 if (ctxt->mode == X86EMUL_MODE_PROT64)
3886 ctxt->op_bytes = 8;
3887 rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3888 &desc_ptr.size, &desc_ptr.address,
3889 ctxt->op_bytes);
3890 if (rc != X86EMUL_CONTINUE)
3891 return rc;
3892 if (ctxt->mode == X86EMUL_MODE_PROT64 &&
3893 emul_is_noncanonical_address(desc_ptr.address, ctxt))
3894 return emulate_gp(ctxt, 0);
3895 if (lgdt)
3896 ctxt->ops->set_gdt(ctxt, &desc_ptr);
3897 else
3898 ctxt->ops->set_idt(ctxt, &desc_ptr);
3899 /* Disable writeback. */
3900 ctxt->dst.type = OP_NONE;
3901 return X86EMUL_CONTINUE;
3902}
3903
3904static int em_lgdt(struct x86_emulate_ctxt *ctxt)
3905{
3906 return em_lgdt_lidt(ctxt, true);
3907}
3908
3909static int em_lidt(struct x86_emulate_ctxt *ctxt)
3910{
3911 return em_lgdt_lidt(ctxt, false);
3912}
3913
3914static int em_smsw(struct x86_emulate_ctxt *ctxt)
3915{
3916 if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
3917 ctxt->ops->cpl(ctxt) > 0)
3918 return emulate_gp(ctxt, 0);
3919
3920 if (ctxt->dst.type == OP_MEM)
3921 ctxt->dst.bytes = 2;
3922 ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3923 return X86EMUL_CONTINUE;
3924}
3925
3926static int em_lmsw(struct x86_emulate_ctxt *ctxt)
3927{
3928 ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3929 | (ctxt->src.val & 0x0f));
3930 ctxt->dst.type = OP_NONE;
3931 return X86EMUL_CONTINUE;
3932}
3933
3934static int em_loop(struct x86_emulate_ctxt *ctxt)
3935{
3936 int rc = X86EMUL_CONTINUE;
3937
3938 register_address_increment(ctxt, VCPU_REGS_RCX, -1);
3939 if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3940 (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3941 rc = jmp_rel(ctxt, ctxt->src.val);
3942
3943 return rc;
3944}
3945
3946static int em_jcxz(struct x86_emulate_ctxt *ctxt)
3947{
3948 int rc = X86EMUL_CONTINUE;
3949
3950 if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3951 rc = jmp_rel(ctxt, ctxt->src.val);
3952
3953 return rc;
3954}
3955
3956static int em_in(struct x86_emulate_ctxt *ctxt)
3957{
3958 if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
3959 &ctxt->dst.val))
3960 return X86EMUL_IO_NEEDED;
3961
3962 return X86EMUL_CONTINUE;
3963}
3964
3965static int em_out(struct x86_emulate_ctxt *ctxt)
3966{
3967 ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
3968 &ctxt->src.val, 1);
3969 /* Disable writeback. */
3970 ctxt->dst.type = OP_NONE;
3971 return X86EMUL_CONTINUE;
3972}
3973
3974static int em_cli(struct x86_emulate_ctxt *ctxt)
3975{
3976 if (emulator_bad_iopl(ctxt))
3977 return emulate_gp(ctxt, 0);
3978
3979 ctxt->eflags &= ~X86_EFLAGS_IF;
3980 return X86EMUL_CONTINUE;
3981}
3982
3983static int em_sti(struct x86_emulate_ctxt *ctxt)
3984{
3985 if (emulator_bad_iopl(ctxt))
3986 return emulate_gp(ctxt, 0);
3987
3988 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
3989 ctxt->eflags |= X86_EFLAGS_IF;
3990 return X86EMUL_CONTINUE;
3991}
3992
3993static int em_cpuid(struct x86_emulate_ctxt *ctxt)
3994{
3995 u32 eax, ebx, ecx, edx;
3996 u64 msr = 0;
3997
3998 ctxt->ops->get_msr(ctxt, MSR_MISC_FEATURES_ENABLES, &msr);
3999 if (msr & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
4000 ctxt->ops->cpl(ctxt)) {
4001 return emulate_gp(ctxt, 0);
4002 }
4003
4004 eax = reg_read(ctxt, VCPU_REGS_RAX);
4005 ecx = reg_read(ctxt, VCPU_REGS_RCX);
4006 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, true);
4007 *reg_write(ctxt, VCPU_REGS_RAX) = eax;
4008 *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
4009 *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
4010 *reg_write(ctxt, VCPU_REGS_RDX) = edx;
4011 return X86EMUL_CONTINUE;
4012}
4013
4014static int em_sahf(struct x86_emulate_ctxt *ctxt)
4015{
4016 u32 flags;
4017
4018 flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
4019 X86_EFLAGS_SF;
4020 flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
4021
4022 ctxt->eflags &= ~0xffUL;
4023 ctxt->eflags |= flags | X86_EFLAGS_FIXED;
4024 return X86EMUL_CONTINUE;
4025}
4026
4027static int em_lahf(struct x86_emulate_ctxt *ctxt)
4028{
4029 *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
4030 *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
4031 return X86EMUL_CONTINUE;
4032}
4033
4034static int em_bswap(struct x86_emulate_ctxt *ctxt)
4035{
4036 switch (ctxt->op_bytes) {
4037#ifdef CONFIG_X86_64
4038 case 8:
4039 asm("bswap %0" : "+r"(ctxt->dst.val));
4040 break;
4041#endif
4042 default:
4043 asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
4044 break;
4045 }
4046 return X86EMUL_CONTINUE;
4047}
4048
4049static int em_clflush(struct x86_emulate_ctxt *ctxt)
4050{
4051 /* emulating clflush regardless of cpuid */
4052 return X86EMUL_CONTINUE;
4053}
4054
Olivier Deprez0e641232021-09-23 10:07:05 +02004055static int em_clflushopt(struct x86_emulate_ctxt *ctxt)
4056{
4057 /* emulating clflushopt regardless of cpuid */
4058 return X86EMUL_CONTINUE;
4059}
4060
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004061static int em_movsxd(struct x86_emulate_ctxt *ctxt)
4062{
4063 ctxt->dst.val = (s32) ctxt->src.val;
4064 return X86EMUL_CONTINUE;
4065}
4066
4067static int check_fxsr(struct x86_emulate_ctxt *ctxt)
4068{
4069 u32 eax = 1, ebx, ecx = 0, edx;
4070
4071 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
4072 if (!(edx & FFL(FXSR)))
4073 return emulate_ud(ctxt);
4074
4075 if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
4076 return emulate_nm(ctxt);
4077
4078 /*
4079 * Don't emulate a case that should never be hit, instead of working
4080 * around a lack of fxsave64/fxrstor64 on old compilers.
4081 */
4082 if (ctxt->mode >= X86EMUL_MODE_PROT64)
4083 return X86EMUL_UNHANDLEABLE;
4084
4085 return X86EMUL_CONTINUE;
4086}
4087
4088/*
4089 * Hardware doesn't save and restore XMM 0-7 without CR4.OSFXSR, but does save
4090 * and restore MXCSR.
4091 */
4092static size_t __fxstate_size(int nregs)
4093{
4094 return offsetof(struct fxregs_state, xmm_space[0]) + nregs * 16;
4095}
4096
4097static inline size_t fxstate_size(struct x86_emulate_ctxt *ctxt)
4098{
4099 bool cr4_osfxsr;
4100 if (ctxt->mode == X86EMUL_MODE_PROT64)
4101 return __fxstate_size(16);
4102
4103 cr4_osfxsr = ctxt->ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR;
4104 return __fxstate_size(cr4_osfxsr ? 8 : 0);
4105}
4106
4107/*
4108 * FXSAVE and FXRSTOR have 4 different formats depending on execution mode,
4109 * 1) 16 bit mode
4110 * 2) 32 bit mode
4111 * - like (1), but FIP and FDP (foo) are only 16 bit. At least Intel CPUs
4112 * preserve whole 32 bit values, though, so (1) and (2) are the same wrt.
4113 * save and restore
4114 * 3) 64-bit mode with REX.W prefix
4115 * - like (2), but XMM 8-15 are being saved and restored
4116 * 4) 64-bit mode without REX.W prefix
4117 * - like (3), but FIP and FDP are 64 bit
4118 *
4119 * Emulation uses (3) for (1) and (2) and preserves XMM 8-15 to reach the
4120 * desired result. (4) is not emulated.
4121 *
4122 * Note: Guest and host CPUID.(EAX=07H,ECX=0H):EBX[bit 13] (deprecate FPU CS
4123 * and FPU DS) should match.
4124 */
4125static int em_fxsave(struct x86_emulate_ctxt *ctxt)
4126{
4127 struct fxregs_state fx_state;
4128 int rc;
4129
4130 rc = check_fxsr(ctxt);
4131 if (rc != X86EMUL_CONTINUE)
4132 return rc;
4133
Olivier Deprez0e641232021-09-23 10:07:05 +02004134 emulator_get_fpu();
4135
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004136 rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_state));
4137
Olivier Deprez0e641232021-09-23 10:07:05 +02004138 emulator_put_fpu();
4139
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004140 if (rc != X86EMUL_CONTINUE)
4141 return rc;
4142
4143 return segmented_write_std(ctxt, ctxt->memop.addr.mem, &fx_state,
4144 fxstate_size(ctxt));
4145}
4146
4147/*
4148 * FXRSTOR might restore XMM registers not provided by the guest. Fill
4149 * in the host registers (via FXSAVE) instead, so they won't be modified.
4150 * (preemption has to stay disabled until FXRSTOR).
4151 *
4152 * Use noinline to keep the stack for other functions called by callers small.
4153 */
4154static noinline int fxregs_fixup(struct fxregs_state *fx_state,
4155 const size_t used_size)
4156{
4157 struct fxregs_state fx_tmp;
4158 int rc;
4159
4160 rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_tmp));
4161 memcpy((void *)fx_state + used_size, (void *)&fx_tmp + used_size,
4162 __fxstate_size(16) - used_size);
4163
4164 return rc;
4165}
4166
4167static int em_fxrstor(struct x86_emulate_ctxt *ctxt)
4168{
4169 struct fxregs_state fx_state;
4170 int rc;
4171 size_t size;
4172
4173 rc = check_fxsr(ctxt);
4174 if (rc != X86EMUL_CONTINUE)
4175 return rc;
4176
4177 size = fxstate_size(ctxt);
4178 rc = segmented_read_std(ctxt, ctxt->memop.addr.mem, &fx_state, size);
4179 if (rc != X86EMUL_CONTINUE)
4180 return rc;
4181
Olivier Deprez0e641232021-09-23 10:07:05 +02004182 emulator_get_fpu();
4183
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004184 if (size < __fxstate_size(16)) {
4185 rc = fxregs_fixup(&fx_state, size);
4186 if (rc != X86EMUL_CONTINUE)
4187 goto out;
4188 }
4189
4190 if (fx_state.mxcsr >> 16) {
4191 rc = emulate_gp(ctxt, 0);
4192 goto out;
4193 }
4194
4195 if (rc == X86EMUL_CONTINUE)
4196 rc = asm_safe("fxrstor %[fx]", : [fx] "m"(fx_state));
4197
4198out:
Olivier Deprez0e641232021-09-23 10:07:05 +02004199 emulator_put_fpu();
4200
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004201 return rc;
4202}
4203
David Brazdil0f672f62019-12-10 10:32:29 +00004204static int em_xsetbv(struct x86_emulate_ctxt *ctxt)
4205{
4206 u32 eax, ecx, edx;
4207
4208 eax = reg_read(ctxt, VCPU_REGS_RAX);
4209 edx = reg_read(ctxt, VCPU_REGS_RDX);
4210 ecx = reg_read(ctxt, VCPU_REGS_RCX);
4211
4212 if (ctxt->ops->set_xcr(ctxt, ecx, ((u64)edx << 32) | eax))
4213 return emulate_gp(ctxt, 0);
4214
4215 return X86EMUL_CONTINUE;
4216}
4217
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004218static bool valid_cr(int nr)
4219{
4220 switch (nr) {
4221 case 0:
4222 case 2 ... 4:
4223 case 8:
4224 return true;
4225 default:
4226 return false;
4227 }
4228}
4229
4230static int check_cr_read(struct x86_emulate_ctxt *ctxt)
4231{
4232 if (!valid_cr(ctxt->modrm_reg))
4233 return emulate_ud(ctxt);
4234
4235 return X86EMUL_CONTINUE;
4236}
4237
4238static int check_cr_write(struct x86_emulate_ctxt *ctxt)
4239{
4240 u64 new_val = ctxt->src.val64;
4241 int cr = ctxt->modrm_reg;
4242 u64 efer = 0;
4243
4244 static u64 cr_reserved_bits[] = {
4245 0xffffffff00000000ULL,
4246 0, 0, 0, /* CR3 checked later */
4247 CR4_RESERVED_BITS,
4248 0, 0, 0,
4249 CR8_RESERVED_BITS,
4250 };
4251
4252 if (!valid_cr(cr))
4253 return emulate_ud(ctxt);
4254
4255 if (new_val & cr_reserved_bits[cr])
4256 return emulate_gp(ctxt, 0);
4257
4258 switch (cr) {
4259 case 0: {
4260 u64 cr4;
4261 if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
4262 ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
4263 return emulate_gp(ctxt, 0);
4264
4265 cr4 = ctxt->ops->get_cr(ctxt, 4);
4266 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
4267
4268 if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
4269 !(cr4 & X86_CR4_PAE))
4270 return emulate_gp(ctxt, 0);
4271
4272 break;
4273 }
4274 case 3: {
4275 u64 rsvd = 0;
4276
4277 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
4278 if (efer & EFER_LMA) {
4279 u64 maxphyaddr;
4280 u32 eax, ebx, ecx, edx;
4281
4282 eax = 0x80000008;
4283 ecx = 0;
4284 if (ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx,
4285 &edx, false))
4286 maxphyaddr = eax & 0xff;
4287 else
4288 maxphyaddr = 36;
4289 rsvd = rsvd_bits(maxphyaddr, 63);
4290 if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PCIDE)
4291 rsvd &= ~X86_CR3_PCID_NOFLUSH;
4292 }
4293
4294 if (new_val & rsvd)
4295 return emulate_gp(ctxt, 0);
4296
4297 break;
4298 }
4299 case 4: {
4300 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
4301
4302 if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
4303 return emulate_gp(ctxt, 0);
4304
4305 break;
4306 }
4307 }
4308
4309 return X86EMUL_CONTINUE;
4310}
4311
4312static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
4313{
4314 unsigned long dr7;
4315
4316 ctxt->ops->get_dr(ctxt, 7, &dr7);
4317
4318 /* Check if DR7.Global_Enable is set */
4319 return dr7 & (1 << 13);
4320}
4321
4322static int check_dr_read(struct x86_emulate_ctxt *ctxt)
4323{
4324 int dr = ctxt->modrm_reg;
4325 u64 cr4;
4326
4327 if (dr > 7)
4328 return emulate_ud(ctxt);
4329
4330 cr4 = ctxt->ops->get_cr(ctxt, 4);
4331 if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
4332 return emulate_ud(ctxt);
4333
4334 if (check_dr7_gd(ctxt)) {
4335 ulong dr6;
4336
4337 ctxt->ops->get_dr(ctxt, 6, &dr6);
David Brazdil0f672f62019-12-10 10:32:29 +00004338 dr6 &= ~DR_TRAP_BITS;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004339 dr6 |= DR6_BD | DR6_RTM;
4340 ctxt->ops->set_dr(ctxt, 6, dr6);
4341 return emulate_db(ctxt);
4342 }
4343
4344 return X86EMUL_CONTINUE;
4345}
4346
4347static int check_dr_write(struct x86_emulate_ctxt *ctxt)
4348{
4349 u64 new_val = ctxt->src.val64;
4350 int dr = ctxt->modrm_reg;
4351
4352 if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
4353 return emulate_gp(ctxt, 0);
4354
4355 return check_dr_read(ctxt);
4356}
4357
4358static int check_svme(struct x86_emulate_ctxt *ctxt)
4359{
4360 u64 efer = 0;
4361
4362 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
4363
4364 if (!(efer & EFER_SVME))
4365 return emulate_ud(ctxt);
4366
4367 return X86EMUL_CONTINUE;
4368}
4369
4370static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
4371{
4372 u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
4373
4374 /* Valid physical address? */
4375 if (rax & 0xffff000000000000ULL)
4376 return emulate_gp(ctxt, 0);
4377
4378 return check_svme(ctxt);
4379}
4380
4381static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
4382{
4383 u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
4384
4385 if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
4386 return emulate_ud(ctxt);
4387
4388 return X86EMUL_CONTINUE;
4389}
4390
4391static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
4392{
4393 u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
4394 u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
4395
4396 /*
4397 * VMware allows access to these Pseduo-PMCs even when read via RDPMC
4398 * in Ring3 when CR4.PCE=0.
4399 */
4400 if (enable_vmware_backdoor && is_vmware_backdoor_pmc(rcx))
4401 return X86EMUL_CONTINUE;
4402
4403 if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
4404 ctxt->ops->check_pmc(ctxt, rcx))
4405 return emulate_gp(ctxt, 0);
4406
4407 return X86EMUL_CONTINUE;
4408}
4409
4410static int check_perm_in(struct x86_emulate_ctxt *ctxt)
4411{
4412 ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
4413 if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
4414 return emulate_gp(ctxt, 0);
4415
4416 return X86EMUL_CONTINUE;
4417}
4418
4419static int check_perm_out(struct x86_emulate_ctxt *ctxt)
4420{
4421 ctxt->src.bytes = min(ctxt->src.bytes, 4u);
4422 if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
4423 return emulate_gp(ctxt, 0);
4424
4425 return X86EMUL_CONTINUE;
4426}
4427
4428#define D(_y) { .flags = (_y) }
4429#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
4430#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
4431 .intercept = x86_intercept_##_i, .check_perm = (_p) }
4432#define N D(NotImpl)
4433#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
4434#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
4435#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
4436#define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
4437#define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
4438#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
4439#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
4440#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
4441#define II(_f, _e, _i) \
4442 { .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
4443#define IIP(_f, _e, _i, _p) \
4444 { .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
4445 .intercept = x86_intercept_##_i, .check_perm = (_p) }
4446#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
4447
4448#define D2bv(_f) D((_f) | ByteOp), D(_f)
4449#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
4450#define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
4451#define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
4452#define I2bvIP(_f, _e, _i, _p) \
4453 IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
4454
4455#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
4456 F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
4457 F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
4458
4459static const struct opcode group7_rm0[] = {
4460 N,
4461 I(SrcNone | Priv | EmulateOnUD, em_hypercall),
4462 N, N, N, N, N, N,
4463};
4464
4465static const struct opcode group7_rm1[] = {
4466 DI(SrcNone | Priv, monitor),
4467 DI(SrcNone | Priv, mwait),
4468 N, N, N, N, N, N,
4469};
4470
David Brazdil0f672f62019-12-10 10:32:29 +00004471static const struct opcode group7_rm2[] = {
4472 N,
4473 II(ImplicitOps | Priv, em_xsetbv, xsetbv),
4474 N, N, N, N, N, N,
4475};
4476
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004477static const struct opcode group7_rm3[] = {
4478 DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
4479 II(SrcNone | Prot | EmulateOnUD, em_hypercall, vmmcall),
4480 DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
4481 DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
4482 DIP(SrcNone | Prot | Priv, stgi, check_svme),
4483 DIP(SrcNone | Prot | Priv, clgi, check_svme),
4484 DIP(SrcNone | Prot | Priv, skinit, check_svme),
4485 DIP(SrcNone | Prot | Priv, invlpga, check_svme),
4486};
4487
4488static const struct opcode group7_rm7[] = {
4489 N,
4490 DIP(SrcNone, rdtscp, check_rdtsc),
4491 N, N, N, N, N, N,
4492};
4493
4494static const struct opcode group1[] = {
4495 F(Lock, em_add),
4496 F(Lock | PageTable, em_or),
4497 F(Lock, em_adc),
4498 F(Lock, em_sbb),
4499 F(Lock | PageTable, em_and),
4500 F(Lock, em_sub),
4501 F(Lock, em_xor),
4502 F(NoWrite, em_cmp),
4503};
4504
4505static const struct opcode group1A[] = {
4506 I(DstMem | SrcNone | Mov | Stack | IncSP | TwoMemOp, em_pop), N, N, N, N, N, N, N,
4507};
4508
4509static const struct opcode group2[] = {
4510 F(DstMem | ModRM, em_rol),
4511 F(DstMem | ModRM, em_ror),
4512 F(DstMem | ModRM, em_rcl),
4513 F(DstMem | ModRM, em_rcr),
4514 F(DstMem | ModRM, em_shl),
4515 F(DstMem | ModRM, em_shr),
4516 F(DstMem | ModRM, em_shl),
4517 F(DstMem | ModRM, em_sar),
4518};
4519
4520static const struct opcode group3[] = {
4521 F(DstMem | SrcImm | NoWrite, em_test),
4522 F(DstMem | SrcImm | NoWrite, em_test),
4523 F(DstMem | SrcNone | Lock, em_not),
4524 F(DstMem | SrcNone | Lock, em_neg),
4525 F(DstXacc | Src2Mem, em_mul_ex),
4526 F(DstXacc | Src2Mem, em_imul_ex),
4527 F(DstXacc | Src2Mem, em_div_ex),
4528 F(DstXacc | Src2Mem, em_idiv_ex),
4529};
4530
4531static const struct opcode group4[] = {
4532 F(ByteOp | DstMem | SrcNone | Lock, em_inc),
4533 F(ByteOp | DstMem | SrcNone | Lock, em_dec),
4534 N, N, N, N, N, N,
4535};
4536
4537static const struct opcode group5[] = {
4538 F(DstMem | SrcNone | Lock, em_inc),
4539 F(DstMem | SrcNone | Lock, em_dec),
4540 I(SrcMem | NearBranch, em_call_near_abs),
4541 I(SrcMemFAddr | ImplicitOps, em_call_far),
4542 I(SrcMem | NearBranch, em_jmp_abs),
4543 I(SrcMemFAddr | ImplicitOps, em_jmp_far),
4544 I(SrcMem | Stack | TwoMemOp, em_push), D(Undefined),
4545};
4546
4547static const struct opcode group6[] = {
4548 II(Prot | DstMem, em_sldt, sldt),
4549 II(Prot | DstMem, em_str, str),
4550 II(Prot | Priv | SrcMem16, em_lldt, lldt),
4551 II(Prot | Priv | SrcMem16, em_ltr, ltr),
4552 N, N, N, N,
4553};
4554
4555static const struct group_dual group7 = { {
4556 II(Mov | DstMem, em_sgdt, sgdt),
4557 II(Mov | DstMem, em_sidt, sidt),
4558 II(SrcMem | Priv, em_lgdt, lgdt),
4559 II(SrcMem | Priv, em_lidt, lidt),
4560 II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
4561 II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
4562 II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
4563}, {
4564 EXT(0, group7_rm0),
4565 EXT(0, group7_rm1),
David Brazdil0f672f62019-12-10 10:32:29 +00004566 EXT(0, group7_rm2),
4567 EXT(0, group7_rm3),
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004568 II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
4569 II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
4570 EXT(0, group7_rm7),
4571} };
4572
4573static const struct opcode group8[] = {
4574 N, N, N, N,
4575 F(DstMem | SrcImmByte | NoWrite, em_bt),
4576 F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
4577 F(DstMem | SrcImmByte | Lock, em_btr),
4578 F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
4579};
4580
4581/*
4582 * The "memory" destination is actually always a register, since we come
4583 * from the register case of group9.
4584 */
4585static const struct gprefix pfx_0f_c7_7 = {
4586 N, N, N, II(DstMem | ModRM | Op3264 | EmulateOnUD, em_rdpid, rdtscp),
4587};
4588
4589
4590static const struct group_dual group9 = { {
4591 N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
4592}, {
4593 N, N, N, N, N, N, N,
4594 GP(0, &pfx_0f_c7_7),
4595} };
4596
4597static const struct opcode group11[] = {
4598 I(DstMem | SrcImm | Mov | PageTable, em_mov),
4599 X7(D(Undefined)),
4600};
4601
4602static const struct gprefix pfx_0f_ae_7 = {
Olivier Deprez0e641232021-09-23 10:07:05 +02004603 I(SrcMem | ByteOp, em_clflush), I(SrcMem | ByteOp, em_clflushopt), N, N,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004604};
4605
4606static const struct group_dual group15 = { {
4607 I(ModRM | Aligned16, em_fxsave),
4608 I(ModRM | Aligned16, em_fxrstor),
4609 N, N, N, N, N, GP(0, &pfx_0f_ae_7),
4610}, {
4611 N, N, N, N, N, N, N, N,
4612} };
4613
4614static const struct gprefix pfx_0f_6f_0f_7f = {
4615 I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
4616};
4617
4618static const struct instr_dual instr_dual_0f_2b = {
4619 I(0, em_mov), N
4620};
4621
4622static const struct gprefix pfx_0f_2b = {
4623 ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
4624};
4625
4626static const struct gprefix pfx_0f_10_0f_11 = {
4627 I(Unaligned, em_mov), I(Unaligned, em_mov), N, N,
4628};
4629
4630static const struct gprefix pfx_0f_28_0f_29 = {
4631 I(Aligned, em_mov), I(Aligned, em_mov), N, N,
4632};
4633
4634static const struct gprefix pfx_0f_e7 = {
4635 N, I(Sse, em_mov), N, N,
4636};
4637
4638static const struct escape escape_d9 = { {
4639 N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
4640}, {
4641 /* 0xC0 - 0xC7 */
4642 N, N, N, N, N, N, N, N,
4643 /* 0xC8 - 0xCF */
4644 N, N, N, N, N, N, N, N,
4645 /* 0xD0 - 0xC7 */
4646 N, N, N, N, N, N, N, N,
4647 /* 0xD8 - 0xDF */
4648 N, N, N, N, N, N, N, N,
4649 /* 0xE0 - 0xE7 */
4650 N, N, N, N, N, N, N, N,
4651 /* 0xE8 - 0xEF */
4652 N, N, N, N, N, N, N, N,
4653 /* 0xF0 - 0xF7 */
4654 N, N, N, N, N, N, N, N,
4655 /* 0xF8 - 0xFF */
4656 N, N, N, N, N, N, N, N,
4657} };
4658
4659static const struct escape escape_db = { {
4660 N, N, N, N, N, N, N, N,
4661}, {
4662 /* 0xC0 - 0xC7 */
4663 N, N, N, N, N, N, N, N,
4664 /* 0xC8 - 0xCF */
4665 N, N, N, N, N, N, N, N,
4666 /* 0xD0 - 0xC7 */
4667 N, N, N, N, N, N, N, N,
4668 /* 0xD8 - 0xDF */
4669 N, N, N, N, N, N, N, N,
4670 /* 0xE0 - 0xE7 */
4671 N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
4672 /* 0xE8 - 0xEF */
4673 N, N, N, N, N, N, N, N,
4674 /* 0xF0 - 0xF7 */
4675 N, N, N, N, N, N, N, N,
4676 /* 0xF8 - 0xFF */
4677 N, N, N, N, N, N, N, N,
4678} };
4679
4680static const struct escape escape_dd = { {
4681 N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
4682}, {
4683 /* 0xC0 - 0xC7 */
4684 N, N, N, N, N, N, N, N,
4685 /* 0xC8 - 0xCF */
4686 N, N, N, N, N, N, N, N,
4687 /* 0xD0 - 0xC7 */
4688 N, N, N, N, N, N, N, N,
4689 /* 0xD8 - 0xDF */
4690 N, N, N, N, N, N, N, N,
4691 /* 0xE0 - 0xE7 */
4692 N, N, N, N, N, N, N, N,
4693 /* 0xE8 - 0xEF */
4694 N, N, N, N, N, N, N, N,
4695 /* 0xF0 - 0xF7 */
4696 N, N, N, N, N, N, N, N,
4697 /* 0xF8 - 0xFF */
4698 N, N, N, N, N, N, N, N,
4699} };
4700
4701static const struct instr_dual instr_dual_0f_c3 = {
4702 I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
4703};
4704
4705static const struct mode_dual mode_dual_63 = {
4706 N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
4707};
4708
4709static const struct opcode opcode_table[256] = {
4710 /* 0x00 - 0x07 */
4711 F6ALU(Lock, em_add),
4712 I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
4713 I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
4714 /* 0x08 - 0x0F */
4715 F6ALU(Lock | PageTable, em_or),
4716 I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
4717 N,
4718 /* 0x10 - 0x17 */
4719 F6ALU(Lock, em_adc),
4720 I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
4721 I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
4722 /* 0x18 - 0x1F */
4723 F6ALU(Lock, em_sbb),
4724 I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
4725 I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
4726 /* 0x20 - 0x27 */
4727 F6ALU(Lock | PageTable, em_and), N, N,
4728 /* 0x28 - 0x2F */
4729 F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
4730 /* 0x30 - 0x37 */
4731 F6ALU(Lock, em_xor), N, N,
4732 /* 0x38 - 0x3F */
4733 F6ALU(NoWrite, em_cmp), N, N,
4734 /* 0x40 - 0x4F */
4735 X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
4736 /* 0x50 - 0x57 */
4737 X8(I(SrcReg | Stack, em_push)),
4738 /* 0x58 - 0x5F */
4739 X8(I(DstReg | Stack, em_pop)),
4740 /* 0x60 - 0x67 */
4741 I(ImplicitOps | Stack | No64, em_pusha),
4742 I(ImplicitOps | Stack | No64, em_popa),
4743 N, MD(ModRM, &mode_dual_63),
4744 N, N, N, N,
4745 /* 0x68 - 0x6F */
4746 I(SrcImm | Mov | Stack, em_push),
4747 I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
4748 I(SrcImmByte | Mov | Stack, em_push),
4749 I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
4750 I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
4751 I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
4752 /* 0x70 - 0x7F */
4753 X16(D(SrcImmByte | NearBranch)),
4754 /* 0x80 - 0x87 */
4755 G(ByteOp | DstMem | SrcImm, group1),
4756 G(DstMem | SrcImm, group1),
4757 G(ByteOp | DstMem | SrcImm | No64, group1),
4758 G(DstMem | SrcImmByte, group1),
4759 F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
4760 I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
4761 /* 0x88 - 0x8F */
4762 I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
4763 I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
4764 I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
4765 D(ModRM | SrcMem | NoAccess | DstReg),
4766 I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
4767 G(0, group1A),
4768 /* 0x90 - 0x97 */
4769 DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
4770 /* 0x98 - 0x9F */
4771 D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
4772 I(SrcImmFAddr | No64, em_call_far), N,
4773 II(ImplicitOps | Stack, em_pushf, pushf),
4774 II(ImplicitOps | Stack, em_popf, popf),
4775 I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
4776 /* 0xA0 - 0xA7 */
4777 I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
4778 I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
4779 I2bv(SrcSI | DstDI | Mov | String | TwoMemOp, em_mov),
4780 F2bv(SrcSI | DstDI | String | NoWrite | TwoMemOp, em_cmp_r),
4781 /* 0xA8 - 0xAF */
4782 F2bv(DstAcc | SrcImm | NoWrite, em_test),
4783 I2bv(SrcAcc | DstDI | Mov | String, em_mov),
4784 I2bv(SrcSI | DstAcc | Mov | String, em_mov),
4785 F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
4786 /* 0xB0 - 0xB7 */
4787 X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
4788 /* 0xB8 - 0xBF */
4789 X8(I(DstReg | SrcImm64 | Mov, em_mov)),
4790 /* 0xC0 - 0xC7 */
4791 G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
4792 I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
4793 I(ImplicitOps | NearBranch, em_ret),
4794 I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
4795 I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
4796 G(ByteOp, group11), G(0, group11),
4797 /* 0xC8 - 0xCF */
4798 I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
4799 I(ImplicitOps | SrcImmU16, em_ret_far_imm),
4800 I(ImplicitOps, em_ret_far),
4801 D(ImplicitOps), DI(SrcImmByte, intn),
4802 D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
4803 /* 0xD0 - 0xD7 */
4804 G(Src2One | ByteOp, group2), G(Src2One, group2),
4805 G(Src2CL | ByteOp, group2), G(Src2CL, group2),
4806 I(DstAcc | SrcImmUByte | No64, em_aam),
4807 I(DstAcc | SrcImmUByte | No64, em_aad),
4808 F(DstAcc | ByteOp | No64, em_salc),
4809 I(DstAcc | SrcXLat | ByteOp, em_mov),
4810 /* 0xD8 - 0xDF */
4811 N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
4812 /* 0xE0 - 0xE7 */
4813 X3(I(SrcImmByte | NearBranch, em_loop)),
4814 I(SrcImmByte | NearBranch, em_jcxz),
4815 I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
4816 I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
4817 /* 0xE8 - 0xEF */
4818 I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
4819 I(SrcImmFAddr | No64, em_jmp_far),
4820 D(SrcImmByte | ImplicitOps | NearBranch),
4821 I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
4822 I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
4823 /* 0xF0 - 0xF7 */
4824 N, DI(ImplicitOps, icebp), N, N,
4825 DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
4826 G(ByteOp, group3), G(0, group3),
4827 /* 0xF8 - 0xFF */
4828 D(ImplicitOps), D(ImplicitOps),
4829 I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
4830 D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
4831};
4832
4833static const struct opcode twobyte_table[256] = {
4834 /* 0x00 - 0x0F */
4835 G(0, group6), GD(0, &group7), N, N,
4836 N, I(ImplicitOps | EmulateOnUD, em_syscall),
4837 II(ImplicitOps | Priv, em_clts, clts), N,
4838 DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
4839 N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
4840 /* 0x10 - 0x1F */
4841 GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_10_0f_11),
4842 GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_10_0f_11),
4843 N, N, N, N, N, N,
4844 D(ImplicitOps | ModRM | SrcMem | NoAccess),
4845 N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
4846 /* 0x20 - 0x2F */
4847 DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
4848 DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
4849 IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
4850 check_cr_write),
4851 IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
4852 check_dr_write),
4853 N, N, N, N,
4854 GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
4855 GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
4856 N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
4857 N, N, N, N,
4858 /* 0x30 - 0x3F */
4859 II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4860 IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4861 II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4862 IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4863 I(ImplicitOps | EmulateOnUD, em_sysenter),
4864 I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
4865 N, N,
4866 N, N, N, N, N, N, N, N,
4867 /* 0x40 - 0x4F */
4868 X16(D(DstReg | SrcMem | ModRM)),
4869 /* 0x50 - 0x5F */
4870 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
4871 /* 0x60 - 0x6F */
4872 N, N, N, N,
4873 N, N, N, N,
4874 N, N, N, N,
4875 N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4876 /* 0x70 - 0x7F */
4877 N, N, N, N,
4878 N, N, N, N,
4879 N, N, N, N,
4880 N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4881 /* 0x80 - 0x8F */
4882 X16(D(SrcImm | NearBranch)),
4883 /* 0x90 - 0x9F */
4884 X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4885 /* 0xA0 - 0xA7 */
4886 I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4887 II(ImplicitOps, em_cpuid, cpuid),
4888 F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4889 F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
4890 F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4891 /* 0xA8 - 0xAF */
4892 I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4893 II(EmulateOnUD | ImplicitOps, em_rsm, rsm),
4894 F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4895 F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
4896 F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4897 GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
4898 /* 0xB0 - 0xB7 */
4899 I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
4900 I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4901 F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4902 I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
4903 I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4904 D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4905 /* 0xB8 - 0xBF */
4906 N, N,
4907 G(BitOp, group8),
4908 F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
4909 I(DstReg | SrcMem | ModRM, em_bsf_c),
4910 I(DstReg | SrcMem | ModRM, em_bsr_c),
4911 D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4912 /* 0xC0 - 0xC7 */
4913 F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
4914 N, ID(0, &instr_dual_0f_c3),
4915 N, N, N, GD(0, &group9),
4916 /* 0xC8 - 0xCF */
4917 X8(I(DstReg, em_bswap)),
4918 /* 0xD0 - 0xDF */
4919 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
4920 /* 0xE0 - 0xEF */
4921 N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
4922 N, N, N, N, N, N, N, N,
4923 /* 0xF0 - 0xFF */
4924 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
4925};
4926
4927static const struct instr_dual instr_dual_0f_38_f0 = {
4928 I(DstReg | SrcMem | Mov, em_movbe), N
4929};
4930
4931static const struct instr_dual instr_dual_0f_38_f1 = {
4932 I(DstMem | SrcReg | Mov, em_movbe), N
4933};
4934
4935static const struct gprefix three_byte_0f_38_f0 = {
4936 ID(0, &instr_dual_0f_38_f0), N, N, N
4937};
4938
4939static const struct gprefix three_byte_0f_38_f1 = {
4940 ID(0, &instr_dual_0f_38_f1), N, N, N
4941};
4942
4943/*
4944 * Insns below are selected by the prefix which indexed by the third opcode
4945 * byte.
4946 */
4947static const struct opcode opcode_map_0f_38[256] = {
4948 /* 0x00 - 0x7f */
4949 X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
4950 /* 0x80 - 0xef */
4951 X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
4952 /* 0xf0 - 0xf1 */
4953 GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
4954 GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
4955 /* 0xf2 - 0xff */
4956 N, N, X4(N), X8(N)
4957};
4958
4959#undef D
4960#undef N
4961#undef G
4962#undef GD
4963#undef I
4964#undef GP
4965#undef EXT
4966#undef MD
4967#undef ID
4968
4969#undef D2bv
4970#undef D2bvIP
4971#undef I2bv
4972#undef I2bvIP
4973#undef I6ALU
4974
4975static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4976{
4977 unsigned size;
4978
4979 size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4980 if (size == 8)
4981 size = 4;
4982 return size;
4983}
4984
4985static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
4986 unsigned size, bool sign_extension)
4987{
4988 int rc = X86EMUL_CONTINUE;
4989
4990 op->type = OP_IMM;
4991 op->bytes = size;
4992 op->addr.mem.ea = ctxt->_eip;
4993 /* NB. Immediates are sign-extended as necessary. */
4994 switch (op->bytes) {
4995 case 1:
4996 op->val = insn_fetch(s8, ctxt);
4997 break;
4998 case 2:
4999 op->val = insn_fetch(s16, ctxt);
5000 break;
5001 case 4:
5002 op->val = insn_fetch(s32, ctxt);
5003 break;
5004 case 8:
5005 op->val = insn_fetch(s64, ctxt);
5006 break;
5007 }
5008 if (!sign_extension) {
5009 switch (op->bytes) {
5010 case 1:
5011 op->val &= 0xff;
5012 break;
5013 case 2:
5014 op->val &= 0xffff;
5015 break;
5016 case 4:
5017 op->val &= 0xffffffff;
5018 break;
5019 }
5020 }
5021done:
5022 return rc;
5023}
5024
5025static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
5026 unsigned d)
5027{
5028 int rc = X86EMUL_CONTINUE;
5029
5030 switch (d) {
5031 case OpReg:
5032 decode_register_operand(ctxt, op);
5033 break;
5034 case OpImmUByte:
5035 rc = decode_imm(ctxt, op, 1, false);
5036 break;
5037 case OpMem:
5038 ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
5039 mem_common:
5040 *op = ctxt->memop;
5041 ctxt->memopp = op;
5042 if (ctxt->d & BitOp)
5043 fetch_bit_operand(ctxt);
5044 op->orig_val = op->val;
5045 break;
5046 case OpMem64:
5047 ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
5048 goto mem_common;
5049 case OpAcc:
5050 op->type = OP_REG;
5051 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
5052 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
5053 fetch_register_operand(op);
5054 op->orig_val = op->val;
5055 break;
5056 case OpAccLo:
5057 op->type = OP_REG;
5058 op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
5059 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
5060 fetch_register_operand(op);
5061 op->orig_val = op->val;
5062 break;
5063 case OpAccHi:
5064 if (ctxt->d & ByteOp) {
5065 op->type = OP_NONE;
5066 break;
5067 }
5068 op->type = OP_REG;
5069 op->bytes = ctxt->op_bytes;
5070 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
5071 fetch_register_operand(op);
5072 op->orig_val = op->val;
5073 break;
5074 case OpDI:
5075 op->type = OP_MEM;
5076 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
5077 op->addr.mem.ea =
5078 register_address(ctxt, VCPU_REGS_RDI);
5079 op->addr.mem.seg = VCPU_SREG_ES;
5080 op->val = 0;
5081 op->count = 1;
5082 break;
5083 case OpDX:
5084 op->type = OP_REG;
5085 op->bytes = 2;
5086 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
5087 fetch_register_operand(op);
5088 break;
5089 case OpCL:
5090 op->type = OP_IMM;
5091 op->bytes = 1;
5092 op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
5093 break;
5094 case OpImmByte:
5095 rc = decode_imm(ctxt, op, 1, true);
5096 break;
5097 case OpOne:
5098 op->type = OP_IMM;
5099 op->bytes = 1;
5100 op->val = 1;
5101 break;
5102 case OpImm:
5103 rc = decode_imm(ctxt, op, imm_size(ctxt), true);
5104 break;
5105 case OpImm64:
5106 rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
5107 break;
5108 case OpMem8:
5109 ctxt->memop.bytes = 1;
5110 if (ctxt->memop.type == OP_REG) {
5111 ctxt->memop.addr.reg = decode_register(ctxt,
5112 ctxt->modrm_rm, true);
5113 fetch_register_operand(&ctxt->memop);
5114 }
5115 goto mem_common;
5116 case OpMem16:
5117 ctxt->memop.bytes = 2;
5118 goto mem_common;
5119 case OpMem32:
5120 ctxt->memop.bytes = 4;
5121 goto mem_common;
5122 case OpImmU16:
5123 rc = decode_imm(ctxt, op, 2, false);
5124 break;
5125 case OpImmU:
5126 rc = decode_imm(ctxt, op, imm_size(ctxt), false);
5127 break;
5128 case OpSI:
5129 op->type = OP_MEM;
5130 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
5131 op->addr.mem.ea =
5132 register_address(ctxt, VCPU_REGS_RSI);
5133 op->addr.mem.seg = ctxt->seg_override;
5134 op->val = 0;
5135 op->count = 1;
5136 break;
5137 case OpXLat:
5138 op->type = OP_MEM;
5139 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
5140 op->addr.mem.ea =
5141 address_mask(ctxt,
5142 reg_read(ctxt, VCPU_REGS_RBX) +
5143 (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
5144 op->addr.mem.seg = ctxt->seg_override;
5145 op->val = 0;
5146 break;
5147 case OpImmFAddr:
5148 op->type = OP_IMM;
5149 op->addr.mem.ea = ctxt->_eip;
5150 op->bytes = ctxt->op_bytes + 2;
5151 insn_fetch_arr(op->valptr, op->bytes, ctxt);
5152 break;
5153 case OpMemFAddr:
5154 ctxt->memop.bytes = ctxt->op_bytes + 2;
5155 goto mem_common;
5156 case OpES:
5157 op->type = OP_IMM;
5158 op->val = VCPU_SREG_ES;
5159 break;
5160 case OpCS:
5161 op->type = OP_IMM;
5162 op->val = VCPU_SREG_CS;
5163 break;
5164 case OpSS:
5165 op->type = OP_IMM;
5166 op->val = VCPU_SREG_SS;
5167 break;
5168 case OpDS:
5169 op->type = OP_IMM;
5170 op->val = VCPU_SREG_DS;
5171 break;
5172 case OpFS:
5173 op->type = OP_IMM;
5174 op->val = VCPU_SREG_FS;
5175 break;
5176 case OpGS:
5177 op->type = OP_IMM;
5178 op->val = VCPU_SREG_GS;
5179 break;
5180 case OpImplicit:
5181 /* Special instructions do their own operand decoding. */
5182 default:
5183 op->type = OP_NONE; /* Disable writeback. */
5184 break;
5185 }
5186
5187done:
5188 return rc;
5189}
5190
5191int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
5192{
5193 int rc = X86EMUL_CONTINUE;
5194 int mode = ctxt->mode;
5195 int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
5196 bool op_prefix = false;
5197 bool has_seg_override = false;
5198 struct opcode opcode;
5199 u16 dummy;
5200 struct desc_struct desc;
5201
5202 ctxt->memop.type = OP_NONE;
5203 ctxt->memopp = NULL;
5204 ctxt->_eip = ctxt->eip;
5205 ctxt->fetch.ptr = ctxt->fetch.data;
5206 ctxt->fetch.end = ctxt->fetch.data + insn_len;
5207 ctxt->opcode_len = 1;
Olivier Deprez0e641232021-09-23 10:07:05 +02005208 ctxt->intercept = x86_intercept_none;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005209 if (insn_len > 0)
5210 memcpy(ctxt->fetch.data, insn, insn_len);
5211 else {
5212 rc = __do_insn_fetch_bytes(ctxt, 1);
5213 if (rc != X86EMUL_CONTINUE)
David Brazdil0f672f62019-12-10 10:32:29 +00005214 goto done;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005215 }
5216
5217 switch (mode) {
5218 case X86EMUL_MODE_REAL:
5219 case X86EMUL_MODE_VM86:
5220 def_op_bytes = def_ad_bytes = 2;
5221 ctxt->ops->get_segment(ctxt, &dummy, &desc, NULL, VCPU_SREG_CS);
5222 if (desc.d)
5223 def_op_bytes = def_ad_bytes = 4;
5224 break;
5225 case X86EMUL_MODE_PROT16:
5226 def_op_bytes = def_ad_bytes = 2;
5227 break;
5228 case X86EMUL_MODE_PROT32:
5229 def_op_bytes = def_ad_bytes = 4;
5230 break;
5231#ifdef CONFIG_X86_64
5232 case X86EMUL_MODE_PROT64:
5233 def_op_bytes = 4;
5234 def_ad_bytes = 8;
5235 break;
5236#endif
5237 default:
5238 return EMULATION_FAILED;
5239 }
5240
5241 ctxt->op_bytes = def_op_bytes;
5242 ctxt->ad_bytes = def_ad_bytes;
5243
5244 /* Legacy prefixes. */
5245 for (;;) {
5246 switch (ctxt->b = insn_fetch(u8, ctxt)) {
5247 case 0x66: /* operand-size override */
5248 op_prefix = true;
5249 /* switch between 2/4 bytes */
5250 ctxt->op_bytes = def_op_bytes ^ 6;
5251 break;
5252 case 0x67: /* address-size override */
5253 if (mode == X86EMUL_MODE_PROT64)
5254 /* switch between 4/8 bytes */
5255 ctxt->ad_bytes = def_ad_bytes ^ 12;
5256 else
5257 /* switch between 2/4 bytes */
5258 ctxt->ad_bytes = def_ad_bytes ^ 6;
5259 break;
5260 case 0x26: /* ES override */
Olivier Deprez0e641232021-09-23 10:07:05 +02005261 has_seg_override = true;
5262 ctxt->seg_override = VCPU_SREG_ES;
5263 break;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005264 case 0x2e: /* CS override */
Olivier Deprez0e641232021-09-23 10:07:05 +02005265 has_seg_override = true;
5266 ctxt->seg_override = VCPU_SREG_CS;
5267 break;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005268 case 0x36: /* SS override */
Olivier Deprez0e641232021-09-23 10:07:05 +02005269 has_seg_override = true;
5270 ctxt->seg_override = VCPU_SREG_SS;
5271 break;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005272 case 0x3e: /* DS override */
5273 has_seg_override = true;
Olivier Deprez0e641232021-09-23 10:07:05 +02005274 ctxt->seg_override = VCPU_SREG_DS;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005275 break;
5276 case 0x64: /* FS override */
Olivier Deprez0e641232021-09-23 10:07:05 +02005277 has_seg_override = true;
5278 ctxt->seg_override = VCPU_SREG_FS;
5279 break;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005280 case 0x65: /* GS override */
5281 has_seg_override = true;
Olivier Deprez0e641232021-09-23 10:07:05 +02005282 ctxt->seg_override = VCPU_SREG_GS;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005283 break;
5284 case 0x40 ... 0x4f: /* REX */
5285 if (mode != X86EMUL_MODE_PROT64)
5286 goto done_prefixes;
5287 ctxt->rex_prefix = ctxt->b;
5288 continue;
5289 case 0xf0: /* LOCK */
5290 ctxt->lock_prefix = 1;
5291 break;
5292 case 0xf2: /* REPNE/REPNZ */
5293 case 0xf3: /* REP/REPE/REPZ */
5294 ctxt->rep_prefix = ctxt->b;
5295 break;
5296 default:
5297 goto done_prefixes;
5298 }
5299
5300 /* Any legacy prefix after a REX prefix nullifies its effect. */
5301
5302 ctxt->rex_prefix = 0;
5303 }
5304
5305done_prefixes:
5306
5307 /* REX prefix. */
5308 if (ctxt->rex_prefix & 8)
5309 ctxt->op_bytes = 8; /* REX.W */
5310
5311 /* Opcode byte(s). */
5312 opcode = opcode_table[ctxt->b];
5313 /* Two-byte opcode? */
5314 if (ctxt->b == 0x0f) {
5315 ctxt->opcode_len = 2;
5316 ctxt->b = insn_fetch(u8, ctxt);
5317 opcode = twobyte_table[ctxt->b];
5318
5319 /* 0F_38 opcode map */
5320 if (ctxt->b == 0x38) {
5321 ctxt->opcode_len = 3;
5322 ctxt->b = insn_fetch(u8, ctxt);
5323 opcode = opcode_map_0f_38[ctxt->b];
5324 }
5325 }
5326 ctxt->d = opcode.flags;
5327
5328 if (ctxt->d & ModRM)
5329 ctxt->modrm = insn_fetch(u8, ctxt);
5330
5331 /* vex-prefix instructions are not implemented */
5332 if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
5333 (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
5334 ctxt->d = NotImpl;
5335 }
5336
5337 while (ctxt->d & GroupMask) {
5338 switch (ctxt->d & GroupMask) {
5339 case Group:
5340 goffset = (ctxt->modrm >> 3) & 7;
5341 opcode = opcode.u.group[goffset];
5342 break;
5343 case GroupDual:
5344 goffset = (ctxt->modrm >> 3) & 7;
5345 if ((ctxt->modrm >> 6) == 3)
5346 opcode = opcode.u.gdual->mod3[goffset];
5347 else
5348 opcode = opcode.u.gdual->mod012[goffset];
5349 break;
5350 case RMExt:
5351 goffset = ctxt->modrm & 7;
5352 opcode = opcode.u.group[goffset];
5353 break;
5354 case Prefix:
5355 if (ctxt->rep_prefix && op_prefix)
5356 return EMULATION_FAILED;
5357 simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
5358 switch (simd_prefix) {
5359 case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
5360 case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
5361 case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
5362 case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
5363 }
5364 break;
5365 case Escape:
Olivier Deprez0e641232021-09-23 10:07:05 +02005366 if (ctxt->modrm > 0xbf) {
5367 size_t size = ARRAY_SIZE(opcode.u.esc->high);
5368 u32 index = array_index_nospec(
5369 ctxt->modrm - 0xc0, size);
5370
5371 opcode = opcode.u.esc->high[index];
5372 } else {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005373 opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
Olivier Deprez0e641232021-09-23 10:07:05 +02005374 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005375 break;
5376 case InstrDual:
5377 if ((ctxt->modrm >> 6) == 3)
5378 opcode = opcode.u.idual->mod3;
5379 else
5380 opcode = opcode.u.idual->mod012;
5381 break;
5382 case ModeDual:
5383 if (ctxt->mode == X86EMUL_MODE_PROT64)
5384 opcode = opcode.u.mdual->mode64;
5385 else
5386 opcode = opcode.u.mdual->mode32;
5387 break;
5388 default:
5389 return EMULATION_FAILED;
5390 }
5391
5392 ctxt->d &= ~(u64)GroupMask;
5393 ctxt->d |= opcode.flags;
5394 }
5395
5396 /* Unrecognised? */
5397 if (ctxt->d == 0)
5398 return EMULATION_FAILED;
5399
5400 ctxt->execute = opcode.u.execute;
5401
5402 if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
5403 return EMULATION_FAILED;
5404
5405 if (unlikely(ctxt->d &
5406 (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
5407 No16))) {
5408 /*
5409 * These are copied unconditionally here, and checked unconditionally
5410 * in x86_emulate_insn.
5411 */
5412 ctxt->check_perm = opcode.check_perm;
5413 ctxt->intercept = opcode.intercept;
5414
5415 if (ctxt->d & NotImpl)
5416 return EMULATION_FAILED;
5417
5418 if (mode == X86EMUL_MODE_PROT64) {
5419 if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
5420 ctxt->op_bytes = 8;
5421 else if (ctxt->d & NearBranch)
5422 ctxt->op_bytes = 8;
5423 }
5424
5425 if (ctxt->d & Op3264) {
5426 if (mode == X86EMUL_MODE_PROT64)
5427 ctxt->op_bytes = 8;
5428 else
5429 ctxt->op_bytes = 4;
5430 }
5431
5432 if ((ctxt->d & No16) && ctxt->op_bytes == 2)
5433 ctxt->op_bytes = 4;
5434
5435 if (ctxt->d & Sse)
5436 ctxt->op_bytes = 16;
5437 else if (ctxt->d & Mmx)
5438 ctxt->op_bytes = 8;
5439 }
5440
5441 /* ModRM and SIB bytes. */
5442 if (ctxt->d & ModRM) {
5443 rc = decode_modrm(ctxt, &ctxt->memop);
5444 if (!has_seg_override) {
5445 has_seg_override = true;
5446 ctxt->seg_override = ctxt->modrm_seg;
5447 }
5448 } else if (ctxt->d & MemAbs)
5449 rc = decode_abs(ctxt, &ctxt->memop);
5450 if (rc != X86EMUL_CONTINUE)
5451 goto done;
5452
5453 if (!has_seg_override)
5454 ctxt->seg_override = VCPU_SREG_DS;
5455
5456 ctxt->memop.addr.mem.seg = ctxt->seg_override;
5457
5458 /*
5459 * Decode and fetch the source operand: register, memory
5460 * or immediate.
5461 */
5462 rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
5463 if (rc != X86EMUL_CONTINUE)
5464 goto done;
5465
5466 /*
5467 * Decode and fetch the second source operand: register, memory
5468 * or immediate.
5469 */
5470 rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
5471 if (rc != X86EMUL_CONTINUE)
5472 goto done;
5473
5474 /* Decode and fetch the destination operand: register or memory. */
5475 rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
5476
5477 if (ctxt->rip_relative && likely(ctxt->memopp))
5478 ctxt->memopp->addr.mem.ea = address_mask(ctxt,
5479 ctxt->memopp->addr.mem.ea + ctxt->_eip);
5480
5481done:
David Brazdil0f672f62019-12-10 10:32:29 +00005482 if (rc == X86EMUL_PROPAGATE_FAULT)
5483 ctxt->have_exception = true;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005484 return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
5485}
5486
5487bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
5488{
5489 return ctxt->d & PageTable;
5490}
5491
5492static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
5493{
5494 /* The second termination condition only applies for REPE
5495 * and REPNE. Test if the repeat string operation prefix is
5496 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
5497 * corresponding termination condition according to:
5498 * - if REPE/REPZ and ZF = 0 then done
5499 * - if REPNE/REPNZ and ZF = 1 then done
5500 */
5501 if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
5502 (ctxt->b == 0xae) || (ctxt->b == 0xaf))
5503 && (((ctxt->rep_prefix == REPE_PREFIX) &&
5504 ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
5505 || ((ctxt->rep_prefix == REPNE_PREFIX) &&
5506 ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
5507 return true;
5508
5509 return false;
5510}
5511
5512static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
5513{
5514 int rc;
5515
Olivier Deprez0e641232021-09-23 10:07:05 +02005516 emulator_get_fpu();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005517 rc = asm_safe("fwait");
Olivier Deprez0e641232021-09-23 10:07:05 +02005518 emulator_put_fpu();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005519
5520 if (unlikely(rc != X86EMUL_CONTINUE))
5521 return emulate_exception(ctxt, MF_VECTOR, 0, false);
5522
5523 return X86EMUL_CONTINUE;
5524}
5525
5526static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
5527 struct operand *op)
5528{
5529 if (op->type == OP_MM)
5530 read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
5531}
5532
5533static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
5534{
5535 ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
5536
5537 if (!(ctxt->d & ByteOp))
5538 fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
5539
5540 asm("push %[flags]; popf; " CALL_NOSPEC " ; pushf; pop %[flags]\n"
5541 : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
5542 [thunk_target]"+S"(fop), ASM_CALL_CONSTRAINT
5543 : "c"(ctxt->src2.val));
5544
5545 ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
5546 if (!fop) /* exception is returned in fop variable */
5547 return emulate_de(ctxt);
5548 return X86EMUL_CONTINUE;
5549}
5550
5551void init_decode_cache(struct x86_emulate_ctxt *ctxt)
5552{
5553 memset(&ctxt->rip_relative, 0,
5554 (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
5555
5556 ctxt->io_read.pos = 0;
5557 ctxt->io_read.end = 0;
5558 ctxt->mem_read.end = 0;
5559}
5560
5561int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
5562{
5563 const struct x86_emulate_ops *ops = ctxt->ops;
5564 int rc = X86EMUL_CONTINUE;
5565 int saved_dst_type = ctxt->dst.type;
5566 unsigned emul_flags;
5567
5568 ctxt->mem_read.pos = 0;
5569
5570 /* LOCK prefix is allowed only with some instructions */
5571 if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
5572 rc = emulate_ud(ctxt);
5573 goto done;
5574 }
5575
5576 if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
5577 rc = emulate_ud(ctxt);
5578 goto done;
5579 }
5580
5581 emul_flags = ctxt->ops->get_hflags(ctxt);
5582 if (unlikely(ctxt->d &
5583 (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
5584 if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
5585 (ctxt->d & Undefined)) {
5586 rc = emulate_ud(ctxt);
5587 goto done;
5588 }
5589
5590 if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
5591 || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
5592 rc = emulate_ud(ctxt);
5593 goto done;
5594 }
5595
5596 if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
5597 rc = emulate_nm(ctxt);
5598 goto done;
5599 }
5600
5601 if (ctxt->d & Mmx) {
5602 rc = flush_pending_x87_faults(ctxt);
5603 if (rc != X86EMUL_CONTINUE)
5604 goto done;
5605 /*
5606 * Now that we know the fpu is exception safe, we can fetch
5607 * operands from it.
5608 */
5609 fetch_possible_mmx_operand(ctxt, &ctxt->src);
5610 fetch_possible_mmx_operand(ctxt, &ctxt->src2);
5611 if (!(ctxt->d & Mov))
5612 fetch_possible_mmx_operand(ctxt, &ctxt->dst);
5613 }
5614
5615 if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && ctxt->intercept) {
5616 rc = emulator_check_intercept(ctxt, ctxt->intercept,
5617 X86_ICPT_PRE_EXCEPT);
5618 if (rc != X86EMUL_CONTINUE)
5619 goto done;
5620 }
5621
5622 /* Instruction can only be executed in protected mode */
5623 if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
5624 rc = emulate_ud(ctxt);
5625 goto done;
5626 }
5627
5628 /* Privileged instruction can be executed only in CPL=0 */
5629 if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
5630 if (ctxt->d & PrivUD)
5631 rc = emulate_ud(ctxt);
5632 else
5633 rc = emulate_gp(ctxt, 0);
5634 goto done;
5635 }
5636
5637 /* Do instruction specific permission checks */
5638 if (ctxt->d & CheckPerm) {
5639 rc = ctxt->check_perm(ctxt);
5640 if (rc != X86EMUL_CONTINUE)
5641 goto done;
5642 }
5643
5644 if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
5645 rc = emulator_check_intercept(ctxt, ctxt->intercept,
5646 X86_ICPT_POST_EXCEPT);
5647 if (rc != X86EMUL_CONTINUE)
5648 goto done;
5649 }
5650
5651 if (ctxt->rep_prefix && (ctxt->d & String)) {
5652 /* All REP prefixes have the same first termination condition */
5653 if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
5654 string_registers_quirk(ctxt);
5655 ctxt->eip = ctxt->_eip;
5656 ctxt->eflags &= ~X86_EFLAGS_RF;
5657 goto done;
5658 }
5659 }
5660 }
5661
5662 if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
5663 rc = segmented_read(ctxt, ctxt->src.addr.mem,
5664 ctxt->src.valptr, ctxt->src.bytes);
5665 if (rc != X86EMUL_CONTINUE)
5666 goto done;
5667 ctxt->src.orig_val64 = ctxt->src.val64;
5668 }
5669
5670 if (ctxt->src2.type == OP_MEM) {
5671 rc = segmented_read(ctxt, ctxt->src2.addr.mem,
5672 &ctxt->src2.val, ctxt->src2.bytes);
5673 if (rc != X86EMUL_CONTINUE)
5674 goto done;
5675 }
5676
5677 if ((ctxt->d & DstMask) == ImplicitOps)
5678 goto special_insn;
5679
5680
5681 if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
5682 /* optimisation - avoid slow emulated read if Mov */
5683 rc = segmented_read(ctxt, ctxt->dst.addr.mem,
5684 &ctxt->dst.val, ctxt->dst.bytes);
5685 if (rc != X86EMUL_CONTINUE) {
5686 if (!(ctxt->d & NoWrite) &&
5687 rc == X86EMUL_PROPAGATE_FAULT &&
5688 ctxt->exception.vector == PF_VECTOR)
5689 ctxt->exception.error_code |= PFERR_WRITE_MASK;
5690 goto done;
5691 }
5692 }
5693 /* Copy full 64-bit value for CMPXCHG8B. */
5694 ctxt->dst.orig_val64 = ctxt->dst.val64;
5695
5696special_insn:
5697
5698 if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
5699 rc = emulator_check_intercept(ctxt, ctxt->intercept,
5700 X86_ICPT_POST_MEMACCESS);
5701 if (rc != X86EMUL_CONTINUE)
5702 goto done;
5703 }
5704
5705 if (ctxt->rep_prefix && (ctxt->d & String))
5706 ctxt->eflags |= X86_EFLAGS_RF;
5707 else
5708 ctxt->eflags &= ~X86_EFLAGS_RF;
5709
5710 if (ctxt->execute) {
5711 if (ctxt->d & Fastop) {
5712 void (*fop)(struct fastop *) = (void *)ctxt->execute;
5713 rc = fastop(ctxt, fop);
5714 if (rc != X86EMUL_CONTINUE)
5715 goto done;
5716 goto writeback;
5717 }
5718 rc = ctxt->execute(ctxt);
5719 if (rc != X86EMUL_CONTINUE)
5720 goto done;
5721 goto writeback;
5722 }
5723
5724 if (ctxt->opcode_len == 2)
5725 goto twobyte_insn;
5726 else if (ctxt->opcode_len == 3)
5727 goto threebyte_insn;
5728
5729 switch (ctxt->b) {
5730 case 0x70 ... 0x7f: /* jcc (short) */
5731 if (test_cc(ctxt->b, ctxt->eflags))
5732 rc = jmp_rel(ctxt, ctxt->src.val);
5733 break;
5734 case 0x8d: /* lea r16/r32, m */
5735 ctxt->dst.val = ctxt->src.addr.mem.ea;
5736 break;
5737 case 0x90 ... 0x97: /* nop / xchg reg, rax */
5738 if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
5739 ctxt->dst.type = OP_NONE;
5740 else
5741 rc = em_xchg(ctxt);
5742 break;
5743 case 0x98: /* cbw/cwde/cdqe */
5744 switch (ctxt->op_bytes) {
5745 case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
5746 case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
5747 case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
5748 }
5749 break;
5750 case 0xcc: /* int3 */
5751 rc = emulate_int(ctxt, 3);
5752 break;
5753 case 0xcd: /* int n */
5754 rc = emulate_int(ctxt, ctxt->src.val);
5755 break;
5756 case 0xce: /* into */
5757 if (ctxt->eflags & X86_EFLAGS_OF)
5758 rc = emulate_int(ctxt, 4);
5759 break;
5760 case 0xe9: /* jmp rel */
5761 case 0xeb: /* jmp rel short */
5762 rc = jmp_rel(ctxt, ctxt->src.val);
5763 ctxt->dst.type = OP_NONE; /* Disable writeback. */
5764 break;
5765 case 0xf4: /* hlt */
5766 ctxt->ops->halt(ctxt);
5767 break;
5768 case 0xf5: /* cmc */
5769 /* complement carry flag from eflags reg */
5770 ctxt->eflags ^= X86_EFLAGS_CF;
5771 break;
5772 case 0xf8: /* clc */
5773 ctxt->eflags &= ~X86_EFLAGS_CF;
5774 break;
5775 case 0xf9: /* stc */
5776 ctxt->eflags |= X86_EFLAGS_CF;
5777 break;
5778 case 0xfc: /* cld */
5779 ctxt->eflags &= ~X86_EFLAGS_DF;
5780 break;
5781 case 0xfd: /* std */
5782 ctxt->eflags |= X86_EFLAGS_DF;
5783 break;
5784 default:
5785 goto cannot_emulate;
5786 }
5787
5788 if (rc != X86EMUL_CONTINUE)
5789 goto done;
5790
5791writeback:
5792 if (ctxt->d & SrcWrite) {
5793 BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
5794 rc = writeback(ctxt, &ctxt->src);
5795 if (rc != X86EMUL_CONTINUE)
5796 goto done;
5797 }
5798 if (!(ctxt->d & NoWrite)) {
5799 rc = writeback(ctxt, &ctxt->dst);
5800 if (rc != X86EMUL_CONTINUE)
5801 goto done;
5802 }
5803
5804 /*
5805 * restore dst type in case the decoding will be reused
5806 * (happens for string instruction )
5807 */
5808 ctxt->dst.type = saved_dst_type;
5809
5810 if ((ctxt->d & SrcMask) == SrcSI)
5811 string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
5812
5813 if ((ctxt->d & DstMask) == DstDI)
5814 string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
5815
5816 if (ctxt->rep_prefix && (ctxt->d & String)) {
5817 unsigned int count;
5818 struct read_cache *r = &ctxt->io_read;
5819 if ((ctxt->d & SrcMask) == SrcSI)
5820 count = ctxt->src.count;
5821 else
5822 count = ctxt->dst.count;
5823 register_address_increment(ctxt, VCPU_REGS_RCX, -count);
5824
5825 if (!string_insn_completed(ctxt)) {
5826 /*
5827 * Re-enter guest when pio read ahead buffer is empty
5828 * or, if it is not used, after each 1024 iteration.
5829 */
5830 if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
5831 (r->end == 0 || r->end != r->pos)) {
5832 /*
5833 * Reset read cache. Usually happens before
5834 * decode, but since instruction is restarted
5835 * we have to do it here.
5836 */
5837 ctxt->mem_read.end = 0;
5838 writeback_registers(ctxt);
5839 return EMULATION_RESTART;
5840 }
5841 goto done; /* skip rip writeback */
5842 }
5843 ctxt->eflags &= ~X86_EFLAGS_RF;
5844 }
5845
5846 ctxt->eip = ctxt->_eip;
Olivier Deprez0e641232021-09-23 10:07:05 +02005847 if (ctxt->mode != X86EMUL_MODE_PROT64)
5848 ctxt->eip = (u32)ctxt->_eip;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005849
5850done:
5851 if (rc == X86EMUL_PROPAGATE_FAULT) {
5852 WARN_ON(ctxt->exception.vector > 0x1f);
5853 ctxt->have_exception = true;
5854 }
5855 if (rc == X86EMUL_INTERCEPTED)
5856 return EMULATION_INTERCEPTED;
5857
5858 if (rc == X86EMUL_CONTINUE)
5859 writeback_registers(ctxt);
5860
5861 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
5862
5863twobyte_insn:
5864 switch (ctxt->b) {
5865 case 0x09: /* wbinvd */
5866 (ctxt->ops->wbinvd)(ctxt);
5867 break;
5868 case 0x08: /* invd */
5869 case 0x0d: /* GrpP (prefetch) */
5870 case 0x18: /* Grp16 (prefetch/nop) */
5871 case 0x1f: /* nop */
5872 break;
5873 case 0x20: /* mov cr, reg */
5874 ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
5875 break;
5876 case 0x21: /* mov from dr to reg */
5877 ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
5878 break;
5879 case 0x40 ... 0x4f: /* cmov */
5880 if (test_cc(ctxt->b, ctxt->eflags))
5881 ctxt->dst.val = ctxt->src.val;
5882 else if (ctxt->op_bytes != 4)
5883 ctxt->dst.type = OP_NONE; /* no writeback */
5884 break;
5885 case 0x80 ... 0x8f: /* jnz rel, etc*/
5886 if (test_cc(ctxt->b, ctxt->eflags))
5887 rc = jmp_rel(ctxt, ctxt->src.val);
5888 break;
5889 case 0x90 ... 0x9f: /* setcc r/m8 */
5890 ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
5891 break;
5892 case 0xb6 ... 0xb7: /* movzx */
5893 ctxt->dst.bytes = ctxt->op_bytes;
5894 ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
5895 : (u16) ctxt->src.val;
5896 break;
5897 case 0xbe ... 0xbf: /* movsx */
5898 ctxt->dst.bytes = ctxt->op_bytes;
5899 ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
5900 (s16) ctxt->src.val;
5901 break;
5902 default:
5903 goto cannot_emulate;
5904 }
5905
5906threebyte_insn:
5907
5908 if (rc != X86EMUL_CONTINUE)
5909 goto done;
5910
5911 goto writeback;
5912
5913cannot_emulate:
5914 return EMULATION_FAILED;
5915}
5916
5917void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
5918{
5919 invalidate_registers(ctxt);
5920}
5921
5922void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
5923{
5924 writeback_registers(ctxt);
5925}
5926
5927bool emulator_can_use_gpa(struct x86_emulate_ctxt *ctxt)
5928{
5929 if (ctxt->rep_prefix && (ctxt->d & String))
5930 return false;
5931
5932 if (ctxt->d & TwoMemOp)
5933 return false;
5934
5935 return true;
5936}