blob: d14f6684737d0d106750084234bf5bb158ba10c8 [file] [log] [blame]
David Brazdil0f672f62019-12-10 10:32:29 +00001// SPDX-License-Identifier: GPL-2.0-or-later
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002/*
3 *
4 * patch_hdmi.c - routines for HDMI/DisplayPort codecs
5 *
6 * Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
7 * Copyright (c) 2006 ATI Technologies Inc.
8 * Copyright (c) 2008 NVIDIA Corp. All rights reserved.
9 * Copyright (c) 2008 Wei Ni <wni@nvidia.com>
10 * Copyright (c) 2013 Anssi Hannula <anssi.hannula@iki.fi>
11 *
12 * Authors:
13 * Wu Fengguang <wfg@linux.intel.com>
14 *
15 * Maintained by:
16 * Wu Fengguang <wfg@linux.intel.com>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000017 */
18
19#include <linux/init.h>
20#include <linux/delay.h>
David Brazdil0f672f62019-12-10 10:32:29 +000021#include <linux/pci.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000022#include <linux/slab.h>
23#include <linux/module.h>
24#include <linux/pm_runtime.h>
25#include <sound/core.h>
26#include <sound/jack.h>
27#include <sound/asoundef.h>
28#include <sound/tlv.h>
29#include <sound/hdaudio.h>
30#include <sound/hda_i915.h>
31#include <sound/hda_chmap.h>
David Brazdil0f672f62019-12-10 10:32:29 +000032#include <sound/hda_codec.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000033#include "hda_local.h"
34#include "hda_jack.h"
35
36static bool static_hdmi_pcm;
37module_param(static_hdmi_pcm, bool, 0644);
38MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");
39
40#define is_haswell(codec) ((codec)->core.vendor_id == 0x80862807)
41#define is_broadwell(codec) ((codec)->core.vendor_id == 0x80862808)
42#define is_skylake(codec) ((codec)->core.vendor_id == 0x80862809)
43#define is_broxton(codec) ((codec)->core.vendor_id == 0x8086280a)
44#define is_kabylake(codec) ((codec)->core.vendor_id == 0x8086280b)
45#define is_geminilake(codec) (((codec)->core.vendor_id == 0x8086280d) || \
46 ((codec)->core.vendor_id == 0x80862800))
47#define is_cannonlake(codec) ((codec)->core.vendor_id == 0x8086280c)
David Brazdil0f672f62019-12-10 10:32:29 +000048#define is_icelake(codec) ((codec)->core.vendor_id == 0x8086280f)
49#define is_tigerlake(codec) ((codec)->core.vendor_id == 0x80862812)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000050#define is_haswell_plus(codec) (is_haswell(codec) || is_broadwell(codec) \
51 || is_skylake(codec) || is_broxton(codec) \
David Brazdil0f672f62019-12-10 10:32:29 +000052 || is_kabylake(codec) || is_geminilake(codec) \
53 || is_cannonlake(codec) || is_icelake(codec) \
54 || is_tigerlake(codec))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000055#define is_valleyview(codec) ((codec)->core.vendor_id == 0x80862882)
56#define is_cherryview(codec) ((codec)->core.vendor_id == 0x80862883)
57#define is_valleyview_plus(codec) (is_valleyview(codec) || is_cherryview(codec))
58
59struct hdmi_spec_per_cvt {
60 hda_nid_t cvt_nid;
61 int assigned;
62 unsigned int channels_min;
63 unsigned int channels_max;
64 u32 rates;
65 u64 formats;
66 unsigned int maxbps;
67};
68
69/* max. connections to a widget */
70#define HDA_MAX_CONNECTIONS 32
71
72struct hdmi_spec_per_pin {
73 hda_nid_t pin_nid;
74 int dev_id;
75 /* pin idx, different device entries on the same pin use the same idx */
76 int pin_nid_idx;
77 int num_mux_nids;
78 hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
79 int mux_idx;
80 hda_nid_t cvt_nid;
81
82 struct hda_codec *codec;
83 struct hdmi_eld sink_eld;
84 struct mutex lock;
85 struct delayed_work work;
86 struct hdmi_pcm *pcm; /* pointer to spec->pcm_rec[n] dynamically*/
87 int pcm_idx; /* which pcm is attached. -1 means no pcm is attached */
88 int repoll_count;
89 bool setup; /* the stream has been set up by prepare callback */
90 int channels; /* current number of channels */
91 bool non_pcm;
92 bool chmap_set; /* channel-map override by ALSA API? */
93 unsigned char chmap[8]; /* ALSA API channel-map */
94#ifdef CONFIG_SND_PROC_FS
95 struct snd_info_entry *proc_entry;
96#endif
97};
98
99/* operations used by generic code that can be overridden by patches */
100struct hdmi_ops {
101 int (*pin_get_eld)(struct hda_codec *codec, hda_nid_t pin_nid,
102 unsigned char *buf, int *eld_size);
103
104 void (*pin_setup_infoframe)(struct hda_codec *codec, hda_nid_t pin_nid,
105 int ca, int active_channels, int conn_type);
106
107 /* enable/disable HBR (HD passthrough) */
108 int (*pin_hbr_setup)(struct hda_codec *codec, hda_nid_t pin_nid, bool hbr);
109
110 int (*setup_stream)(struct hda_codec *codec, hda_nid_t cvt_nid,
111 hda_nid_t pin_nid, u32 stream_tag, int format);
112
113 void (*pin_cvt_fixup)(struct hda_codec *codec,
114 struct hdmi_spec_per_pin *per_pin,
115 hda_nid_t cvt_nid);
116};
117
118struct hdmi_pcm {
119 struct hda_pcm *pcm;
120 struct snd_jack *jack;
121 struct snd_kcontrol *eld_ctl;
122};
123
124struct hdmi_spec {
David Brazdil0f672f62019-12-10 10:32:29 +0000125 struct hda_codec *codec;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000126 int num_cvts;
127 struct snd_array cvts; /* struct hdmi_spec_per_cvt */
128 hda_nid_t cvt_nids[4]; /* only for haswell fix */
129
130 /*
131 * num_pins is the number of virtual pins
132 * for example, there are 3 pins, and each pin
133 * has 4 device entries, then the num_pins is 12
134 */
135 int num_pins;
136 /*
137 * num_nids is the number of real pins
138 * In the above example, num_nids is 3
139 */
140 int num_nids;
141 /*
142 * dev_num is the number of device entries
143 * on each pin.
144 * In the above example, dev_num is 4
145 */
146 int dev_num;
147 struct snd_array pins; /* struct hdmi_spec_per_pin */
148 struct hdmi_pcm pcm_rec[16];
149 struct mutex pcm_lock;
David Brazdil0f672f62019-12-10 10:32:29 +0000150 struct mutex bind_lock; /* for audio component binding */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000151 /* pcm_bitmap means which pcms have been assigned to pins*/
152 unsigned long pcm_bitmap;
153 int pcm_used; /* counter of pcm_rec[] */
154 /* bitmap shows whether the pcm is opened in user space
155 * bit 0 means the first playback PCM (PCM3);
156 * bit 1 means the second playback PCM, and so on.
157 */
158 unsigned long pcm_in_use;
159
160 struct hdmi_eld temp_eld;
161 struct hdmi_ops ops;
162
163 bool dyn_pin_out;
164 bool dyn_pcm_assign;
165 /*
166 * Non-generic VIA/NVIDIA specific
167 */
168 struct hda_multi_out multiout;
169 struct hda_pcm_stream pcm_playback;
170
David Brazdil0f672f62019-12-10 10:32:29 +0000171 bool use_jack_detect; /* jack detection enabled */
172 bool use_acomp_notifier; /* use eld_notify callback for hotplug */
173 bool acomp_registered; /* audio component registered in this driver */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000174 struct drm_audio_component_audio_ops drm_audio_ops;
David Brazdil0f672f62019-12-10 10:32:29 +0000175 int (*port2pin)(struct hda_codec *, int); /* reverse port/pin mapping */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000176
177 struct hdac_chmap chmap;
178 hda_nid_t vendor_nid;
David Brazdil0f672f62019-12-10 10:32:29 +0000179 const int *port_map;
180 int port_num;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000181};
182
183#ifdef CONFIG_SND_HDA_COMPONENT
184static inline bool codec_has_acomp(struct hda_codec *codec)
185{
186 struct hdmi_spec *spec = codec->spec;
187 return spec->use_acomp_notifier;
188}
189#else
190#define codec_has_acomp(codec) false
191#endif
192
193struct hdmi_audio_infoframe {
194 u8 type; /* 0x84 */
195 u8 ver; /* 0x01 */
196 u8 len; /* 0x0a */
197
198 u8 checksum;
199
200 u8 CC02_CT47; /* CC in bits 0:2, CT in 4:7 */
201 u8 SS01_SF24;
202 u8 CXT04;
203 u8 CA;
204 u8 LFEPBL01_LSV36_DM_INH7;
205};
206
207struct dp_audio_infoframe {
208 u8 type; /* 0x84 */
209 u8 len; /* 0x1b */
210 u8 ver; /* 0x11 << 2 */
211
212 u8 CC02_CT47; /* match with HDMI infoframe from this on */
213 u8 SS01_SF24;
214 u8 CXT04;
215 u8 CA;
216 u8 LFEPBL01_LSV36_DM_INH7;
217};
218
219union audio_infoframe {
220 struct hdmi_audio_infoframe hdmi;
221 struct dp_audio_infoframe dp;
222 u8 bytes[0];
223};
224
225/*
226 * HDMI routines
227 */
228
229#define get_pin(spec, idx) \
230 ((struct hdmi_spec_per_pin *)snd_array_elem(&spec->pins, idx))
231#define get_cvt(spec, idx) \
232 ((struct hdmi_spec_per_cvt *)snd_array_elem(&spec->cvts, idx))
233/* obtain hdmi_pcm object assigned to idx */
234#define get_hdmi_pcm(spec, idx) (&(spec)->pcm_rec[idx])
235/* obtain hda_pcm object assigned to idx */
236#define get_pcm_rec(spec, idx) (get_hdmi_pcm(spec, idx)->pcm)
237
238static int pin_id_to_pin_index(struct hda_codec *codec,
239 hda_nid_t pin_nid, int dev_id)
240{
241 struct hdmi_spec *spec = codec->spec;
242 int pin_idx;
243 struct hdmi_spec_per_pin *per_pin;
244
245 /*
246 * (dev_id == -1) means it is NON-MST pin
247 * return the first virtual pin on this port
248 */
249 if (dev_id == -1)
250 dev_id = 0;
251
252 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
253 per_pin = get_pin(spec, pin_idx);
254 if ((per_pin->pin_nid == pin_nid) &&
255 (per_pin->dev_id == dev_id))
256 return pin_idx;
257 }
258
259 codec_warn(codec, "HDMI: pin nid %d not registered\n", pin_nid);
260 return -EINVAL;
261}
262
263static int hinfo_to_pcm_index(struct hda_codec *codec,
264 struct hda_pcm_stream *hinfo)
265{
266 struct hdmi_spec *spec = codec->spec;
267 int pcm_idx;
268
269 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++)
270 if (get_pcm_rec(spec, pcm_idx)->stream == hinfo)
271 return pcm_idx;
272
273 codec_warn(codec, "HDMI: hinfo %p not registered\n", hinfo);
274 return -EINVAL;
275}
276
277static int hinfo_to_pin_index(struct hda_codec *codec,
278 struct hda_pcm_stream *hinfo)
279{
280 struct hdmi_spec *spec = codec->spec;
281 struct hdmi_spec_per_pin *per_pin;
282 int pin_idx;
283
284 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
285 per_pin = get_pin(spec, pin_idx);
286 if (per_pin->pcm &&
287 per_pin->pcm->pcm->stream == hinfo)
288 return pin_idx;
289 }
290
291 codec_dbg(codec, "HDMI: hinfo %p not registered\n", hinfo);
292 return -EINVAL;
293}
294
295static struct hdmi_spec_per_pin *pcm_idx_to_pin(struct hdmi_spec *spec,
296 int pcm_idx)
297{
298 int i;
299 struct hdmi_spec_per_pin *per_pin;
300
301 for (i = 0; i < spec->num_pins; i++) {
302 per_pin = get_pin(spec, i);
303 if (per_pin->pcm_idx == pcm_idx)
304 return per_pin;
305 }
306 return NULL;
307}
308
309static int cvt_nid_to_cvt_index(struct hda_codec *codec, hda_nid_t cvt_nid)
310{
311 struct hdmi_spec *spec = codec->spec;
312 int cvt_idx;
313
314 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
315 if (get_cvt(spec, cvt_idx)->cvt_nid == cvt_nid)
316 return cvt_idx;
317
318 codec_warn(codec, "HDMI: cvt nid %d not registered\n", cvt_nid);
319 return -EINVAL;
320}
321
322static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
323 struct snd_ctl_elem_info *uinfo)
324{
325 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
326 struct hdmi_spec *spec = codec->spec;
327 struct hdmi_spec_per_pin *per_pin;
328 struct hdmi_eld *eld;
329 int pcm_idx;
330
331 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
332
333 pcm_idx = kcontrol->private_value;
334 mutex_lock(&spec->pcm_lock);
335 per_pin = pcm_idx_to_pin(spec, pcm_idx);
336 if (!per_pin) {
337 /* no pin is bound to the pcm */
338 uinfo->count = 0;
339 goto unlock;
340 }
341 eld = &per_pin->sink_eld;
342 uinfo->count = eld->eld_valid ? eld->eld_size : 0;
343
344 unlock:
345 mutex_unlock(&spec->pcm_lock);
346 return 0;
347}
348
349static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
350 struct snd_ctl_elem_value *ucontrol)
351{
352 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
353 struct hdmi_spec *spec = codec->spec;
354 struct hdmi_spec_per_pin *per_pin;
355 struct hdmi_eld *eld;
356 int pcm_idx;
357 int err = 0;
358
359 pcm_idx = kcontrol->private_value;
360 mutex_lock(&spec->pcm_lock);
361 per_pin = pcm_idx_to_pin(spec, pcm_idx);
362 if (!per_pin) {
363 /* no pin is bound to the pcm */
364 memset(ucontrol->value.bytes.data, 0,
365 ARRAY_SIZE(ucontrol->value.bytes.data));
366 goto unlock;
367 }
368
369 eld = &per_pin->sink_eld;
370 if (eld->eld_size > ARRAY_SIZE(ucontrol->value.bytes.data) ||
371 eld->eld_size > ELD_MAX_SIZE) {
372 snd_BUG();
373 err = -EINVAL;
374 goto unlock;
375 }
376
377 memset(ucontrol->value.bytes.data, 0,
378 ARRAY_SIZE(ucontrol->value.bytes.data));
379 if (eld->eld_valid)
380 memcpy(ucontrol->value.bytes.data, eld->eld_buffer,
381 eld->eld_size);
382
383 unlock:
384 mutex_unlock(&spec->pcm_lock);
385 return err;
386}
387
388static const struct snd_kcontrol_new eld_bytes_ctl = {
389 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
390 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
391 .name = "ELD",
392 .info = hdmi_eld_ctl_info,
393 .get = hdmi_eld_ctl_get,
394};
395
396static int hdmi_create_eld_ctl(struct hda_codec *codec, int pcm_idx,
397 int device)
398{
399 struct snd_kcontrol *kctl;
400 struct hdmi_spec *spec = codec->spec;
401 int err;
402
403 kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
404 if (!kctl)
405 return -ENOMEM;
406 kctl->private_value = pcm_idx;
407 kctl->id.device = device;
408
409 /* no pin nid is associated with the kctl now
410 * tbd: associate pin nid to eld ctl later
411 */
412 err = snd_hda_ctl_add(codec, 0, kctl);
413 if (err < 0)
414 return err;
415
416 get_hdmi_pcm(spec, pcm_idx)->eld_ctl = kctl;
417 return 0;
418}
419
420#ifdef BE_PARANOID
421static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
422 int *packet_index, int *byte_index)
423{
424 int val;
425
426 val = snd_hda_codec_read(codec, pin_nid, 0,
427 AC_VERB_GET_HDMI_DIP_INDEX, 0);
428
429 *packet_index = val >> 5;
430 *byte_index = val & 0x1f;
431}
432#endif
433
434static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
435 int packet_index, int byte_index)
436{
437 int val;
438
439 val = (packet_index << 5) | (byte_index & 0x1f);
440
441 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
442}
443
444static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
445 unsigned char val)
446{
447 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
448}
449
450static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
451{
452 struct hdmi_spec *spec = codec->spec;
453 int pin_out;
454
455 /* Unmute */
456 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
457 snd_hda_codec_write(codec, pin_nid, 0,
458 AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
459
460 if (spec->dyn_pin_out)
461 /* Disable pin out until stream is active */
462 pin_out = 0;
463 else
464 /* Enable pin out: some machines with GM965 gets broken output
465 * when the pin is disabled or changed while using with HDMI
466 */
467 pin_out = PIN_OUT;
468
469 snd_hda_codec_write(codec, pin_nid, 0,
470 AC_VERB_SET_PIN_WIDGET_CONTROL, pin_out);
471}
472
473/*
474 * ELD proc files
475 */
476
477#ifdef CONFIG_SND_PROC_FS
478static void print_eld_info(struct snd_info_entry *entry,
479 struct snd_info_buffer *buffer)
480{
481 struct hdmi_spec_per_pin *per_pin = entry->private_data;
482
483 mutex_lock(&per_pin->lock);
484 snd_hdmi_print_eld_info(&per_pin->sink_eld, buffer);
485 mutex_unlock(&per_pin->lock);
486}
487
488static void write_eld_info(struct snd_info_entry *entry,
489 struct snd_info_buffer *buffer)
490{
491 struct hdmi_spec_per_pin *per_pin = entry->private_data;
492
493 mutex_lock(&per_pin->lock);
494 snd_hdmi_write_eld_info(&per_pin->sink_eld, buffer);
495 mutex_unlock(&per_pin->lock);
496}
497
498static int eld_proc_new(struct hdmi_spec_per_pin *per_pin, int index)
499{
500 char name[32];
501 struct hda_codec *codec = per_pin->codec;
502 struct snd_info_entry *entry;
503 int err;
504
505 snprintf(name, sizeof(name), "eld#%d.%d", codec->addr, index);
506 err = snd_card_proc_new(codec->card, name, &entry);
507 if (err < 0)
508 return err;
509
510 snd_info_set_text_ops(entry, per_pin, print_eld_info);
511 entry->c.text.write = write_eld_info;
512 entry->mode |= 0200;
513 per_pin->proc_entry = entry;
514
515 return 0;
516}
517
518static void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
519{
520 if (!per_pin->codec->bus->shutdown) {
521 snd_info_free_entry(per_pin->proc_entry);
522 per_pin->proc_entry = NULL;
523 }
524}
525#else
526static inline int eld_proc_new(struct hdmi_spec_per_pin *per_pin,
527 int index)
528{
529 return 0;
530}
531static inline void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
532{
533}
534#endif
535
536/*
537 * Audio InfoFrame routines
538 */
539
540/*
541 * Enable Audio InfoFrame Transmission
542 */
543static void hdmi_start_infoframe_trans(struct hda_codec *codec,
544 hda_nid_t pin_nid)
545{
546 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
547 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
548 AC_DIPXMIT_BEST);
549}
550
551/*
552 * Disable Audio InfoFrame Transmission
553 */
554static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
555 hda_nid_t pin_nid)
556{
557 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
558 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
559 AC_DIPXMIT_DISABLE);
560}
561
562static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
563{
564#ifdef CONFIG_SND_DEBUG_VERBOSE
565 int i;
566 int size;
567
568 size = snd_hdmi_get_eld_size(codec, pin_nid);
569 codec_dbg(codec, "HDMI: ELD buf size is %d\n", size);
570
571 for (i = 0; i < 8; i++) {
572 size = snd_hda_codec_read(codec, pin_nid, 0,
573 AC_VERB_GET_HDMI_DIP_SIZE, i);
574 codec_dbg(codec, "HDMI: DIP GP[%d] buf size is %d\n", i, size);
575 }
576#endif
577}
578
579static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
580{
581#ifdef BE_PARANOID
582 int i, j;
583 int size;
584 int pi, bi;
585 for (i = 0; i < 8; i++) {
586 size = snd_hda_codec_read(codec, pin_nid, 0,
587 AC_VERB_GET_HDMI_DIP_SIZE, i);
588 if (size == 0)
589 continue;
590
591 hdmi_set_dip_index(codec, pin_nid, i, 0x0);
592 for (j = 1; j < 1000; j++) {
593 hdmi_write_dip_byte(codec, pin_nid, 0x0);
594 hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
595 if (pi != i)
596 codec_dbg(codec, "dip index %d: %d != %d\n",
597 bi, pi, i);
598 if (bi == 0) /* byte index wrapped around */
599 break;
600 }
601 codec_dbg(codec,
602 "HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
603 i, size, j);
604 }
605#endif
606}
607
608static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
609{
610 u8 *bytes = (u8 *)hdmi_ai;
611 u8 sum = 0;
612 int i;
613
614 hdmi_ai->checksum = 0;
615
616 for (i = 0; i < sizeof(*hdmi_ai); i++)
617 sum += bytes[i];
618
619 hdmi_ai->checksum = -sum;
620}
621
622static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
623 hda_nid_t pin_nid,
624 u8 *dip, int size)
625{
626 int i;
627
628 hdmi_debug_dip_size(codec, pin_nid);
629 hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */
630
631 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
632 for (i = 0; i < size; i++)
633 hdmi_write_dip_byte(codec, pin_nid, dip[i]);
634}
635
636static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
637 u8 *dip, int size)
638{
639 u8 val;
640 int i;
641
642 if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
643 != AC_DIPXMIT_BEST)
644 return false;
645
646 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
647 for (i = 0; i < size; i++) {
648 val = snd_hda_codec_read(codec, pin_nid, 0,
649 AC_VERB_GET_HDMI_DIP_DATA, 0);
650 if (val != dip[i])
651 return false;
652 }
653
654 return true;
655}
656
657static void hdmi_pin_setup_infoframe(struct hda_codec *codec,
658 hda_nid_t pin_nid,
659 int ca, int active_channels,
660 int conn_type)
661{
662 union audio_infoframe ai;
663
664 memset(&ai, 0, sizeof(ai));
665 if (conn_type == 0) { /* HDMI */
666 struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;
667
668 hdmi_ai->type = 0x84;
669 hdmi_ai->ver = 0x01;
670 hdmi_ai->len = 0x0a;
671 hdmi_ai->CC02_CT47 = active_channels - 1;
672 hdmi_ai->CA = ca;
673 hdmi_checksum_audio_infoframe(hdmi_ai);
674 } else if (conn_type == 1) { /* DisplayPort */
675 struct dp_audio_infoframe *dp_ai = &ai.dp;
676
677 dp_ai->type = 0x84;
678 dp_ai->len = 0x1b;
679 dp_ai->ver = 0x11 << 2;
680 dp_ai->CC02_CT47 = active_channels - 1;
681 dp_ai->CA = ca;
682 } else {
683 codec_dbg(codec, "HDMI: unknown connection type at pin %d\n",
684 pin_nid);
685 return;
686 }
687
688 /*
689 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
690 * sizeof(*dp_ai) to avoid partial match/update problems when
691 * the user switches between HDMI/DP monitors.
692 */
693 if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
694 sizeof(ai))) {
695 codec_dbg(codec,
696 "hdmi_pin_setup_infoframe: pin=%d channels=%d ca=0x%02x\n",
697 pin_nid,
698 active_channels, ca);
699 hdmi_stop_infoframe_trans(codec, pin_nid);
700 hdmi_fill_audio_infoframe(codec, pin_nid,
701 ai.bytes, sizeof(ai));
702 hdmi_start_infoframe_trans(codec, pin_nid);
703 }
704}
705
706static void hdmi_setup_audio_infoframe(struct hda_codec *codec,
707 struct hdmi_spec_per_pin *per_pin,
708 bool non_pcm)
709{
710 struct hdmi_spec *spec = codec->spec;
711 struct hdac_chmap *chmap = &spec->chmap;
712 hda_nid_t pin_nid = per_pin->pin_nid;
713 int channels = per_pin->channels;
714 int active_channels;
715 struct hdmi_eld *eld;
716 int ca;
717
718 if (!channels)
719 return;
720
721 /* some HW (e.g. HSW+) needs reprogramming the amp at each time */
722 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
723 snd_hda_codec_write(codec, pin_nid, 0,
724 AC_VERB_SET_AMP_GAIN_MUTE,
725 AMP_OUT_UNMUTE);
726
727 eld = &per_pin->sink_eld;
728
729 ca = snd_hdac_channel_allocation(&codec->core,
730 eld->info.spk_alloc, channels,
731 per_pin->chmap_set, non_pcm, per_pin->chmap);
732
733 active_channels = snd_hdac_get_active_channels(ca);
734
735 chmap->ops.set_channel_count(&codec->core, per_pin->cvt_nid,
736 active_channels);
737
738 /*
739 * always configure channel mapping, it may have been changed by the
740 * user in the meantime
741 */
742 snd_hdac_setup_channel_mapping(&spec->chmap,
743 pin_nid, non_pcm, ca, channels,
744 per_pin->chmap, per_pin->chmap_set);
745
746 spec->ops.pin_setup_infoframe(codec, pin_nid, ca, active_channels,
747 eld->info.conn_type);
748
749 per_pin->non_pcm = non_pcm;
750}
751
752/*
753 * Unsolicited events
754 */
755
756static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
757
758static void check_presence_and_report(struct hda_codec *codec, hda_nid_t nid,
759 int dev_id)
760{
761 struct hdmi_spec *spec = codec->spec;
762 int pin_idx = pin_id_to_pin_index(codec, nid, dev_id);
763
764 if (pin_idx < 0)
765 return;
766 mutex_lock(&spec->pcm_lock);
767 if (hdmi_present_sense(get_pin(spec, pin_idx), 1))
768 snd_hda_jack_report_sync(codec);
769 mutex_unlock(&spec->pcm_lock);
770}
771
772static void jack_callback(struct hda_codec *codec,
773 struct hda_jack_callback *jack)
774{
David Brazdil0f672f62019-12-10 10:32:29 +0000775 /* stop polling when notification is enabled */
776 if (codec_has_acomp(codec))
777 return;
778
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000779 /* hda_jack don't support DP MST */
780 check_presence_and_report(codec, jack->nid, 0);
781}
782
783static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res)
784{
785 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
786 struct hda_jack_tbl *jack;
787 int dev_entry = (res & AC_UNSOL_RES_DE) >> AC_UNSOL_RES_DE_SHIFT;
788
789 /*
790 * assume DP MST uses dyn_pcm_assign and acomp and
791 * never comes here
792 * if DP MST supports unsol event, below code need
793 * consider dev_entry
794 */
795 jack = snd_hda_jack_tbl_get_from_tag(codec, tag);
796 if (!jack)
797 return;
798 jack->jack_dirty = 1;
799
800 codec_dbg(codec,
801 "HDMI hot plug event: Codec=%d Pin=%d Device=%d Inactive=%d Presence_Detect=%d ELD_Valid=%d\n",
802 codec->addr, jack->nid, dev_entry, !!(res & AC_UNSOL_RES_IA),
803 !!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
804
805 /* hda_jack don't support DP MST */
806 check_presence_and_report(codec, jack->nid, 0);
807}
808
809static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
810{
811 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
812 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
813 int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
814 int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);
815
816 codec_info(codec,
817 "HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
818 codec->addr,
819 tag,
820 subtag,
821 cp_state,
822 cp_ready);
823
824 /* TODO */
825 if (cp_state)
826 ;
827 if (cp_ready)
828 ;
829}
830
831
832static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
833{
834 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
835 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
836
David Brazdil0f672f62019-12-10 10:32:29 +0000837 if (codec_has_acomp(codec))
838 return;
839
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000840 if (!snd_hda_jack_tbl_get_from_tag(codec, tag)) {
841 codec_dbg(codec, "Unexpected HDMI event tag 0x%x\n", tag);
842 return;
843 }
844
845 if (subtag == 0)
846 hdmi_intrinsic_event(codec, res);
847 else
848 hdmi_non_intrinsic_event(codec, res);
849}
850
851static void haswell_verify_D0(struct hda_codec *codec,
852 hda_nid_t cvt_nid, hda_nid_t nid)
853{
854 int pwr;
855
856 /* For Haswell, the converter 1/2 may keep in D3 state after bootup,
857 * thus pins could only choose converter 0 for use. Make sure the
858 * converters are in correct power state */
859 if (!snd_hda_check_power_state(codec, cvt_nid, AC_PWRST_D0))
860 snd_hda_codec_write(codec, cvt_nid, 0, AC_VERB_SET_POWER_STATE, AC_PWRST_D0);
861
862 if (!snd_hda_check_power_state(codec, nid, AC_PWRST_D0)) {
863 snd_hda_codec_write(codec, nid, 0, AC_VERB_SET_POWER_STATE,
864 AC_PWRST_D0);
865 msleep(40);
866 pwr = snd_hda_codec_read(codec, nid, 0, AC_VERB_GET_POWER_STATE, 0);
867 pwr = (pwr & AC_PWRST_ACTUAL) >> AC_PWRST_ACTUAL_SHIFT;
868 codec_dbg(codec, "Haswell HDMI audio: Power for pin 0x%x is now D%d\n", nid, pwr);
869 }
870}
871
872/*
873 * Callbacks
874 */
875
876/* HBR should be Non-PCM, 8 channels */
877#define is_hbr_format(format) \
878 ((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)
879
880static int hdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
881 bool hbr)
882{
883 int pinctl, new_pinctl;
884
885 if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
886 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
887 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
888
889 if (pinctl < 0)
890 return hbr ? -EINVAL : 0;
891
892 new_pinctl = pinctl & ~AC_PINCTL_EPT;
893 if (hbr)
894 new_pinctl |= AC_PINCTL_EPT_HBR;
895 else
896 new_pinctl |= AC_PINCTL_EPT_NATIVE;
897
898 codec_dbg(codec,
899 "hdmi_pin_hbr_setup: NID=0x%x, %spinctl=0x%x\n",
900 pin_nid,
901 pinctl == new_pinctl ? "" : "new-",
902 new_pinctl);
903
904 if (pinctl != new_pinctl)
905 snd_hda_codec_write(codec, pin_nid, 0,
906 AC_VERB_SET_PIN_WIDGET_CONTROL,
907 new_pinctl);
908 } else if (hbr)
909 return -EINVAL;
910
911 return 0;
912}
913
914static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
915 hda_nid_t pin_nid, u32 stream_tag, int format)
916{
917 struct hdmi_spec *spec = codec->spec;
918 unsigned int param;
919 int err;
920
921 err = spec->ops.pin_hbr_setup(codec, pin_nid, is_hbr_format(format));
922
923 if (err) {
924 codec_dbg(codec, "hdmi_setup_stream: HBR is not supported\n");
925 return err;
926 }
927
928 if (is_haswell_plus(codec)) {
929
930 /*
931 * on recent platforms IEC Coding Type is required for HBR
932 * support, read current Digital Converter settings and set
933 * ICT bitfield if needed.
934 */
935 param = snd_hda_codec_read(codec, cvt_nid, 0,
936 AC_VERB_GET_DIGI_CONVERT_1, 0);
937
938 param = (param >> 16) & ~(AC_DIG3_ICT);
939
940 /* on recent platforms ICT mode is required for HBR support */
941 if (is_hbr_format(format))
942 param |= 0x1;
943
944 snd_hda_codec_write(codec, cvt_nid, 0,
945 AC_VERB_SET_DIGI_CONVERT_3, param);
946 }
947
948 snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
949 return 0;
950}
951
952/* Try to find an available converter
953 * If pin_idx is less then zero, just try to find an available converter.
954 * Otherwise, try to find an available converter and get the cvt mux index
955 * of the pin.
956 */
957static int hdmi_choose_cvt(struct hda_codec *codec,
958 int pin_idx, int *cvt_id)
959{
960 struct hdmi_spec *spec = codec->spec;
961 struct hdmi_spec_per_pin *per_pin;
962 struct hdmi_spec_per_cvt *per_cvt = NULL;
963 int cvt_idx, mux_idx = 0;
964
965 /* pin_idx < 0 means no pin will be bound to the converter */
966 if (pin_idx < 0)
967 per_pin = NULL;
968 else
969 per_pin = get_pin(spec, pin_idx);
970
971 /* Dynamically assign converter to stream */
972 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
973 per_cvt = get_cvt(spec, cvt_idx);
974
975 /* Must not already be assigned */
976 if (per_cvt->assigned)
977 continue;
978 if (per_pin == NULL)
979 break;
980 /* Must be in pin's mux's list of converters */
981 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
982 if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
983 break;
984 /* Not in mux list */
985 if (mux_idx == per_pin->num_mux_nids)
986 continue;
987 break;
988 }
989
990 /* No free converters */
991 if (cvt_idx == spec->num_cvts)
992 return -EBUSY;
993
994 if (per_pin != NULL)
995 per_pin->mux_idx = mux_idx;
996
997 if (cvt_id)
998 *cvt_id = cvt_idx;
999
1000 return 0;
1001}
1002
1003/* Assure the pin select the right convetor */
1004static void intel_verify_pin_cvt_connect(struct hda_codec *codec,
1005 struct hdmi_spec_per_pin *per_pin)
1006{
1007 hda_nid_t pin_nid = per_pin->pin_nid;
1008 int mux_idx, curr;
1009
1010 mux_idx = per_pin->mux_idx;
1011 curr = snd_hda_codec_read(codec, pin_nid, 0,
1012 AC_VERB_GET_CONNECT_SEL, 0);
1013 if (curr != mux_idx)
1014 snd_hda_codec_write_cache(codec, pin_nid, 0,
1015 AC_VERB_SET_CONNECT_SEL,
1016 mux_idx);
1017}
1018
1019/* get the mux index for the converter of the pins
1020 * converter's mux index is the same for all pins on Intel platform
1021 */
1022static int intel_cvt_id_to_mux_idx(struct hdmi_spec *spec,
1023 hda_nid_t cvt_nid)
1024{
1025 int i;
1026
1027 for (i = 0; i < spec->num_cvts; i++)
1028 if (spec->cvt_nids[i] == cvt_nid)
1029 return i;
1030 return -EINVAL;
1031}
1032
1033/* Intel HDMI workaround to fix audio routing issue:
1034 * For some Intel display codecs, pins share the same connection list.
1035 * So a conveter can be selected by multiple pins and playback on any of these
1036 * pins will generate sound on the external display, because audio flows from
1037 * the same converter to the display pipeline. Also muting one pin may make
1038 * other pins have no sound output.
1039 * So this function assures that an assigned converter for a pin is not selected
1040 * by any other pins.
1041 */
1042static void intel_not_share_assigned_cvt(struct hda_codec *codec,
1043 hda_nid_t pin_nid,
1044 int dev_id, int mux_idx)
1045{
1046 struct hdmi_spec *spec = codec->spec;
1047 hda_nid_t nid;
1048 int cvt_idx, curr;
1049 struct hdmi_spec_per_cvt *per_cvt;
1050 struct hdmi_spec_per_pin *per_pin;
1051 int pin_idx;
1052
1053 /* configure the pins connections */
1054 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
1055 int dev_id_saved;
1056 int dev_num;
1057
1058 per_pin = get_pin(spec, pin_idx);
1059 /*
1060 * pin not connected to monitor
1061 * no need to operate on it
1062 */
1063 if (!per_pin->pcm)
1064 continue;
1065
1066 if ((per_pin->pin_nid == pin_nid) &&
1067 (per_pin->dev_id == dev_id))
1068 continue;
1069
1070 /*
1071 * if per_pin->dev_id >= dev_num,
1072 * snd_hda_get_dev_select() will fail,
1073 * and the following operation is unpredictable.
1074 * So skip this situation.
1075 */
1076 dev_num = snd_hda_get_num_devices(codec, per_pin->pin_nid) + 1;
1077 if (per_pin->dev_id >= dev_num)
1078 continue;
1079
1080 nid = per_pin->pin_nid;
1081
1082 /*
1083 * Calling this function should not impact
1084 * on the device entry selection
1085 * So let's save the dev id for each pin,
1086 * and restore it when return
1087 */
1088 dev_id_saved = snd_hda_get_dev_select(codec, nid);
1089 snd_hda_set_dev_select(codec, nid, per_pin->dev_id);
1090 curr = snd_hda_codec_read(codec, nid, 0,
1091 AC_VERB_GET_CONNECT_SEL, 0);
1092 if (curr != mux_idx) {
1093 snd_hda_set_dev_select(codec, nid, dev_id_saved);
1094 continue;
1095 }
1096
1097
1098 /* choose an unassigned converter. The conveters in the
1099 * connection list are in the same order as in the codec.
1100 */
1101 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
1102 per_cvt = get_cvt(spec, cvt_idx);
1103 if (!per_cvt->assigned) {
1104 codec_dbg(codec,
1105 "choose cvt %d for pin nid %d\n",
1106 cvt_idx, nid);
1107 snd_hda_codec_write_cache(codec, nid, 0,
1108 AC_VERB_SET_CONNECT_SEL,
1109 cvt_idx);
1110 break;
1111 }
1112 }
1113 snd_hda_set_dev_select(codec, nid, dev_id_saved);
1114 }
1115}
1116
1117/* A wrapper of intel_not_share_asigned_cvt() */
1118static void intel_not_share_assigned_cvt_nid(struct hda_codec *codec,
1119 hda_nid_t pin_nid, int dev_id, hda_nid_t cvt_nid)
1120{
1121 int mux_idx;
1122 struct hdmi_spec *spec = codec->spec;
1123
1124 /* On Intel platform, the mapping of converter nid to
1125 * mux index of the pins are always the same.
1126 * The pin nid may be 0, this means all pins will not
1127 * share the converter.
1128 */
1129 mux_idx = intel_cvt_id_to_mux_idx(spec, cvt_nid);
1130 if (mux_idx >= 0)
1131 intel_not_share_assigned_cvt(codec, pin_nid, dev_id, mux_idx);
1132}
1133
1134/* skeleton caller of pin_cvt_fixup ops */
1135static void pin_cvt_fixup(struct hda_codec *codec,
1136 struct hdmi_spec_per_pin *per_pin,
1137 hda_nid_t cvt_nid)
1138{
1139 struct hdmi_spec *spec = codec->spec;
1140
1141 if (spec->ops.pin_cvt_fixup)
1142 spec->ops.pin_cvt_fixup(codec, per_pin, cvt_nid);
1143}
1144
1145/* called in hdmi_pcm_open when no pin is assigned to the PCM
1146 * in dyn_pcm_assign mode.
1147 */
1148static int hdmi_pcm_open_no_pin(struct hda_pcm_stream *hinfo,
1149 struct hda_codec *codec,
1150 struct snd_pcm_substream *substream)
1151{
1152 struct hdmi_spec *spec = codec->spec;
1153 struct snd_pcm_runtime *runtime = substream->runtime;
1154 int cvt_idx, pcm_idx;
1155 struct hdmi_spec_per_cvt *per_cvt = NULL;
1156 int err;
1157
1158 pcm_idx = hinfo_to_pcm_index(codec, hinfo);
1159 if (pcm_idx < 0)
1160 return -EINVAL;
1161
1162 err = hdmi_choose_cvt(codec, -1, &cvt_idx);
1163 if (err)
1164 return err;
1165
1166 per_cvt = get_cvt(spec, cvt_idx);
1167 per_cvt->assigned = 1;
1168 hinfo->nid = per_cvt->cvt_nid;
1169
1170 pin_cvt_fixup(codec, NULL, per_cvt->cvt_nid);
1171
1172 set_bit(pcm_idx, &spec->pcm_in_use);
1173 /* todo: setup spdif ctls assign */
1174
1175 /* Initially set the converter's capabilities */
1176 hinfo->channels_min = per_cvt->channels_min;
1177 hinfo->channels_max = per_cvt->channels_max;
1178 hinfo->rates = per_cvt->rates;
1179 hinfo->formats = per_cvt->formats;
1180 hinfo->maxbps = per_cvt->maxbps;
1181
1182 /* Store the updated parameters */
1183 runtime->hw.channels_min = hinfo->channels_min;
1184 runtime->hw.channels_max = hinfo->channels_max;
1185 runtime->hw.formats = hinfo->formats;
1186 runtime->hw.rates = hinfo->rates;
1187
1188 snd_pcm_hw_constraint_step(substream->runtime, 0,
1189 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
1190 return 0;
1191}
1192
1193/*
1194 * HDA PCM callbacks
1195 */
1196static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
1197 struct hda_codec *codec,
1198 struct snd_pcm_substream *substream)
1199{
1200 struct hdmi_spec *spec = codec->spec;
1201 struct snd_pcm_runtime *runtime = substream->runtime;
1202 int pin_idx, cvt_idx, pcm_idx;
1203 struct hdmi_spec_per_pin *per_pin;
1204 struct hdmi_eld *eld;
1205 struct hdmi_spec_per_cvt *per_cvt = NULL;
1206 int err;
1207
1208 /* Validate hinfo */
1209 pcm_idx = hinfo_to_pcm_index(codec, hinfo);
1210 if (pcm_idx < 0)
1211 return -EINVAL;
1212
1213 mutex_lock(&spec->pcm_lock);
1214 pin_idx = hinfo_to_pin_index(codec, hinfo);
1215 if (!spec->dyn_pcm_assign) {
1216 if (snd_BUG_ON(pin_idx < 0)) {
1217 err = -EINVAL;
1218 goto unlock;
1219 }
1220 } else {
1221 /* no pin is assigned to the PCM
1222 * PA need pcm open successfully when probe
1223 */
1224 if (pin_idx < 0) {
1225 err = hdmi_pcm_open_no_pin(hinfo, codec, substream);
1226 goto unlock;
1227 }
1228 }
1229
1230 err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx);
1231 if (err < 0)
1232 goto unlock;
1233
1234 per_cvt = get_cvt(spec, cvt_idx);
1235 /* Claim converter */
1236 per_cvt->assigned = 1;
1237
1238 set_bit(pcm_idx, &spec->pcm_in_use);
1239 per_pin = get_pin(spec, pin_idx);
1240 per_pin->cvt_nid = per_cvt->cvt_nid;
1241 hinfo->nid = per_cvt->cvt_nid;
1242
1243 snd_hda_set_dev_select(codec, per_pin->pin_nid, per_pin->dev_id);
1244 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
1245 AC_VERB_SET_CONNECT_SEL,
1246 per_pin->mux_idx);
1247
1248 /* configure unused pins to choose other converters */
1249 pin_cvt_fixup(codec, per_pin, 0);
1250
1251 snd_hda_spdif_ctls_assign(codec, pcm_idx, per_cvt->cvt_nid);
1252
1253 /* Initially set the converter's capabilities */
1254 hinfo->channels_min = per_cvt->channels_min;
1255 hinfo->channels_max = per_cvt->channels_max;
1256 hinfo->rates = per_cvt->rates;
1257 hinfo->formats = per_cvt->formats;
1258 hinfo->maxbps = per_cvt->maxbps;
1259
1260 eld = &per_pin->sink_eld;
1261 /* Restrict capabilities by ELD if this isn't disabled */
1262 if (!static_hdmi_pcm && eld->eld_valid) {
1263 snd_hdmi_eld_update_pcm_info(&eld->info, hinfo);
1264 if (hinfo->channels_min > hinfo->channels_max ||
1265 !hinfo->rates || !hinfo->formats) {
1266 per_cvt->assigned = 0;
1267 hinfo->nid = 0;
1268 snd_hda_spdif_ctls_unassign(codec, pcm_idx);
1269 err = -ENODEV;
1270 goto unlock;
1271 }
1272 }
1273
1274 /* Store the updated parameters */
1275 runtime->hw.channels_min = hinfo->channels_min;
1276 runtime->hw.channels_max = hinfo->channels_max;
1277 runtime->hw.formats = hinfo->formats;
1278 runtime->hw.rates = hinfo->rates;
1279
1280 snd_pcm_hw_constraint_step(substream->runtime, 0,
1281 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
1282 unlock:
1283 mutex_unlock(&spec->pcm_lock);
1284 return err;
1285}
1286
1287/*
1288 * HDA/HDMI auto parsing
1289 */
1290static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
1291{
1292 struct hdmi_spec *spec = codec->spec;
1293 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
1294 hda_nid_t pin_nid = per_pin->pin_nid;
1295
1296 if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
1297 codec_warn(codec,
1298 "HDMI: pin %d wcaps %#x does not support connection list\n",
1299 pin_nid, get_wcaps(codec, pin_nid));
1300 return -EINVAL;
1301 }
1302
1303 /* all the device entries on the same pin have the same conn list */
1304 per_pin->num_mux_nids = snd_hda_get_connections(codec, pin_nid,
1305 per_pin->mux_nids,
1306 HDA_MAX_CONNECTIONS);
1307
1308 return 0;
1309}
1310
1311static int hdmi_find_pcm_slot(struct hdmi_spec *spec,
1312 struct hdmi_spec_per_pin *per_pin)
1313{
1314 int i;
1315
1316 /* try the prefer PCM */
1317 if (!test_bit(per_pin->pin_nid_idx, &spec->pcm_bitmap))
1318 return per_pin->pin_nid_idx;
1319
1320 /* have a second try; check the "reserved area" over num_pins */
1321 for (i = spec->num_nids; i < spec->pcm_used; i++) {
1322 if (!test_bit(i, &spec->pcm_bitmap))
1323 return i;
1324 }
1325
1326 /* the last try; check the empty slots in pins */
1327 for (i = 0; i < spec->num_nids; i++) {
1328 if (!test_bit(i, &spec->pcm_bitmap))
1329 return i;
1330 }
1331 return -EBUSY;
1332}
1333
1334static void hdmi_attach_hda_pcm(struct hdmi_spec *spec,
1335 struct hdmi_spec_per_pin *per_pin)
1336{
1337 int idx;
1338
1339 /* pcm already be attached to the pin */
1340 if (per_pin->pcm)
1341 return;
1342 idx = hdmi_find_pcm_slot(spec, per_pin);
1343 if (idx == -EBUSY)
1344 return;
1345 per_pin->pcm_idx = idx;
1346 per_pin->pcm = get_hdmi_pcm(spec, idx);
1347 set_bit(idx, &spec->pcm_bitmap);
1348}
1349
1350static void hdmi_detach_hda_pcm(struct hdmi_spec *spec,
1351 struct hdmi_spec_per_pin *per_pin)
1352{
1353 int idx;
1354
1355 /* pcm already be detached from the pin */
1356 if (!per_pin->pcm)
1357 return;
1358 idx = per_pin->pcm_idx;
1359 per_pin->pcm_idx = -1;
1360 per_pin->pcm = NULL;
1361 if (idx >= 0 && idx < spec->pcm_used)
1362 clear_bit(idx, &spec->pcm_bitmap);
1363}
1364
1365static int hdmi_get_pin_cvt_mux(struct hdmi_spec *spec,
1366 struct hdmi_spec_per_pin *per_pin, hda_nid_t cvt_nid)
1367{
1368 int mux_idx;
1369
1370 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
1371 if (per_pin->mux_nids[mux_idx] == cvt_nid)
1372 break;
1373 return mux_idx;
1374}
1375
1376static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid);
1377
1378static void hdmi_pcm_setup_pin(struct hdmi_spec *spec,
1379 struct hdmi_spec_per_pin *per_pin)
1380{
1381 struct hda_codec *codec = per_pin->codec;
1382 struct hda_pcm *pcm;
1383 struct hda_pcm_stream *hinfo;
1384 struct snd_pcm_substream *substream;
1385 int mux_idx;
1386 bool non_pcm;
1387
1388 if (per_pin->pcm_idx >= 0 && per_pin->pcm_idx < spec->pcm_used)
1389 pcm = get_pcm_rec(spec, per_pin->pcm_idx);
1390 else
1391 return;
1392 if (!pcm->pcm)
1393 return;
1394 if (!test_bit(per_pin->pcm_idx, &spec->pcm_in_use))
1395 return;
1396
1397 /* hdmi audio only uses playback and one substream */
1398 hinfo = pcm->stream;
1399 substream = pcm->pcm->streams[0].substream;
1400
1401 per_pin->cvt_nid = hinfo->nid;
1402
1403 mux_idx = hdmi_get_pin_cvt_mux(spec, per_pin, hinfo->nid);
1404 if (mux_idx < per_pin->num_mux_nids) {
1405 snd_hda_set_dev_select(codec, per_pin->pin_nid,
1406 per_pin->dev_id);
1407 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
1408 AC_VERB_SET_CONNECT_SEL,
1409 mux_idx);
1410 }
1411 snd_hda_spdif_ctls_assign(codec, per_pin->pcm_idx, hinfo->nid);
1412
1413 non_pcm = check_non_pcm_per_cvt(codec, hinfo->nid);
1414 if (substream->runtime)
1415 per_pin->channels = substream->runtime->channels;
1416 per_pin->setup = true;
1417 per_pin->mux_idx = mux_idx;
1418
1419 hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
1420}
1421
1422static void hdmi_pcm_reset_pin(struct hdmi_spec *spec,
1423 struct hdmi_spec_per_pin *per_pin)
1424{
1425 if (per_pin->pcm_idx >= 0 && per_pin->pcm_idx < spec->pcm_used)
1426 snd_hda_spdif_ctls_unassign(per_pin->codec, per_pin->pcm_idx);
1427
1428 per_pin->chmap_set = false;
1429 memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
1430
1431 per_pin->setup = false;
1432 per_pin->channels = 0;
1433}
1434
1435/* update per_pin ELD from the given new ELD;
1436 * setup info frame and notification accordingly
1437 */
David Brazdil0f672f62019-12-10 10:32:29 +00001438static bool update_eld(struct hda_codec *codec,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001439 struct hdmi_spec_per_pin *per_pin,
1440 struct hdmi_eld *eld)
1441{
1442 struct hdmi_eld *pin_eld = &per_pin->sink_eld;
1443 struct hdmi_spec *spec = codec->spec;
1444 bool old_eld_valid = pin_eld->eld_valid;
1445 bool eld_changed;
David Brazdil0f672f62019-12-10 10:32:29 +00001446 int pcm_idx;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001447
1448 /* for monitor disconnection, save pcm_idx firstly */
1449 pcm_idx = per_pin->pcm_idx;
1450 if (spec->dyn_pcm_assign) {
1451 if (eld->eld_valid) {
1452 hdmi_attach_hda_pcm(spec, per_pin);
1453 hdmi_pcm_setup_pin(spec, per_pin);
1454 } else {
1455 hdmi_pcm_reset_pin(spec, per_pin);
1456 hdmi_detach_hda_pcm(spec, per_pin);
1457 }
1458 }
1459 /* if pcm_idx == -1, it means this is in monitor connection event
1460 * we can get the correct pcm_idx now.
1461 */
1462 if (pcm_idx == -1)
1463 pcm_idx = per_pin->pcm_idx;
1464
1465 if (eld->eld_valid)
1466 snd_hdmi_show_eld(codec, &eld->info);
1467
1468 eld_changed = (pin_eld->eld_valid != eld->eld_valid);
David Brazdil0f672f62019-12-10 10:32:29 +00001469 eld_changed |= (pin_eld->monitor_present != eld->monitor_present);
1470 if (!eld_changed && eld->eld_valid && pin_eld->eld_valid)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001471 if (pin_eld->eld_size != eld->eld_size ||
1472 memcmp(pin_eld->eld_buffer, eld->eld_buffer,
1473 eld->eld_size) != 0)
1474 eld_changed = true;
1475
David Brazdil0f672f62019-12-10 10:32:29 +00001476 if (eld_changed) {
1477 pin_eld->monitor_present = eld->monitor_present;
1478 pin_eld->eld_valid = eld->eld_valid;
1479 pin_eld->eld_size = eld->eld_size;
1480 if (eld->eld_valid)
1481 memcpy(pin_eld->eld_buffer, eld->eld_buffer,
1482 eld->eld_size);
1483 pin_eld->info = eld->info;
1484 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001485
1486 /*
1487 * Re-setup pin and infoframe. This is needed e.g. when
1488 * - sink is first plugged-in
1489 * - transcoder can change during stream playback on Haswell
1490 * and this can make HW reset converter selection on a pin.
1491 */
1492 if (eld->eld_valid && !old_eld_valid && per_pin->setup) {
1493 pin_cvt_fixup(codec, per_pin, 0);
1494 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
1495 }
1496
1497 if (eld_changed && pcm_idx >= 0)
1498 snd_ctl_notify(codec->card,
1499 SNDRV_CTL_EVENT_MASK_VALUE |
1500 SNDRV_CTL_EVENT_MASK_INFO,
1501 &get_hdmi_pcm(spec, pcm_idx)->eld_ctl->id);
David Brazdil0f672f62019-12-10 10:32:29 +00001502 return eld_changed;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001503}
1504
1505/* update ELD and jack state via HD-audio verbs */
1506static bool hdmi_present_sense_via_verbs(struct hdmi_spec_per_pin *per_pin,
1507 int repoll)
1508{
1509 struct hda_jack_tbl *jack;
1510 struct hda_codec *codec = per_pin->codec;
1511 struct hdmi_spec *spec = codec->spec;
1512 struct hdmi_eld *eld = &spec->temp_eld;
1513 hda_nid_t pin_nid = per_pin->pin_nid;
1514 /*
1515 * Always execute a GetPinSense verb here, even when called from
1516 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
1517 * response's PD bit is not the real PD value, but indicates that
1518 * the real PD value changed. An older version of the HD-audio
1519 * specification worked this way. Hence, we just ignore the data in
1520 * the unsolicited response to avoid custom WARs.
1521 */
1522 int present;
1523 bool ret;
1524 bool do_repoll = false;
1525
1526 present = snd_hda_pin_sense(codec, pin_nid);
1527
1528 mutex_lock(&per_pin->lock);
1529 eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
1530 if (eld->monitor_present)
1531 eld->eld_valid = !!(present & AC_PINSENSE_ELDV);
1532 else
1533 eld->eld_valid = false;
1534
1535 codec_dbg(codec,
1536 "HDMI status: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
1537 codec->addr, pin_nid, eld->monitor_present, eld->eld_valid);
1538
1539 if (eld->eld_valid) {
1540 if (spec->ops.pin_get_eld(codec, pin_nid, eld->eld_buffer,
1541 &eld->eld_size) < 0)
1542 eld->eld_valid = false;
1543 else {
1544 if (snd_hdmi_parse_eld(codec, &eld->info, eld->eld_buffer,
1545 eld->eld_size) < 0)
1546 eld->eld_valid = false;
1547 }
1548 if (!eld->eld_valid && repoll)
1549 do_repoll = true;
1550 }
1551
1552 if (do_repoll)
1553 schedule_delayed_work(&per_pin->work, msecs_to_jiffies(300));
1554 else
1555 update_eld(codec, per_pin, eld);
1556
1557 ret = !repoll || !eld->monitor_present || eld->eld_valid;
1558
1559 jack = snd_hda_jack_tbl_get(codec, pin_nid);
David Brazdil0f672f62019-12-10 10:32:29 +00001560 if (jack) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001561 jack->block_report = !ret;
David Brazdil0f672f62019-12-10 10:32:29 +00001562 jack->pin_sense = (eld->monitor_present && eld->eld_valid) ?
1563 AC_PINSENSE_PRESENCE : 0;
1564 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001565 mutex_unlock(&per_pin->lock);
1566 return ret;
1567}
1568
1569static struct snd_jack *pin_idx_to_jack(struct hda_codec *codec,
1570 struct hdmi_spec_per_pin *per_pin)
1571{
1572 struct hdmi_spec *spec = codec->spec;
1573 struct snd_jack *jack = NULL;
1574 struct hda_jack_tbl *jack_tbl;
1575
1576 /* if !dyn_pcm_assign, get jack from hda_jack_tbl
1577 * in !dyn_pcm_assign case, spec->pcm_rec[].jack is not
1578 * NULL even after snd_hda_jack_tbl_clear() is called to
1579 * free snd_jack. This may cause access invalid memory
1580 * when calling snd_jack_report
1581 */
1582 if (per_pin->pcm_idx >= 0 && spec->dyn_pcm_assign)
1583 jack = spec->pcm_rec[per_pin->pcm_idx].jack;
1584 else if (!spec->dyn_pcm_assign) {
1585 /*
1586 * jack tbl doesn't support DP MST
1587 * DP MST will use dyn_pcm_assign,
1588 * so DP MST will never come here
1589 */
1590 jack_tbl = snd_hda_jack_tbl_get(codec, per_pin->pin_nid);
1591 if (jack_tbl)
1592 jack = jack_tbl->jack;
1593 }
1594 return jack;
1595}
1596
1597/* update ELD and jack state via audio component */
1598static void sync_eld_via_acomp(struct hda_codec *codec,
1599 struct hdmi_spec_per_pin *per_pin)
1600{
1601 struct hdmi_spec *spec = codec->spec;
1602 struct hdmi_eld *eld = &spec->temp_eld;
1603 struct snd_jack *jack = NULL;
David Brazdil0f672f62019-12-10 10:32:29 +00001604 bool changed;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001605 int size;
1606
1607 mutex_lock(&per_pin->lock);
1608 eld->monitor_present = false;
1609 size = snd_hdac_acomp_get_eld(&codec->core, per_pin->pin_nid,
1610 per_pin->dev_id, &eld->monitor_present,
1611 eld->eld_buffer, ELD_MAX_SIZE);
1612 if (size > 0) {
1613 size = min(size, ELD_MAX_SIZE);
1614 if (snd_hdmi_parse_eld(codec, &eld->info,
1615 eld->eld_buffer, size) < 0)
1616 size = -EINVAL;
1617 }
1618
1619 if (size > 0) {
1620 eld->eld_valid = true;
1621 eld->eld_size = size;
1622 } else {
1623 eld->eld_valid = false;
1624 eld->eld_size = 0;
1625 }
1626
1627 /* pcm_idx >=0 before update_eld() means it is in monitor
1628 * disconnected event. Jack must be fetched before update_eld()
1629 */
1630 jack = pin_idx_to_jack(codec, per_pin);
David Brazdil0f672f62019-12-10 10:32:29 +00001631 changed = update_eld(codec, per_pin, eld);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001632 if (jack == NULL)
1633 jack = pin_idx_to_jack(codec, per_pin);
David Brazdil0f672f62019-12-10 10:32:29 +00001634 if (changed && jack)
1635 snd_jack_report(jack,
1636 (eld->monitor_present && eld->eld_valid) ?
1637 SND_JACK_AVOUT : 0);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001638 mutex_unlock(&per_pin->lock);
1639}
1640
1641static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
1642{
1643 struct hda_codec *codec = per_pin->codec;
1644 int ret;
1645
1646 /* no temporary power up/down needed for component notifier */
1647 if (!codec_has_acomp(codec)) {
1648 ret = snd_hda_power_up_pm(codec);
1649 if (ret < 0 && pm_runtime_suspended(hda_codec_dev(codec))) {
1650 snd_hda_power_down_pm(codec);
1651 return false;
1652 }
David Brazdil0f672f62019-12-10 10:32:29 +00001653 ret = hdmi_present_sense_via_verbs(per_pin, repoll);
1654 snd_hda_power_down_pm(codec);
1655 } else {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001656 sync_eld_via_acomp(codec, per_pin);
1657 ret = false; /* don't call snd_hda_jack_report_sync() */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001658 }
1659
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001660 return ret;
1661}
1662
1663static void hdmi_repoll_eld(struct work_struct *work)
1664{
1665 struct hdmi_spec_per_pin *per_pin =
1666 container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);
1667 struct hda_codec *codec = per_pin->codec;
1668 struct hdmi_spec *spec = codec->spec;
David Brazdil0f672f62019-12-10 10:32:29 +00001669 struct hda_jack_tbl *jack;
1670
1671 jack = snd_hda_jack_tbl_get(codec, per_pin->pin_nid);
1672 if (jack)
1673 jack->jack_dirty = 1;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001674
1675 if (per_pin->repoll_count++ > 6)
1676 per_pin->repoll_count = 0;
1677
1678 mutex_lock(&spec->pcm_lock);
1679 if (hdmi_present_sense(per_pin, per_pin->repoll_count))
1680 snd_hda_jack_report_sync(per_pin->codec);
1681 mutex_unlock(&spec->pcm_lock);
1682}
1683
1684static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
1685 hda_nid_t nid);
1686
1687static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
1688{
1689 struct hdmi_spec *spec = codec->spec;
1690 unsigned int caps, config;
1691 int pin_idx;
1692 struct hdmi_spec_per_pin *per_pin;
1693 int err;
1694 int dev_num, i;
1695
1696 caps = snd_hda_query_pin_caps(codec, pin_nid);
1697 if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
1698 return 0;
1699
1700 /*
1701 * For DP MST audio, Configuration Default is the same for
1702 * all device entries on the same pin
1703 */
1704 config = snd_hda_codec_get_pincfg(codec, pin_nid);
1705 if (get_defcfg_connect(config) == AC_JACK_PORT_NONE)
1706 return 0;
1707
1708 /*
1709 * To simplify the implementation, malloc all
1710 * the virtual pins in the initialization statically
1711 */
1712 if (is_haswell_plus(codec)) {
1713 /*
1714 * On Intel platforms, device entries number is
1715 * changed dynamically. If there is a DP MST
1716 * hub connected, the device entries number is 3.
1717 * Otherwise, it is 1.
1718 * Here we manually set dev_num to 3, so that
1719 * we can initialize all the device entries when
1720 * bootup statically.
1721 */
1722 dev_num = 3;
1723 spec->dev_num = 3;
1724 } else if (spec->dyn_pcm_assign && codec->dp_mst) {
1725 dev_num = snd_hda_get_num_devices(codec, pin_nid) + 1;
1726 /*
1727 * spec->dev_num is the maxinum number of device entries
1728 * among all the pins
1729 */
1730 spec->dev_num = (spec->dev_num > dev_num) ?
1731 spec->dev_num : dev_num;
1732 } else {
1733 /*
1734 * If the platform doesn't support DP MST,
1735 * manually set dev_num to 1. This means
1736 * the pin has only one device entry.
1737 */
1738 dev_num = 1;
1739 spec->dev_num = 1;
1740 }
1741
1742 for (i = 0; i < dev_num; i++) {
1743 pin_idx = spec->num_pins;
1744 per_pin = snd_array_new(&spec->pins);
1745
1746 if (!per_pin)
1747 return -ENOMEM;
1748
1749 if (spec->dyn_pcm_assign) {
1750 per_pin->pcm = NULL;
1751 per_pin->pcm_idx = -1;
1752 } else {
1753 per_pin->pcm = get_hdmi_pcm(spec, pin_idx);
1754 per_pin->pcm_idx = pin_idx;
1755 }
1756 per_pin->pin_nid = pin_nid;
1757 per_pin->pin_nid_idx = spec->num_nids;
1758 per_pin->dev_id = i;
1759 per_pin->non_pcm = false;
1760 snd_hda_set_dev_select(codec, pin_nid, i);
1761 if (is_haswell_plus(codec))
1762 intel_haswell_fixup_connect_list(codec, pin_nid);
1763 err = hdmi_read_pin_conn(codec, pin_idx);
1764 if (err < 0)
1765 return err;
1766 spec->num_pins++;
1767 }
1768 spec->num_nids++;
1769
1770 return 0;
1771}
1772
1773static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
1774{
1775 struct hdmi_spec *spec = codec->spec;
1776 struct hdmi_spec_per_cvt *per_cvt;
1777 unsigned int chans;
1778 int err;
1779
1780 chans = get_wcaps(codec, cvt_nid);
1781 chans = get_wcaps_channels(chans);
1782
1783 per_cvt = snd_array_new(&spec->cvts);
1784 if (!per_cvt)
1785 return -ENOMEM;
1786
1787 per_cvt->cvt_nid = cvt_nid;
1788 per_cvt->channels_min = 2;
1789 if (chans <= 16) {
1790 per_cvt->channels_max = chans;
1791 if (chans > spec->chmap.channels_max)
1792 spec->chmap.channels_max = chans;
1793 }
1794
1795 err = snd_hda_query_supported_pcm(codec, cvt_nid,
1796 &per_cvt->rates,
1797 &per_cvt->formats,
1798 &per_cvt->maxbps);
1799 if (err < 0)
1800 return err;
1801
1802 if (spec->num_cvts < ARRAY_SIZE(spec->cvt_nids))
1803 spec->cvt_nids[spec->num_cvts] = cvt_nid;
1804 spec->num_cvts++;
1805
1806 return 0;
1807}
1808
1809static int hdmi_parse_codec(struct hda_codec *codec)
1810{
1811 hda_nid_t nid;
1812 int i, nodes;
1813
1814 nodes = snd_hda_get_sub_nodes(codec, codec->core.afg, &nid);
1815 if (!nid || nodes < 0) {
1816 codec_warn(codec, "HDMI: failed to get afg sub nodes\n");
1817 return -EINVAL;
1818 }
1819
1820 for (i = 0; i < nodes; i++, nid++) {
1821 unsigned int caps;
1822 unsigned int type;
1823
1824 caps = get_wcaps(codec, nid);
1825 type = get_wcaps_type(caps);
1826
1827 if (!(caps & AC_WCAP_DIGITAL))
1828 continue;
1829
1830 switch (type) {
1831 case AC_WID_AUD_OUT:
1832 hdmi_add_cvt(codec, nid);
1833 break;
1834 case AC_WID_PIN:
1835 hdmi_add_pin(codec, nid);
1836 break;
1837 }
1838 }
1839
1840 return 0;
1841}
1842
1843/*
1844 */
1845static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
1846{
1847 struct hda_spdif_out *spdif;
1848 bool non_pcm;
1849
1850 mutex_lock(&codec->spdif_mutex);
1851 spdif = snd_hda_spdif_out_of_nid(codec, cvt_nid);
1852 /* Add sanity check to pass klockwork check.
1853 * This should never happen.
1854 */
1855 if (WARN_ON(spdif == NULL))
1856 return true;
1857 non_pcm = !!(spdif->status & IEC958_AES0_NONAUDIO);
1858 mutex_unlock(&codec->spdif_mutex);
1859 return non_pcm;
1860}
1861
1862/*
1863 * HDMI callbacks
1864 */
1865
1866static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
1867 struct hda_codec *codec,
1868 unsigned int stream_tag,
1869 unsigned int format,
1870 struct snd_pcm_substream *substream)
1871{
1872 hda_nid_t cvt_nid = hinfo->nid;
1873 struct hdmi_spec *spec = codec->spec;
1874 int pin_idx;
1875 struct hdmi_spec_per_pin *per_pin;
1876 hda_nid_t pin_nid;
1877 struct snd_pcm_runtime *runtime = substream->runtime;
1878 bool non_pcm;
David Brazdil0f672f62019-12-10 10:32:29 +00001879 int pinctl, stripe;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001880 int err = 0;
1881
1882 mutex_lock(&spec->pcm_lock);
1883 pin_idx = hinfo_to_pin_index(codec, hinfo);
1884 if (spec->dyn_pcm_assign && pin_idx < 0) {
1885 /* when dyn_pcm_assign and pcm is not bound to a pin
1886 * skip pin setup and return 0 to make audio playback
1887 * be ongoing
1888 */
1889 pin_cvt_fixup(codec, NULL, cvt_nid);
1890 snd_hda_codec_setup_stream(codec, cvt_nid,
1891 stream_tag, 0, format);
1892 goto unlock;
1893 }
1894
1895 if (snd_BUG_ON(pin_idx < 0)) {
1896 err = -EINVAL;
1897 goto unlock;
1898 }
1899 per_pin = get_pin(spec, pin_idx);
1900 pin_nid = per_pin->pin_nid;
1901
1902 /* Verify pin:cvt selections to avoid silent audio after S3.
1903 * After S3, the audio driver restores pin:cvt selections
1904 * but this can happen before gfx is ready and such selection
1905 * is overlooked by HW. Thus multiple pins can share a same
1906 * default convertor and mute control will affect each other,
1907 * which can cause a resumed audio playback become silent
1908 * after S3.
1909 */
1910 pin_cvt_fixup(codec, per_pin, 0);
1911
1912 /* Call sync_audio_rate to set the N/CTS/M manually if necessary */
1913 /* Todo: add DP1.2 MST audio support later */
1914 if (codec_has_acomp(codec))
1915 snd_hdac_sync_audio_rate(&codec->core, pin_nid, per_pin->dev_id,
1916 runtime->rate);
1917
1918 non_pcm = check_non_pcm_per_cvt(codec, cvt_nid);
1919 mutex_lock(&per_pin->lock);
1920 per_pin->channels = substream->runtime->channels;
1921 per_pin->setup = true;
1922
David Brazdil0f672f62019-12-10 10:32:29 +00001923 if (get_wcaps(codec, cvt_nid) & AC_WCAP_STRIPE) {
1924 stripe = snd_hdac_get_stream_stripe_ctl(&codec->bus->core,
1925 substream);
1926 snd_hda_codec_write(codec, cvt_nid, 0,
1927 AC_VERB_SET_STRIPE_CONTROL,
1928 stripe);
1929 }
1930
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001931 hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
1932 mutex_unlock(&per_pin->lock);
1933 if (spec->dyn_pin_out) {
1934 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
1935 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1936 snd_hda_codec_write(codec, pin_nid, 0,
1937 AC_VERB_SET_PIN_WIDGET_CONTROL,
1938 pinctl | PIN_OUT);
1939 }
1940
1941 /* snd_hda_set_dev_select() has been called before */
1942 err = spec->ops.setup_stream(codec, cvt_nid, pin_nid,
1943 stream_tag, format);
1944 unlock:
1945 mutex_unlock(&spec->pcm_lock);
1946 return err;
1947}
1948
1949static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
1950 struct hda_codec *codec,
1951 struct snd_pcm_substream *substream)
1952{
1953 snd_hda_codec_cleanup_stream(codec, hinfo->nid);
1954 return 0;
1955}
1956
1957static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
1958 struct hda_codec *codec,
1959 struct snd_pcm_substream *substream)
1960{
1961 struct hdmi_spec *spec = codec->spec;
1962 int cvt_idx, pin_idx, pcm_idx;
1963 struct hdmi_spec_per_cvt *per_cvt;
1964 struct hdmi_spec_per_pin *per_pin;
1965 int pinctl;
1966 int err = 0;
1967
1968 if (hinfo->nid) {
1969 pcm_idx = hinfo_to_pcm_index(codec, hinfo);
1970 if (snd_BUG_ON(pcm_idx < 0))
1971 return -EINVAL;
1972 cvt_idx = cvt_nid_to_cvt_index(codec, hinfo->nid);
1973 if (snd_BUG_ON(cvt_idx < 0))
1974 return -EINVAL;
1975 per_cvt = get_cvt(spec, cvt_idx);
1976
1977 snd_BUG_ON(!per_cvt->assigned);
1978 per_cvt->assigned = 0;
1979 hinfo->nid = 0;
1980
1981 mutex_lock(&spec->pcm_lock);
1982 snd_hda_spdif_ctls_unassign(codec, pcm_idx);
1983 clear_bit(pcm_idx, &spec->pcm_in_use);
1984 pin_idx = hinfo_to_pin_index(codec, hinfo);
1985 if (spec->dyn_pcm_assign && pin_idx < 0)
1986 goto unlock;
1987
1988 if (snd_BUG_ON(pin_idx < 0)) {
1989 err = -EINVAL;
1990 goto unlock;
1991 }
1992 per_pin = get_pin(spec, pin_idx);
1993
1994 if (spec->dyn_pin_out) {
1995 pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
1996 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1997 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
1998 AC_VERB_SET_PIN_WIDGET_CONTROL,
1999 pinctl & ~PIN_OUT);
2000 }
2001
2002 mutex_lock(&per_pin->lock);
2003 per_pin->chmap_set = false;
2004 memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
2005
2006 per_pin->setup = false;
2007 per_pin->channels = 0;
2008 mutex_unlock(&per_pin->lock);
2009 unlock:
2010 mutex_unlock(&spec->pcm_lock);
2011 }
2012
2013 return err;
2014}
2015
2016static const struct hda_pcm_ops generic_ops = {
2017 .open = hdmi_pcm_open,
2018 .close = hdmi_pcm_close,
2019 .prepare = generic_hdmi_playback_pcm_prepare,
2020 .cleanup = generic_hdmi_playback_pcm_cleanup,
2021};
2022
2023static int hdmi_get_spk_alloc(struct hdac_device *hdac, int pcm_idx)
2024{
2025 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
2026 struct hdmi_spec *spec = codec->spec;
2027 struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
2028
2029 if (!per_pin)
2030 return 0;
2031
2032 return per_pin->sink_eld.info.spk_alloc;
2033}
2034
2035static void hdmi_get_chmap(struct hdac_device *hdac, int pcm_idx,
2036 unsigned char *chmap)
2037{
2038 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
2039 struct hdmi_spec *spec = codec->spec;
2040 struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
2041
2042 /* chmap is already set to 0 in caller */
2043 if (!per_pin)
2044 return;
2045
2046 memcpy(chmap, per_pin->chmap, ARRAY_SIZE(per_pin->chmap));
2047}
2048
2049static void hdmi_set_chmap(struct hdac_device *hdac, int pcm_idx,
2050 unsigned char *chmap, int prepared)
2051{
2052 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
2053 struct hdmi_spec *spec = codec->spec;
2054 struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
2055
2056 if (!per_pin)
2057 return;
2058 mutex_lock(&per_pin->lock);
2059 per_pin->chmap_set = true;
2060 memcpy(per_pin->chmap, chmap, ARRAY_SIZE(per_pin->chmap));
2061 if (prepared)
2062 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
2063 mutex_unlock(&per_pin->lock);
2064}
2065
2066static bool is_hdmi_pcm_attached(struct hdac_device *hdac, int pcm_idx)
2067{
2068 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
2069 struct hdmi_spec *spec = codec->spec;
2070 struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
2071
2072 return per_pin ? true:false;
2073}
2074
2075static int generic_hdmi_build_pcms(struct hda_codec *codec)
2076{
2077 struct hdmi_spec *spec = codec->spec;
2078 int idx;
2079
2080 /*
2081 * for non-mst mode, pcm number is the same as before
2082 * for DP MST mode, pcm number is (nid number + dev_num - 1)
2083 * dev_num is the device entry number in a pin
2084 *
2085 */
2086 for (idx = 0; idx < spec->num_nids + spec->dev_num - 1; idx++) {
2087 struct hda_pcm *info;
2088 struct hda_pcm_stream *pstr;
2089
2090 info = snd_hda_codec_pcm_new(codec, "HDMI %d", idx);
2091 if (!info)
2092 return -ENOMEM;
2093
2094 spec->pcm_rec[idx].pcm = info;
2095 spec->pcm_used++;
2096 info->pcm_type = HDA_PCM_TYPE_HDMI;
2097 info->own_chmap = true;
2098
2099 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
2100 pstr->substreams = 1;
2101 pstr->ops = generic_ops;
2102 /* pcm number is less than 16 */
2103 if (spec->pcm_used >= 16)
2104 break;
2105 /* other pstr fields are set in open */
2106 }
2107
2108 return 0;
2109}
2110
2111static void free_hdmi_jack_priv(struct snd_jack *jack)
2112{
2113 struct hdmi_pcm *pcm = jack->private_data;
2114
2115 pcm->jack = NULL;
2116}
2117
2118static int add_hdmi_jack_kctl(struct hda_codec *codec,
2119 struct hdmi_spec *spec,
2120 int pcm_idx,
2121 const char *name)
2122{
2123 struct snd_jack *jack;
2124 int err;
2125
2126 err = snd_jack_new(codec->card, name, SND_JACK_AVOUT, &jack,
2127 true, false);
2128 if (err < 0)
2129 return err;
2130
2131 spec->pcm_rec[pcm_idx].jack = jack;
2132 jack->private_data = &spec->pcm_rec[pcm_idx];
2133 jack->private_free = free_hdmi_jack_priv;
2134 return 0;
2135}
2136
2137static int generic_hdmi_build_jack(struct hda_codec *codec, int pcm_idx)
2138{
2139 char hdmi_str[32] = "HDMI/DP";
2140 struct hdmi_spec *spec = codec->spec;
2141 struct hdmi_spec_per_pin *per_pin;
2142 struct hda_jack_tbl *jack;
2143 int pcmdev = get_pcm_rec(spec, pcm_idx)->device;
2144 bool phantom_jack;
2145 int ret;
2146
2147 if (pcmdev > 0)
2148 sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
2149
2150 if (spec->dyn_pcm_assign)
2151 return add_hdmi_jack_kctl(codec, spec, pcm_idx, hdmi_str);
2152
2153 /* for !dyn_pcm_assign, we still use hda_jack for compatibility */
2154 /* if !dyn_pcm_assign, it must be non-MST mode.
2155 * This means pcms and pins are statically mapped.
2156 * And pcm_idx is pin_idx.
2157 */
2158 per_pin = get_pin(spec, pcm_idx);
2159 phantom_jack = !is_jack_detectable(codec, per_pin->pin_nid);
2160 if (phantom_jack)
2161 strncat(hdmi_str, " Phantom",
2162 sizeof(hdmi_str) - strlen(hdmi_str) - 1);
2163 ret = snd_hda_jack_add_kctl(codec, per_pin->pin_nid, hdmi_str,
David Brazdil0f672f62019-12-10 10:32:29 +00002164 phantom_jack, 0, NULL);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002165 if (ret < 0)
2166 return ret;
2167 jack = snd_hda_jack_tbl_get(codec, per_pin->pin_nid);
2168 if (jack == NULL)
2169 return 0;
2170 /* assign jack->jack to pcm_rec[].jack to
2171 * align with dyn_pcm_assign mode
2172 */
2173 spec->pcm_rec[pcm_idx].jack = jack->jack;
2174 return 0;
2175}
2176
2177static int generic_hdmi_build_controls(struct hda_codec *codec)
2178{
2179 struct hdmi_spec *spec = codec->spec;
2180 int dev, err;
2181 int pin_idx, pcm_idx;
2182
2183 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
2184 if (!get_pcm_rec(spec, pcm_idx)->pcm) {
2185 /* no PCM: mark this for skipping permanently */
2186 set_bit(pcm_idx, &spec->pcm_bitmap);
2187 continue;
2188 }
2189
2190 err = generic_hdmi_build_jack(codec, pcm_idx);
2191 if (err < 0)
2192 return err;
2193
2194 /* create the spdif for each pcm
2195 * pin will be bound when monitor is connected
2196 */
2197 if (spec->dyn_pcm_assign)
2198 err = snd_hda_create_dig_out_ctls(codec,
2199 0, spec->cvt_nids[0],
2200 HDA_PCM_TYPE_HDMI);
2201 else {
2202 struct hdmi_spec_per_pin *per_pin =
2203 get_pin(spec, pcm_idx);
2204 err = snd_hda_create_dig_out_ctls(codec,
2205 per_pin->pin_nid,
2206 per_pin->mux_nids[0],
2207 HDA_PCM_TYPE_HDMI);
2208 }
2209 if (err < 0)
2210 return err;
2211 snd_hda_spdif_ctls_unassign(codec, pcm_idx);
2212
2213 dev = get_pcm_rec(spec, pcm_idx)->device;
2214 if (dev != SNDRV_PCM_INVALID_DEVICE) {
2215 /* add control for ELD Bytes */
2216 err = hdmi_create_eld_ctl(codec, pcm_idx, dev);
2217 if (err < 0)
2218 return err;
2219 }
2220 }
2221
2222 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2223 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2224
2225 hdmi_present_sense(per_pin, 0);
2226 }
2227
2228 /* add channel maps */
2229 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
2230 struct hda_pcm *pcm;
2231
2232 pcm = get_pcm_rec(spec, pcm_idx);
2233 if (!pcm || !pcm->pcm)
2234 break;
2235 err = snd_hdac_add_chmap_ctls(pcm->pcm, pcm_idx, &spec->chmap);
2236 if (err < 0)
2237 return err;
2238 }
2239
2240 return 0;
2241}
2242
2243static int generic_hdmi_init_per_pins(struct hda_codec *codec)
2244{
2245 struct hdmi_spec *spec = codec->spec;
2246 int pin_idx;
2247
2248 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2249 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2250
2251 per_pin->codec = codec;
2252 mutex_init(&per_pin->lock);
2253 INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
2254 eld_proc_new(per_pin, pin_idx);
2255 }
2256 return 0;
2257}
2258
2259static int generic_hdmi_init(struct hda_codec *codec)
2260{
2261 struct hdmi_spec *spec = codec->spec;
2262 int pin_idx;
2263
David Brazdil0f672f62019-12-10 10:32:29 +00002264 mutex_lock(&spec->bind_lock);
2265 spec->use_jack_detect = !codec->jackpoll_interval;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002266 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2267 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2268 hda_nid_t pin_nid = per_pin->pin_nid;
2269 int dev_id = per_pin->dev_id;
2270
2271 snd_hda_set_dev_select(codec, pin_nid, dev_id);
2272 hdmi_init_pin(codec, pin_nid);
David Brazdil0f672f62019-12-10 10:32:29 +00002273 if (codec_has_acomp(codec))
2274 continue;
2275 if (spec->use_jack_detect)
2276 snd_hda_jack_detect_enable(codec, pin_nid);
2277 else
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002278 snd_hda_jack_detect_enable_callback(codec, pin_nid,
David Brazdil0f672f62019-12-10 10:32:29 +00002279 jack_callback);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002280 }
David Brazdil0f672f62019-12-10 10:32:29 +00002281 mutex_unlock(&spec->bind_lock);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002282 return 0;
2283}
2284
2285static void hdmi_array_init(struct hdmi_spec *spec, int nums)
2286{
2287 snd_array_init(&spec->pins, sizeof(struct hdmi_spec_per_pin), nums);
2288 snd_array_init(&spec->cvts, sizeof(struct hdmi_spec_per_cvt), nums);
2289}
2290
2291static void hdmi_array_free(struct hdmi_spec *spec)
2292{
2293 snd_array_free(&spec->pins);
2294 snd_array_free(&spec->cvts);
2295}
2296
2297static void generic_spec_free(struct hda_codec *codec)
2298{
2299 struct hdmi_spec *spec = codec->spec;
2300
2301 if (spec) {
2302 hdmi_array_free(spec);
2303 kfree(spec);
2304 codec->spec = NULL;
2305 }
2306 codec->dp_mst = false;
2307}
2308
2309static void generic_hdmi_free(struct hda_codec *codec)
2310{
2311 struct hdmi_spec *spec = codec->spec;
2312 int pin_idx, pcm_idx;
2313
David Brazdil0f672f62019-12-10 10:32:29 +00002314 if (spec->acomp_registered) {
2315 snd_hdac_acomp_exit(&codec->bus->core);
2316 } else if (codec_has_acomp(codec)) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002317 snd_hdac_acomp_register_notifier(&codec->bus->core, NULL);
David Brazdil0f672f62019-12-10 10:32:29 +00002318 codec->relaxed_resume = 0;
2319 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002320
2321 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2322 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2323 cancel_delayed_work_sync(&per_pin->work);
2324 eld_proc_free(per_pin);
2325 }
2326
2327 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
2328 if (spec->pcm_rec[pcm_idx].jack == NULL)
2329 continue;
2330 if (spec->dyn_pcm_assign)
2331 snd_device_free(codec->card,
2332 spec->pcm_rec[pcm_idx].jack);
2333 else
2334 spec->pcm_rec[pcm_idx].jack = NULL;
2335 }
2336
2337 generic_spec_free(codec);
2338}
2339
2340#ifdef CONFIG_PM
2341static int generic_hdmi_resume(struct hda_codec *codec)
2342{
2343 struct hdmi_spec *spec = codec->spec;
2344 int pin_idx;
2345
2346 codec->patch_ops.init(codec);
2347 regcache_sync(codec->core.regmap);
2348
2349 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2350 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2351 hdmi_present_sense(per_pin, 1);
2352 }
2353 return 0;
2354}
2355#endif
2356
2357static const struct hda_codec_ops generic_hdmi_patch_ops = {
2358 .init = generic_hdmi_init,
2359 .free = generic_hdmi_free,
2360 .build_pcms = generic_hdmi_build_pcms,
2361 .build_controls = generic_hdmi_build_controls,
2362 .unsol_event = hdmi_unsol_event,
2363#ifdef CONFIG_PM
2364 .resume = generic_hdmi_resume,
2365#endif
2366};
2367
2368static const struct hdmi_ops generic_standard_hdmi_ops = {
2369 .pin_get_eld = snd_hdmi_get_eld,
2370 .pin_setup_infoframe = hdmi_pin_setup_infoframe,
2371 .pin_hbr_setup = hdmi_pin_hbr_setup,
2372 .setup_stream = hdmi_setup_stream,
2373};
2374
2375/* allocate codec->spec and assign/initialize generic parser ops */
2376static int alloc_generic_hdmi(struct hda_codec *codec)
2377{
2378 struct hdmi_spec *spec;
2379
2380 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2381 if (!spec)
2382 return -ENOMEM;
2383
David Brazdil0f672f62019-12-10 10:32:29 +00002384 spec->codec = codec;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002385 spec->ops = generic_standard_hdmi_ops;
2386 spec->dev_num = 1; /* initialize to 1 */
2387 mutex_init(&spec->pcm_lock);
David Brazdil0f672f62019-12-10 10:32:29 +00002388 mutex_init(&spec->bind_lock);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002389 snd_hdac_register_chmap_ops(&codec->core, &spec->chmap);
2390
2391 spec->chmap.ops.get_chmap = hdmi_get_chmap;
2392 spec->chmap.ops.set_chmap = hdmi_set_chmap;
2393 spec->chmap.ops.is_pcm_attached = is_hdmi_pcm_attached;
2394 spec->chmap.ops.get_spk_alloc = hdmi_get_spk_alloc,
2395
2396 codec->spec = spec;
2397 hdmi_array_init(spec, 4);
2398
2399 codec->patch_ops = generic_hdmi_patch_ops;
2400
2401 return 0;
2402}
2403
2404/* generic HDMI parser */
2405static int patch_generic_hdmi(struct hda_codec *codec)
2406{
2407 int err;
2408
2409 err = alloc_generic_hdmi(codec);
2410 if (err < 0)
2411 return err;
2412
2413 err = hdmi_parse_codec(codec);
2414 if (err < 0) {
2415 generic_spec_free(codec);
2416 return err;
2417 }
2418
2419 generic_hdmi_init_per_pins(codec);
2420 return 0;
2421}
2422
2423/*
David Brazdil0f672f62019-12-10 10:32:29 +00002424 * generic audio component binding
2425 */
2426
2427/* turn on / off the unsol event jack detection dynamically */
2428static void reprogram_jack_detect(struct hda_codec *codec, hda_nid_t nid,
2429 bool use_acomp)
2430{
2431 struct hda_jack_tbl *tbl;
2432
2433 tbl = snd_hda_jack_tbl_get(codec, nid);
2434 if (tbl) {
2435 /* clear unsol even if component notifier is used, or re-enable
2436 * if notifier is cleared
2437 */
2438 unsigned int val = use_acomp ? 0 : (AC_USRSP_EN | tbl->tag);
2439 snd_hda_codec_write_cache(codec, nid, 0,
2440 AC_VERB_SET_UNSOLICITED_ENABLE, val);
2441 } else {
2442 /* if no jack entry was defined beforehand, create a new one
2443 * at need (i.e. only when notifier is cleared)
2444 */
2445 if (!use_acomp)
2446 snd_hda_jack_detect_enable(codec, nid);
2447 }
2448}
2449
2450/* set up / clear component notifier dynamically */
2451static void generic_acomp_notifier_set(struct drm_audio_component *acomp,
2452 bool use_acomp)
2453{
2454 struct hdmi_spec *spec;
2455 int i;
2456
2457 spec = container_of(acomp->audio_ops, struct hdmi_spec, drm_audio_ops);
2458 mutex_lock(&spec->bind_lock);
2459 spec->use_acomp_notifier = use_acomp;
2460 spec->codec->relaxed_resume = use_acomp;
2461 /* reprogram each jack detection logic depending on the notifier */
2462 if (spec->use_jack_detect) {
2463 for (i = 0; i < spec->num_pins; i++)
2464 reprogram_jack_detect(spec->codec,
2465 get_pin(spec, i)->pin_nid,
2466 use_acomp);
2467 }
2468 mutex_unlock(&spec->bind_lock);
2469}
2470
2471/* enable / disable the notifier via master bind / unbind */
2472static int generic_acomp_master_bind(struct device *dev,
2473 struct drm_audio_component *acomp)
2474{
2475 generic_acomp_notifier_set(acomp, true);
2476 return 0;
2477}
2478
2479static void generic_acomp_master_unbind(struct device *dev,
2480 struct drm_audio_component *acomp)
2481{
2482 generic_acomp_notifier_set(acomp, false);
2483}
2484
2485/* check whether both HD-audio and DRM PCI devices belong to the same bus */
2486static int match_bound_vga(struct device *dev, int subtype, void *data)
2487{
2488 struct hdac_bus *bus = data;
2489 struct pci_dev *pci, *master;
2490
2491 if (!dev_is_pci(dev) || !dev_is_pci(bus->dev))
2492 return 0;
2493 master = to_pci_dev(bus->dev);
2494 pci = to_pci_dev(dev);
2495 return master->bus == pci->bus;
2496}
2497
2498/* audio component notifier for AMD/Nvidia HDMI codecs */
2499static void generic_acomp_pin_eld_notify(void *audio_ptr, int port, int dev_id)
2500{
2501 struct hda_codec *codec = audio_ptr;
2502 struct hdmi_spec *spec = codec->spec;
2503 hda_nid_t pin_nid = spec->port2pin(codec, port);
2504
2505 if (!pin_nid)
2506 return;
2507 if (get_wcaps_type(get_wcaps(codec, pin_nid)) != AC_WID_PIN)
2508 return;
2509 /* skip notification during system suspend (but not in runtime PM);
2510 * the state will be updated at resume
2511 */
2512 if (snd_power_get_state(codec->card) != SNDRV_CTL_POWER_D0)
2513 return;
2514 /* ditto during suspend/resume process itself */
2515 if (snd_hdac_is_in_pm(&codec->core))
2516 return;
2517
2518 check_presence_and_report(codec, pin_nid, dev_id);
2519}
2520
2521/* set up the private drm_audio_ops from the template */
2522static void setup_drm_audio_ops(struct hda_codec *codec,
2523 const struct drm_audio_component_audio_ops *ops)
2524{
2525 struct hdmi_spec *spec = codec->spec;
2526
2527 spec->drm_audio_ops.audio_ptr = codec;
2528 /* intel_audio_codec_enable() or intel_audio_codec_disable()
2529 * will call pin_eld_notify with using audio_ptr pointer
2530 * We need make sure audio_ptr is really setup
2531 */
2532 wmb();
2533 spec->drm_audio_ops.pin2port = ops->pin2port;
2534 spec->drm_audio_ops.pin_eld_notify = ops->pin_eld_notify;
2535 spec->drm_audio_ops.master_bind = ops->master_bind;
2536 spec->drm_audio_ops.master_unbind = ops->master_unbind;
2537}
2538
2539/* initialize the generic HDMI audio component */
2540static void generic_acomp_init(struct hda_codec *codec,
2541 const struct drm_audio_component_audio_ops *ops,
2542 int (*port2pin)(struct hda_codec *, int))
2543{
2544 struct hdmi_spec *spec = codec->spec;
2545
2546 spec->port2pin = port2pin;
2547 setup_drm_audio_ops(codec, ops);
2548 if (!snd_hdac_acomp_init(&codec->bus->core, &spec->drm_audio_ops,
2549 match_bound_vga, 0)) {
2550 spec->acomp_registered = true;
2551 codec->bus->keep_power = 0;
2552 }
2553}
2554
2555/*
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002556 * Intel codec parsers and helpers
2557 */
2558
2559static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
2560 hda_nid_t nid)
2561{
2562 struct hdmi_spec *spec = codec->spec;
2563 hda_nid_t conns[4];
2564 int nconns;
2565
2566 nconns = snd_hda_get_connections(codec, nid, conns, ARRAY_SIZE(conns));
2567 if (nconns == spec->num_cvts &&
2568 !memcmp(conns, spec->cvt_nids, spec->num_cvts * sizeof(hda_nid_t)))
2569 return;
2570
2571 /* override pins connection list */
2572 codec_dbg(codec, "hdmi: haswell: override pin connection 0x%x\n", nid);
2573 snd_hda_override_conn_list(codec, nid, spec->num_cvts, spec->cvt_nids);
2574}
2575
David Brazdil0f672f62019-12-10 10:32:29 +00002576#define INTEL_GET_VENDOR_VERB 0xf81
2577#define INTEL_SET_VENDOR_VERB 0x781
2578#define INTEL_EN_DP12 0x02 /* enable DP 1.2 features */
2579#define INTEL_EN_ALL_PIN_CVTS 0x01 /* enable 2nd & 3rd pins and convertors */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002580
2581static void intel_haswell_enable_all_pins(struct hda_codec *codec,
2582 bool update_tree)
2583{
2584 unsigned int vendor_param;
2585 struct hdmi_spec *spec = codec->spec;
2586
2587 vendor_param = snd_hda_codec_read(codec, spec->vendor_nid, 0,
2588 INTEL_GET_VENDOR_VERB, 0);
2589 if (vendor_param == -1 || vendor_param & INTEL_EN_ALL_PIN_CVTS)
2590 return;
2591
2592 vendor_param |= INTEL_EN_ALL_PIN_CVTS;
2593 vendor_param = snd_hda_codec_read(codec, spec->vendor_nid, 0,
2594 INTEL_SET_VENDOR_VERB, vendor_param);
2595 if (vendor_param == -1)
2596 return;
2597
2598 if (update_tree)
2599 snd_hda_codec_update_widgets(codec);
2600}
2601
2602static void intel_haswell_fixup_enable_dp12(struct hda_codec *codec)
2603{
2604 unsigned int vendor_param;
2605 struct hdmi_spec *spec = codec->spec;
2606
2607 vendor_param = snd_hda_codec_read(codec, spec->vendor_nid, 0,
2608 INTEL_GET_VENDOR_VERB, 0);
2609 if (vendor_param == -1 || vendor_param & INTEL_EN_DP12)
2610 return;
2611
2612 /* enable DP1.2 mode */
2613 vendor_param |= INTEL_EN_DP12;
2614 snd_hdac_regmap_add_vendor_verb(&codec->core, INTEL_SET_VENDOR_VERB);
2615 snd_hda_codec_write_cache(codec, spec->vendor_nid, 0,
2616 INTEL_SET_VENDOR_VERB, vendor_param);
2617}
2618
2619/* Haswell needs to re-issue the vendor-specific verbs before turning to D0.
2620 * Otherwise you may get severe h/w communication errors.
2621 */
2622static void haswell_set_power_state(struct hda_codec *codec, hda_nid_t fg,
2623 unsigned int power_state)
2624{
2625 if (power_state == AC_PWRST_D0) {
2626 intel_haswell_enable_all_pins(codec, false);
2627 intel_haswell_fixup_enable_dp12(codec);
2628 }
2629
2630 snd_hda_codec_read(codec, fg, 0, AC_VERB_SET_POWER_STATE, power_state);
2631 snd_hda_codec_set_power_to_all(codec, fg, power_state);
2632}
2633
2634/* There is a fixed mapping between audio pin node and display port.
2635 * on SNB, IVY, HSW, BSW, SKL, BXT, KBL:
2636 * Pin Widget 5 - PORT B (port = 1 in i915 driver)
2637 * Pin Widget 6 - PORT C (port = 2 in i915 driver)
2638 * Pin Widget 7 - PORT D (port = 3 in i915 driver)
2639 *
2640 * on VLV, ILK:
2641 * Pin Widget 4 - PORT B (port = 1 in i915 driver)
2642 * Pin Widget 5 - PORT C (port = 2 in i915 driver)
2643 * Pin Widget 6 - PORT D (port = 3 in i915 driver)
2644 */
2645static int intel_base_nid(struct hda_codec *codec)
2646{
2647 switch (codec->core.vendor_id) {
2648 case 0x80860054: /* ILK */
2649 case 0x80862804: /* ILK */
2650 case 0x80862882: /* VLV */
2651 return 4;
2652 default:
2653 return 5;
2654 }
2655}
2656
2657static int intel_pin2port(void *audio_ptr, int pin_nid)
2658{
David Brazdil0f672f62019-12-10 10:32:29 +00002659 struct hda_codec *codec = audio_ptr;
2660 struct hdmi_spec *spec = codec->spec;
2661 int base_nid, i;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002662
David Brazdil0f672f62019-12-10 10:32:29 +00002663 if (!spec->port_num) {
2664 base_nid = intel_base_nid(codec);
2665 if (WARN_ON(pin_nid < base_nid || pin_nid >= base_nid + 3))
2666 return -1;
2667 return pin_nid - base_nid + 1; /* intel port is 1-based */
2668 }
2669
2670 /*
2671 * looking for the pin number in the mapping table and return
2672 * the index which indicate the port number
2673 */
2674 for (i = 0; i < spec->port_num; i++) {
2675 if (pin_nid == spec->port_map[i])
2676 return i + 1;
2677 }
2678
2679 /* return -1 if pin number exceeds our expectation */
2680 codec_info(codec, "Can't find the HDMI/DP port for pin %d\n", pin_nid);
2681 return -1;
2682}
2683
2684static int intel_port2pin(struct hda_codec *codec, int port)
2685{
2686 struct hdmi_spec *spec = codec->spec;
2687
2688 if (!spec->port_num) {
2689 /* we assume only from port-B to port-D */
2690 if (port < 1 || port > 3)
2691 return 0;
2692 /* intel port is 1-based */
2693 return port + intel_base_nid(codec) - 1;
2694 }
2695
2696 if (port < 1 || port > spec->port_num)
2697 return 0;
2698 return spec->port_map[port - 1];
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002699}
2700
2701static void intel_pin_eld_notify(void *audio_ptr, int port, int pipe)
2702{
2703 struct hda_codec *codec = audio_ptr;
2704 int pin_nid;
2705 int dev_id = pipe;
2706
David Brazdil0f672f62019-12-10 10:32:29 +00002707 pin_nid = intel_port2pin(codec, port);
2708 if (!pin_nid)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002709 return;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002710 /* skip notification during system suspend (but not in runtime PM);
2711 * the state will be updated at resume
2712 */
2713 if (snd_power_get_state(codec->card) != SNDRV_CTL_POWER_D0)
2714 return;
2715 /* ditto during suspend/resume process itself */
2716 if (snd_hdac_is_in_pm(&codec->core))
2717 return;
2718
2719 snd_hdac_i915_set_bclk(&codec->bus->core);
2720 check_presence_and_report(codec, pin_nid, dev_id);
2721}
2722
David Brazdil0f672f62019-12-10 10:32:29 +00002723static const struct drm_audio_component_audio_ops intel_audio_ops = {
2724 .pin2port = intel_pin2port,
2725 .pin_eld_notify = intel_pin_eld_notify,
2726};
2727
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002728/* register i915 component pin_eld_notify callback */
2729static void register_i915_notifier(struct hda_codec *codec)
2730{
2731 struct hdmi_spec *spec = codec->spec;
2732
2733 spec->use_acomp_notifier = true;
David Brazdil0f672f62019-12-10 10:32:29 +00002734 spec->port2pin = intel_port2pin;
2735 setup_drm_audio_ops(codec, &intel_audio_ops);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002736 snd_hdac_acomp_register_notifier(&codec->bus->core,
2737 &spec->drm_audio_ops);
David Brazdil0f672f62019-12-10 10:32:29 +00002738 /* no need for forcible resume for jack check thanks to notifier */
2739 codec->relaxed_resume = 1;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002740}
2741
2742/* setup_stream ops override for HSW+ */
2743static int i915_hsw_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
2744 hda_nid_t pin_nid, u32 stream_tag, int format)
2745{
2746 haswell_verify_D0(codec, cvt_nid, pin_nid);
2747 return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
2748}
2749
2750/* pin_cvt_fixup ops override for HSW+ and VLV+ */
2751static void i915_pin_cvt_fixup(struct hda_codec *codec,
2752 struct hdmi_spec_per_pin *per_pin,
2753 hda_nid_t cvt_nid)
2754{
2755 if (per_pin) {
2756 snd_hda_set_dev_select(codec, per_pin->pin_nid,
2757 per_pin->dev_id);
2758 intel_verify_pin_cvt_connect(codec, per_pin);
2759 intel_not_share_assigned_cvt(codec, per_pin->pin_nid,
2760 per_pin->dev_id, per_pin->mux_idx);
2761 } else {
2762 intel_not_share_assigned_cvt_nid(codec, 0, 0, cvt_nid);
2763 }
2764}
2765
2766/* precondition and allocation for Intel codecs */
2767static int alloc_intel_hdmi(struct hda_codec *codec)
2768{
David Brazdil0f672f62019-12-10 10:32:29 +00002769 int err;
2770
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002771 /* requires i915 binding */
2772 if (!codec->bus->core.audio_component) {
2773 codec_info(codec, "No i915 binding for Intel HDMI/DP codec\n");
2774 /* set probe_id here to prevent generic fallback binding */
2775 codec->probe_id = HDA_CODEC_ID_SKIP_PROBE;
2776 return -ENODEV;
2777 }
2778
David Brazdil0f672f62019-12-10 10:32:29 +00002779 err = alloc_generic_hdmi(codec);
2780 if (err < 0)
2781 return err;
2782 /* no need to handle unsol events */
2783 codec->patch_ops.unsol_event = NULL;
2784 return 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002785}
2786
2787/* parse and post-process for Intel codecs */
2788static int parse_intel_hdmi(struct hda_codec *codec)
2789{
2790 int err;
2791
2792 err = hdmi_parse_codec(codec);
2793 if (err < 0) {
2794 generic_spec_free(codec);
2795 return err;
2796 }
2797
2798 generic_hdmi_init_per_pins(codec);
2799 register_i915_notifier(codec);
2800 return 0;
2801}
2802
2803/* Intel Haswell and onwards; audio component with eld notifier */
David Brazdil0f672f62019-12-10 10:32:29 +00002804static int intel_hsw_common_init(struct hda_codec *codec, hda_nid_t vendor_nid,
2805 const int *port_map, int port_num)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002806{
2807 struct hdmi_spec *spec;
2808 int err;
2809
2810 err = alloc_intel_hdmi(codec);
2811 if (err < 0)
2812 return err;
2813 spec = codec->spec;
2814 codec->dp_mst = true;
2815 spec->dyn_pcm_assign = true;
2816 spec->vendor_nid = vendor_nid;
David Brazdil0f672f62019-12-10 10:32:29 +00002817 spec->port_map = port_map;
2818 spec->port_num = port_num;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002819
2820 intel_haswell_enable_all_pins(codec, true);
2821 intel_haswell_fixup_enable_dp12(codec);
2822
David Brazdil0f672f62019-12-10 10:32:29 +00002823 codec->display_power_control = 1;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002824
2825 codec->patch_ops.set_power_state = haswell_set_power_state;
2826 codec->depop_delay = 0;
2827 codec->auto_runtime_pm = 1;
2828
2829 spec->ops.setup_stream = i915_hsw_setup_stream;
2830 spec->ops.pin_cvt_fixup = i915_pin_cvt_fixup;
2831
2832 return parse_intel_hdmi(codec);
2833}
2834
2835static int patch_i915_hsw_hdmi(struct hda_codec *codec)
2836{
David Brazdil0f672f62019-12-10 10:32:29 +00002837 return intel_hsw_common_init(codec, 0x08, NULL, 0);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002838}
2839
2840static int patch_i915_glk_hdmi(struct hda_codec *codec)
2841{
David Brazdil0f672f62019-12-10 10:32:29 +00002842 return intel_hsw_common_init(codec, 0x0b, NULL, 0);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002843}
2844
David Brazdil0f672f62019-12-10 10:32:29 +00002845static int patch_i915_icl_hdmi(struct hda_codec *codec)
2846{
2847 /*
2848 * pin to port mapping table where the value indicate the pin number and
2849 * the index indicate the port number with 1 base.
2850 */
2851 static const int map[] = {0x4, 0x6, 0x8, 0xa, 0xb};
2852
2853 return intel_hsw_common_init(codec, 0x02, map, ARRAY_SIZE(map));
2854}
2855
2856static int patch_i915_tgl_hdmi(struct hda_codec *codec)
2857{
2858 /*
2859 * pin to port mapping table where the value indicate the pin number and
2860 * the index indicate the port number with 1 base.
2861 */
2862 static const int map[] = {0x4, 0x6, 0x8, 0xa, 0xb, 0xc, 0xd, 0xe, 0xf};
2863
2864 return intel_hsw_common_init(codec, 0x02, map, ARRAY_SIZE(map));
2865}
2866
2867
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002868/* Intel Baytrail and Braswell; with eld notifier */
2869static int patch_i915_byt_hdmi(struct hda_codec *codec)
2870{
2871 struct hdmi_spec *spec;
2872 int err;
2873
2874 err = alloc_intel_hdmi(codec);
2875 if (err < 0)
2876 return err;
2877 spec = codec->spec;
2878
2879 /* For Valleyview/Cherryview, only the display codec is in the display
2880 * power well and can use link_power ops to request/release the power.
2881 */
David Brazdil0f672f62019-12-10 10:32:29 +00002882 codec->display_power_control = 1;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002883
2884 codec->depop_delay = 0;
2885 codec->auto_runtime_pm = 1;
2886
2887 spec->ops.pin_cvt_fixup = i915_pin_cvt_fixup;
2888
2889 return parse_intel_hdmi(codec);
2890}
2891
2892/* Intel IronLake, SandyBridge and IvyBridge; with eld notifier */
2893static int patch_i915_cpt_hdmi(struct hda_codec *codec)
2894{
2895 int err;
2896
2897 err = alloc_intel_hdmi(codec);
2898 if (err < 0)
2899 return err;
2900 return parse_intel_hdmi(codec);
2901}
2902
2903/*
2904 * Shared non-generic implementations
2905 */
2906
2907static int simple_playback_build_pcms(struct hda_codec *codec)
2908{
2909 struct hdmi_spec *spec = codec->spec;
2910 struct hda_pcm *info;
2911 unsigned int chans;
2912 struct hda_pcm_stream *pstr;
2913 struct hdmi_spec_per_cvt *per_cvt;
2914
2915 per_cvt = get_cvt(spec, 0);
2916 chans = get_wcaps(codec, per_cvt->cvt_nid);
2917 chans = get_wcaps_channels(chans);
2918
2919 info = snd_hda_codec_pcm_new(codec, "HDMI 0");
2920 if (!info)
2921 return -ENOMEM;
2922 spec->pcm_rec[0].pcm = info;
2923 info->pcm_type = HDA_PCM_TYPE_HDMI;
2924 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
2925 *pstr = spec->pcm_playback;
2926 pstr->nid = per_cvt->cvt_nid;
2927 if (pstr->channels_max <= 2 && chans && chans <= 16)
2928 pstr->channels_max = chans;
2929
2930 return 0;
2931}
2932
2933/* unsolicited event for jack sensing */
2934static void simple_hdmi_unsol_event(struct hda_codec *codec,
2935 unsigned int res)
2936{
2937 snd_hda_jack_set_dirty_all(codec);
2938 snd_hda_jack_report_sync(codec);
2939}
2940
2941/* generic_hdmi_build_jack can be used for simple_hdmi, too,
2942 * as long as spec->pins[] is set correctly
2943 */
2944#define simple_hdmi_build_jack generic_hdmi_build_jack
2945
2946static int simple_playback_build_controls(struct hda_codec *codec)
2947{
2948 struct hdmi_spec *spec = codec->spec;
2949 struct hdmi_spec_per_cvt *per_cvt;
2950 int err;
2951
2952 per_cvt = get_cvt(spec, 0);
2953 err = snd_hda_create_dig_out_ctls(codec, per_cvt->cvt_nid,
2954 per_cvt->cvt_nid,
2955 HDA_PCM_TYPE_HDMI);
2956 if (err < 0)
2957 return err;
2958 return simple_hdmi_build_jack(codec, 0);
2959}
2960
2961static int simple_playback_init(struct hda_codec *codec)
2962{
2963 struct hdmi_spec *spec = codec->spec;
2964 struct hdmi_spec_per_pin *per_pin = get_pin(spec, 0);
2965 hda_nid_t pin = per_pin->pin_nid;
2966
2967 snd_hda_codec_write(codec, pin, 0,
2968 AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
2969 /* some codecs require to unmute the pin */
2970 if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
2971 snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
2972 AMP_OUT_UNMUTE);
2973 snd_hda_jack_detect_enable(codec, pin);
2974 return 0;
2975}
2976
2977static void simple_playback_free(struct hda_codec *codec)
2978{
2979 struct hdmi_spec *spec = codec->spec;
2980
2981 hdmi_array_free(spec);
2982 kfree(spec);
2983}
2984
2985/*
2986 * Nvidia specific implementations
2987 */
2988
2989#define Nv_VERB_SET_Channel_Allocation 0xF79
2990#define Nv_VERB_SET_Info_Frame_Checksum 0xF7A
2991#define Nv_VERB_SET_Audio_Protection_On 0xF98
2992#define Nv_VERB_SET_Audio_Protection_Off 0xF99
2993
2994#define nvhdmi_master_con_nid_7x 0x04
2995#define nvhdmi_master_pin_nid_7x 0x05
2996
2997static const hda_nid_t nvhdmi_con_nids_7x[4] = {
2998 /*front, rear, clfe, rear_surr */
2999 0x6, 0x8, 0xa, 0xc,
3000};
3001
3002static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
3003 /* set audio protect on */
3004 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
3005 /* enable digital output on pin widget */
3006 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
3007 {} /* terminator */
3008};
3009
3010static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
3011 /* set audio protect on */
3012 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
3013 /* enable digital output on pin widget */
3014 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
3015 { 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
3016 { 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
3017 { 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
3018 { 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
3019 {} /* terminator */
3020};
3021
3022#ifdef LIMITED_RATE_FMT_SUPPORT
3023/* support only the safe format and rate */
3024#define SUPPORTED_RATES SNDRV_PCM_RATE_48000
3025#define SUPPORTED_MAXBPS 16
3026#define SUPPORTED_FORMATS SNDRV_PCM_FMTBIT_S16_LE
3027#else
3028/* support all rates and formats */
3029#define SUPPORTED_RATES \
3030 (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
3031 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
3032 SNDRV_PCM_RATE_192000)
3033#define SUPPORTED_MAXBPS 24
3034#define SUPPORTED_FORMATS \
3035 (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
3036#endif
3037
3038static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
3039{
3040 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
3041 return 0;
3042}
3043
3044static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
3045{
3046 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
3047 return 0;
3048}
3049
3050static const unsigned int channels_2_6_8[] = {
3051 2, 6, 8
3052};
3053
3054static const unsigned int channels_2_8[] = {
3055 2, 8
3056};
3057
3058static const struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
3059 .count = ARRAY_SIZE(channels_2_6_8),
3060 .list = channels_2_6_8,
3061 .mask = 0,
3062};
3063
3064static const struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
3065 .count = ARRAY_SIZE(channels_2_8),
3066 .list = channels_2_8,
3067 .mask = 0,
3068};
3069
3070static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
3071 struct hda_codec *codec,
3072 struct snd_pcm_substream *substream)
3073{
3074 struct hdmi_spec *spec = codec->spec;
3075 const struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;
3076
3077 switch (codec->preset->vendor_id) {
3078 case 0x10de0002:
3079 case 0x10de0003:
3080 case 0x10de0005:
3081 case 0x10de0006:
3082 hw_constraints_channels = &hw_constraints_2_8_channels;
3083 break;
3084 case 0x10de0007:
3085 hw_constraints_channels = &hw_constraints_2_6_8_channels;
3086 break;
3087 default:
3088 break;
3089 }
3090
3091 if (hw_constraints_channels != NULL) {
3092 snd_pcm_hw_constraint_list(substream->runtime, 0,
3093 SNDRV_PCM_HW_PARAM_CHANNELS,
3094 hw_constraints_channels);
3095 } else {
3096 snd_pcm_hw_constraint_step(substream->runtime, 0,
3097 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
3098 }
3099
3100 return snd_hda_multi_out_dig_open(codec, &spec->multiout);
3101}
3102
3103static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
3104 struct hda_codec *codec,
3105 struct snd_pcm_substream *substream)
3106{
3107 struct hdmi_spec *spec = codec->spec;
3108 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
3109}
3110
3111static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
3112 struct hda_codec *codec,
3113 unsigned int stream_tag,
3114 unsigned int format,
3115 struct snd_pcm_substream *substream)
3116{
3117 struct hdmi_spec *spec = codec->spec;
3118 return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
3119 stream_tag, format, substream);
3120}
3121
3122static const struct hda_pcm_stream simple_pcm_playback = {
3123 .substreams = 1,
3124 .channels_min = 2,
3125 .channels_max = 2,
3126 .ops = {
3127 .open = simple_playback_pcm_open,
3128 .close = simple_playback_pcm_close,
3129 .prepare = simple_playback_pcm_prepare
3130 },
3131};
3132
3133static const struct hda_codec_ops simple_hdmi_patch_ops = {
3134 .build_controls = simple_playback_build_controls,
3135 .build_pcms = simple_playback_build_pcms,
3136 .init = simple_playback_init,
3137 .free = simple_playback_free,
3138 .unsol_event = simple_hdmi_unsol_event,
3139};
3140
3141static int patch_simple_hdmi(struct hda_codec *codec,
3142 hda_nid_t cvt_nid, hda_nid_t pin_nid)
3143{
3144 struct hdmi_spec *spec;
3145 struct hdmi_spec_per_cvt *per_cvt;
3146 struct hdmi_spec_per_pin *per_pin;
3147
3148 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
3149 if (!spec)
3150 return -ENOMEM;
3151
David Brazdil0f672f62019-12-10 10:32:29 +00003152 spec->codec = codec;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003153 codec->spec = spec;
3154 hdmi_array_init(spec, 1);
3155
3156 spec->multiout.num_dacs = 0; /* no analog */
3157 spec->multiout.max_channels = 2;
3158 spec->multiout.dig_out_nid = cvt_nid;
3159 spec->num_cvts = 1;
3160 spec->num_pins = 1;
3161 per_pin = snd_array_new(&spec->pins);
3162 per_cvt = snd_array_new(&spec->cvts);
3163 if (!per_pin || !per_cvt) {
3164 simple_playback_free(codec);
3165 return -ENOMEM;
3166 }
3167 per_cvt->cvt_nid = cvt_nid;
3168 per_pin->pin_nid = pin_nid;
3169 spec->pcm_playback = simple_pcm_playback;
3170
3171 codec->patch_ops = simple_hdmi_patch_ops;
3172
3173 return 0;
3174}
3175
3176static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
3177 int channels)
3178{
3179 unsigned int chanmask;
3180 int chan = channels ? (channels - 1) : 1;
3181
3182 switch (channels) {
3183 default:
3184 case 0:
3185 case 2:
3186 chanmask = 0x00;
3187 break;
3188 case 4:
3189 chanmask = 0x08;
3190 break;
3191 case 6:
3192 chanmask = 0x0b;
3193 break;
3194 case 8:
3195 chanmask = 0x13;
3196 break;
3197 }
3198
3199 /* Set the audio infoframe channel allocation and checksum fields. The
3200 * channel count is computed implicitly by the hardware. */
3201 snd_hda_codec_write(codec, 0x1, 0,
3202 Nv_VERB_SET_Channel_Allocation, chanmask);
3203
3204 snd_hda_codec_write(codec, 0x1, 0,
3205 Nv_VERB_SET_Info_Frame_Checksum,
3206 (0x71 - chan - chanmask));
3207}
3208
3209static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
3210 struct hda_codec *codec,
3211 struct snd_pcm_substream *substream)
3212{
3213 struct hdmi_spec *spec = codec->spec;
3214 int i;
3215
3216 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
3217 0, AC_VERB_SET_CHANNEL_STREAMID, 0);
3218 for (i = 0; i < 4; i++) {
3219 /* set the stream id */
3220 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
3221 AC_VERB_SET_CHANNEL_STREAMID, 0);
3222 /* set the stream format */
3223 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
3224 AC_VERB_SET_STREAM_FORMAT, 0);
3225 }
3226
3227 /* The audio hardware sends a channel count of 0x7 (8ch) when all the
3228 * streams are disabled. */
3229 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
3230
3231 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
3232}
3233
3234static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
3235 struct hda_codec *codec,
3236 unsigned int stream_tag,
3237 unsigned int format,
3238 struct snd_pcm_substream *substream)
3239{
3240 int chs;
3241 unsigned int dataDCC2, channel_id;
3242 int i;
3243 struct hdmi_spec *spec = codec->spec;
3244 struct hda_spdif_out *spdif;
3245 struct hdmi_spec_per_cvt *per_cvt;
3246
3247 mutex_lock(&codec->spdif_mutex);
3248 per_cvt = get_cvt(spec, 0);
3249 spdif = snd_hda_spdif_out_of_nid(codec, per_cvt->cvt_nid);
3250
3251 chs = substream->runtime->channels;
3252
3253 dataDCC2 = 0x2;
3254
3255 /* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
3256 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
3257 snd_hda_codec_write(codec,
3258 nvhdmi_master_con_nid_7x,
3259 0,
3260 AC_VERB_SET_DIGI_CONVERT_1,
3261 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
3262
3263 /* set the stream id */
3264 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
3265 AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);
3266
3267 /* set the stream format */
3268 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
3269 AC_VERB_SET_STREAM_FORMAT, format);
3270
3271 /* turn on again (if needed) */
3272 /* enable and set the channel status audio/data flag */
3273 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
3274 snd_hda_codec_write(codec,
3275 nvhdmi_master_con_nid_7x,
3276 0,
3277 AC_VERB_SET_DIGI_CONVERT_1,
3278 spdif->ctls & 0xff);
3279 snd_hda_codec_write(codec,
3280 nvhdmi_master_con_nid_7x,
3281 0,
3282 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
3283 }
3284
3285 for (i = 0; i < 4; i++) {
3286 if (chs == 2)
3287 channel_id = 0;
3288 else
3289 channel_id = i * 2;
3290
3291 /* turn off SPDIF once;
3292 *otherwise the IEC958 bits won't be updated
3293 */
3294 if (codec->spdif_status_reset &&
3295 (spdif->ctls & AC_DIG1_ENABLE))
3296 snd_hda_codec_write(codec,
3297 nvhdmi_con_nids_7x[i],
3298 0,
3299 AC_VERB_SET_DIGI_CONVERT_1,
3300 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
3301 /* set the stream id */
3302 snd_hda_codec_write(codec,
3303 nvhdmi_con_nids_7x[i],
3304 0,
3305 AC_VERB_SET_CHANNEL_STREAMID,
3306 (stream_tag << 4) | channel_id);
3307 /* set the stream format */
3308 snd_hda_codec_write(codec,
3309 nvhdmi_con_nids_7x[i],
3310 0,
3311 AC_VERB_SET_STREAM_FORMAT,
3312 format);
3313 /* turn on again (if needed) */
3314 /* enable and set the channel status audio/data flag */
3315 if (codec->spdif_status_reset &&
3316 (spdif->ctls & AC_DIG1_ENABLE)) {
3317 snd_hda_codec_write(codec,
3318 nvhdmi_con_nids_7x[i],
3319 0,
3320 AC_VERB_SET_DIGI_CONVERT_1,
3321 spdif->ctls & 0xff);
3322 snd_hda_codec_write(codec,
3323 nvhdmi_con_nids_7x[i],
3324 0,
3325 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
3326 }
3327 }
3328
3329 nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
3330
3331 mutex_unlock(&codec->spdif_mutex);
3332 return 0;
3333}
3334
3335static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
3336 .substreams = 1,
3337 .channels_min = 2,
3338 .channels_max = 8,
3339 .nid = nvhdmi_master_con_nid_7x,
3340 .rates = SUPPORTED_RATES,
3341 .maxbps = SUPPORTED_MAXBPS,
3342 .formats = SUPPORTED_FORMATS,
3343 .ops = {
3344 .open = simple_playback_pcm_open,
3345 .close = nvhdmi_8ch_7x_pcm_close,
3346 .prepare = nvhdmi_8ch_7x_pcm_prepare
3347 },
3348};
3349
3350static int patch_nvhdmi_2ch(struct hda_codec *codec)
3351{
3352 struct hdmi_spec *spec;
3353 int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
3354 nvhdmi_master_pin_nid_7x);
3355 if (err < 0)
3356 return err;
3357
3358 codec->patch_ops.init = nvhdmi_7x_init_2ch;
3359 /* override the PCM rates, etc, as the codec doesn't give full list */
3360 spec = codec->spec;
3361 spec->pcm_playback.rates = SUPPORTED_RATES;
3362 spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
3363 spec->pcm_playback.formats = SUPPORTED_FORMATS;
3364 return 0;
3365}
3366
3367static int nvhdmi_7x_8ch_build_pcms(struct hda_codec *codec)
3368{
3369 struct hdmi_spec *spec = codec->spec;
3370 int err = simple_playback_build_pcms(codec);
3371 if (!err) {
3372 struct hda_pcm *info = get_pcm_rec(spec, 0);
3373 info->own_chmap = true;
3374 }
3375 return err;
3376}
3377
3378static int nvhdmi_7x_8ch_build_controls(struct hda_codec *codec)
3379{
3380 struct hdmi_spec *spec = codec->spec;
3381 struct hda_pcm *info;
3382 struct snd_pcm_chmap *chmap;
3383 int err;
3384
3385 err = simple_playback_build_controls(codec);
3386 if (err < 0)
3387 return err;
3388
3389 /* add channel maps */
3390 info = get_pcm_rec(spec, 0);
3391 err = snd_pcm_add_chmap_ctls(info->pcm,
3392 SNDRV_PCM_STREAM_PLAYBACK,
3393 snd_pcm_alt_chmaps, 8, 0, &chmap);
3394 if (err < 0)
3395 return err;
3396 switch (codec->preset->vendor_id) {
3397 case 0x10de0002:
3398 case 0x10de0003:
3399 case 0x10de0005:
3400 case 0x10de0006:
3401 chmap->channel_mask = (1U << 2) | (1U << 8);
3402 break;
3403 case 0x10de0007:
3404 chmap->channel_mask = (1U << 2) | (1U << 6) | (1U << 8);
3405 }
3406 return 0;
3407}
3408
3409static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
3410{
3411 struct hdmi_spec *spec;
3412 int err = patch_nvhdmi_2ch(codec);
3413 if (err < 0)
3414 return err;
3415 spec = codec->spec;
3416 spec->multiout.max_channels = 8;
3417 spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
3418 codec->patch_ops.init = nvhdmi_7x_init_8ch;
3419 codec->patch_ops.build_pcms = nvhdmi_7x_8ch_build_pcms;
3420 codec->patch_ops.build_controls = nvhdmi_7x_8ch_build_controls;
3421
3422 /* Initialize the audio infoframe channel mask and checksum to something
3423 * valid */
3424 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
3425
3426 return 0;
3427}
3428
3429/*
3430 * NVIDIA codecs ignore ASP mapping for 2ch - confirmed on:
3431 * - 0x10de0015
3432 * - 0x10de0040
3433 */
3434static int nvhdmi_chmap_cea_alloc_validate_get_type(struct hdac_chmap *chmap,
3435 struct hdac_cea_channel_speaker_allocation *cap, int channels)
3436{
3437 if (cap->ca_index == 0x00 && channels == 2)
3438 return SNDRV_CTL_TLVT_CHMAP_FIXED;
3439
3440 /* If the speaker allocation matches the channel count, it is OK. */
3441 if (cap->channels != channels)
3442 return -1;
3443
3444 /* all channels are remappable freely */
3445 return SNDRV_CTL_TLVT_CHMAP_VAR;
3446}
3447
3448static int nvhdmi_chmap_validate(struct hdac_chmap *chmap,
3449 int ca, int chs, unsigned char *map)
3450{
3451 if (ca == 0x00 && (map[0] != SNDRV_CHMAP_FL || map[1] != SNDRV_CHMAP_FR))
3452 return -EINVAL;
3453
3454 return 0;
3455}
3456
3457static int patch_nvhdmi(struct hda_codec *codec)
3458{
3459 struct hdmi_spec *spec;
3460 int err;
3461
3462 err = patch_generic_hdmi(codec);
3463 if (err)
3464 return err;
3465
3466 spec = codec->spec;
3467 spec->dyn_pin_out = true;
3468
3469 spec->chmap.ops.chmap_cea_alloc_validate_get_type =
3470 nvhdmi_chmap_cea_alloc_validate_get_type;
3471 spec->chmap.ops.chmap_validate = nvhdmi_chmap_validate;
3472
David Brazdil0f672f62019-12-10 10:32:29 +00003473 codec->link_down_at_suspend = 1;
3474
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003475 return 0;
3476}
3477
3478/*
3479 * The HDA codec on NVIDIA Tegra contains two scratch registers that are
3480 * accessed using vendor-defined verbs. These registers can be used for
3481 * interoperability between the HDA and HDMI drivers.
3482 */
3483
3484/* Audio Function Group node */
3485#define NVIDIA_AFG_NID 0x01
3486
3487/*
3488 * The SCRATCH0 register is used to notify the HDMI codec of changes in audio
3489 * format. On Tegra, bit 31 is used as a trigger that causes an interrupt to
3490 * be raised in the HDMI codec. The remainder of the bits is arbitrary. This
3491 * implementation stores the HDA format (see AC_FMT_*) in bits [15:0] and an
3492 * additional bit (at position 30) to signal the validity of the format.
3493 *
3494 * | 31 | 30 | 29 16 | 15 0 |
3495 * +---------+-------+--------+--------+
3496 * | TRIGGER | VALID | UNUSED | FORMAT |
3497 * +-----------------------------------|
3498 *
3499 * Note that for the trigger bit to take effect it needs to change value
3500 * (i.e. it needs to be toggled).
3501 */
3502#define NVIDIA_GET_SCRATCH0 0xfa6
3503#define NVIDIA_SET_SCRATCH0_BYTE0 0xfa7
3504#define NVIDIA_SET_SCRATCH0_BYTE1 0xfa8
3505#define NVIDIA_SET_SCRATCH0_BYTE2 0xfa9
3506#define NVIDIA_SET_SCRATCH0_BYTE3 0xfaa
3507#define NVIDIA_SCRATCH_TRIGGER (1 << 7)
3508#define NVIDIA_SCRATCH_VALID (1 << 6)
3509
3510#define NVIDIA_GET_SCRATCH1 0xfab
3511#define NVIDIA_SET_SCRATCH1_BYTE0 0xfac
3512#define NVIDIA_SET_SCRATCH1_BYTE1 0xfad
3513#define NVIDIA_SET_SCRATCH1_BYTE2 0xfae
3514#define NVIDIA_SET_SCRATCH1_BYTE3 0xfaf
3515
3516/*
3517 * The format parameter is the HDA audio format (see AC_FMT_*). If set to 0,
3518 * the format is invalidated so that the HDMI codec can be disabled.
3519 */
3520static void tegra_hdmi_set_format(struct hda_codec *codec, unsigned int format)
3521{
3522 unsigned int value;
3523
3524 /* bits [31:30] contain the trigger and valid bits */
3525 value = snd_hda_codec_read(codec, NVIDIA_AFG_NID, 0,
3526 NVIDIA_GET_SCRATCH0, 0);
3527 value = (value >> 24) & 0xff;
3528
3529 /* bits [15:0] are used to store the HDA format */
3530 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3531 NVIDIA_SET_SCRATCH0_BYTE0,
3532 (format >> 0) & 0xff);
3533 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3534 NVIDIA_SET_SCRATCH0_BYTE1,
3535 (format >> 8) & 0xff);
3536
3537 /* bits [16:24] are unused */
3538 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3539 NVIDIA_SET_SCRATCH0_BYTE2, 0);
3540
3541 /*
3542 * Bit 30 signals that the data is valid and hence that HDMI audio can
3543 * be enabled.
3544 */
3545 if (format == 0)
3546 value &= ~NVIDIA_SCRATCH_VALID;
3547 else
3548 value |= NVIDIA_SCRATCH_VALID;
3549
3550 /*
3551 * Whenever the trigger bit is toggled, an interrupt is raised in the
3552 * HDMI codec. The HDMI driver will use that as trigger to update its
3553 * configuration.
3554 */
3555 value ^= NVIDIA_SCRATCH_TRIGGER;
3556
3557 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3558 NVIDIA_SET_SCRATCH0_BYTE3, value);
3559}
3560
3561static int tegra_hdmi_pcm_prepare(struct hda_pcm_stream *hinfo,
3562 struct hda_codec *codec,
3563 unsigned int stream_tag,
3564 unsigned int format,
3565 struct snd_pcm_substream *substream)
3566{
3567 int err;
3568
3569 err = generic_hdmi_playback_pcm_prepare(hinfo, codec, stream_tag,
3570 format, substream);
3571 if (err < 0)
3572 return err;
3573
3574 /* notify the HDMI codec of the format change */
3575 tegra_hdmi_set_format(codec, format);
3576
3577 return 0;
3578}
3579
3580static int tegra_hdmi_pcm_cleanup(struct hda_pcm_stream *hinfo,
3581 struct hda_codec *codec,
3582 struct snd_pcm_substream *substream)
3583{
3584 /* invalidate the format in the HDMI codec */
3585 tegra_hdmi_set_format(codec, 0);
3586
3587 return generic_hdmi_playback_pcm_cleanup(hinfo, codec, substream);
3588}
3589
3590static struct hda_pcm *hda_find_pcm_by_type(struct hda_codec *codec, int type)
3591{
3592 struct hdmi_spec *spec = codec->spec;
3593 unsigned int i;
3594
3595 for (i = 0; i < spec->num_pins; i++) {
3596 struct hda_pcm *pcm = get_pcm_rec(spec, i);
3597
3598 if (pcm->pcm_type == type)
3599 return pcm;
3600 }
3601
3602 return NULL;
3603}
3604
3605static int tegra_hdmi_build_pcms(struct hda_codec *codec)
3606{
3607 struct hda_pcm_stream *stream;
3608 struct hda_pcm *pcm;
3609 int err;
3610
3611 err = generic_hdmi_build_pcms(codec);
3612 if (err < 0)
3613 return err;
3614
3615 pcm = hda_find_pcm_by_type(codec, HDA_PCM_TYPE_HDMI);
3616 if (!pcm)
3617 return -ENODEV;
3618
3619 /*
3620 * Override ->prepare() and ->cleanup() operations to notify the HDMI
3621 * codec about format changes.
3622 */
3623 stream = &pcm->stream[SNDRV_PCM_STREAM_PLAYBACK];
3624 stream->ops.prepare = tegra_hdmi_pcm_prepare;
3625 stream->ops.cleanup = tegra_hdmi_pcm_cleanup;
3626
3627 return 0;
3628}
3629
3630static int patch_tegra_hdmi(struct hda_codec *codec)
3631{
3632 int err;
3633
3634 err = patch_generic_hdmi(codec);
3635 if (err)
3636 return err;
3637
3638 codec->patch_ops.build_pcms = tegra_hdmi_build_pcms;
3639
3640 return 0;
3641}
3642
3643/*
3644 * ATI/AMD-specific implementations
3645 */
3646
3647#define is_amdhdmi_rev3_or_later(codec) \
3648 ((codec)->core.vendor_id == 0x1002aa01 && \
3649 ((codec)->core.revision_id & 0xff00) >= 0x0300)
3650#define has_amd_full_remap_support(codec) is_amdhdmi_rev3_or_later(codec)
3651
3652/* ATI/AMD specific HDA pin verbs, see the AMD HDA Verbs specification */
3653#define ATI_VERB_SET_CHANNEL_ALLOCATION 0x771
3654#define ATI_VERB_SET_DOWNMIX_INFO 0x772
3655#define ATI_VERB_SET_MULTICHANNEL_01 0x777
3656#define ATI_VERB_SET_MULTICHANNEL_23 0x778
3657#define ATI_VERB_SET_MULTICHANNEL_45 0x779
3658#define ATI_VERB_SET_MULTICHANNEL_67 0x77a
3659#define ATI_VERB_SET_HBR_CONTROL 0x77c
3660#define ATI_VERB_SET_MULTICHANNEL_1 0x785
3661#define ATI_VERB_SET_MULTICHANNEL_3 0x786
3662#define ATI_VERB_SET_MULTICHANNEL_5 0x787
3663#define ATI_VERB_SET_MULTICHANNEL_7 0x788
3664#define ATI_VERB_SET_MULTICHANNEL_MODE 0x789
3665#define ATI_VERB_GET_CHANNEL_ALLOCATION 0xf71
3666#define ATI_VERB_GET_DOWNMIX_INFO 0xf72
3667#define ATI_VERB_GET_MULTICHANNEL_01 0xf77
3668#define ATI_VERB_GET_MULTICHANNEL_23 0xf78
3669#define ATI_VERB_GET_MULTICHANNEL_45 0xf79
3670#define ATI_VERB_GET_MULTICHANNEL_67 0xf7a
3671#define ATI_VERB_GET_HBR_CONTROL 0xf7c
3672#define ATI_VERB_GET_MULTICHANNEL_1 0xf85
3673#define ATI_VERB_GET_MULTICHANNEL_3 0xf86
3674#define ATI_VERB_GET_MULTICHANNEL_5 0xf87
3675#define ATI_VERB_GET_MULTICHANNEL_7 0xf88
3676#define ATI_VERB_GET_MULTICHANNEL_MODE 0xf89
3677
3678/* AMD specific HDA cvt verbs */
3679#define ATI_VERB_SET_RAMP_RATE 0x770
3680#define ATI_VERB_GET_RAMP_RATE 0xf70
3681
3682#define ATI_OUT_ENABLE 0x1
3683
3684#define ATI_MULTICHANNEL_MODE_PAIRED 0
3685#define ATI_MULTICHANNEL_MODE_SINGLE 1
3686
3687#define ATI_HBR_CAPABLE 0x01
3688#define ATI_HBR_ENABLE 0x10
3689
3690static int atihdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
3691 unsigned char *buf, int *eld_size)
3692{
3693 /* call hda_eld.c ATI/AMD-specific function */
3694 return snd_hdmi_get_eld_ati(codec, nid, buf, eld_size,
3695 is_amdhdmi_rev3_or_later(codec));
3696}
3697
3698static void atihdmi_pin_setup_infoframe(struct hda_codec *codec, hda_nid_t pin_nid, int ca,
3699 int active_channels, int conn_type)
3700{
3701 snd_hda_codec_write(codec, pin_nid, 0, ATI_VERB_SET_CHANNEL_ALLOCATION, ca);
3702}
3703
3704static int atihdmi_paired_swap_fc_lfe(int pos)
3705{
3706 /*
3707 * ATI/AMD have automatic FC/LFE swap built-in
3708 * when in pairwise mapping mode.
3709 */
3710
3711 switch (pos) {
3712 /* see channel_allocations[].speakers[] */
3713 case 2: return 3;
3714 case 3: return 2;
3715 default: break;
3716 }
3717
3718 return pos;
3719}
3720
3721static int atihdmi_paired_chmap_validate(struct hdac_chmap *chmap,
3722 int ca, int chs, unsigned char *map)
3723{
3724 struct hdac_cea_channel_speaker_allocation *cap;
3725 int i, j;
3726
3727 /* check that only channel pairs need to be remapped on old pre-rev3 ATI/AMD */
3728
3729 cap = snd_hdac_get_ch_alloc_from_ca(ca);
3730 for (i = 0; i < chs; ++i) {
3731 int mask = snd_hdac_chmap_to_spk_mask(map[i]);
3732 bool ok = false;
3733 bool companion_ok = false;
3734
3735 if (!mask)
3736 continue;
3737
3738 for (j = 0 + i % 2; j < 8; j += 2) {
3739 int chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j);
3740 if (cap->speakers[chan_idx] == mask) {
3741 /* channel is in a supported position */
3742 ok = true;
3743
3744 if (i % 2 == 0 && i + 1 < chs) {
3745 /* even channel, check the odd companion */
3746 int comp_chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j + 1);
3747 int comp_mask_req = snd_hdac_chmap_to_spk_mask(map[i+1]);
3748 int comp_mask_act = cap->speakers[comp_chan_idx];
3749
3750 if (comp_mask_req == comp_mask_act)
3751 companion_ok = true;
3752 else
3753 return -EINVAL;
3754 }
3755 break;
3756 }
3757 }
3758
3759 if (!ok)
3760 return -EINVAL;
3761
3762 if (companion_ok)
3763 i++; /* companion channel already checked */
3764 }
3765
3766 return 0;
3767}
3768
3769static int atihdmi_pin_set_slot_channel(struct hdac_device *hdac,
3770 hda_nid_t pin_nid, int hdmi_slot, int stream_channel)
3771{
3772 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
3773 int verb;
3774 int ati_channel_setup = 0;
3775
3776 if (hdmi_slot > 7)
3777 return -EINVAL;
3778
3779 if (!has_amd_full_remap_support(codec)) {
3780 hdmi_slot = atihdmi_paired_swap_fc_lfe(hdmi_slot);
3781
3782 /* In case this is an odd slot but without stream channel, do not
3783 * disable the slot since the corresponding even slot could have a
3784 * channel. In case neither have a channel, the slot pair will be
3785 * disabled when this function is called for the even slot. */
3786 if (hdmi_slot % 2 != 0 && stream_channel == 0xf)
3787 return 0;
3788
3789 hdmi_slot -= hdmi_slot % 2;
3790
3791 if (stream_channel != 0xf)
3792 stream_channel -= stream_channel % 2;
3793 }
3794
3795 verb = ATI_VERB_SET_MULTICHANNEL_01 + hdmi_slot/2 + (hdmi_slot % 2) * 0x00e;
3796
3797 /* ati_channel_setup format: [7..4] = stream_channel_id, [1] = mute, [0] = enable */
3798
3799 if (stream_channel != 0xf)
3800 ati_channel_setup = (stream_channel << 4) | ATI_OUT_ENABLE;
3801
3802 return snd_hda_codec_write(codec, pin_nid, 0, verb, ati_channel_setup);
3803}
3804
3805static int atihdmi_pin_get_slot_channel(struct hdac_device *hdac,
3806 hda_nid_t pin_nid, int asp_slot)
3807{
3808 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
3809 bool was_odd = false;
3810 int ati_asp_slot = asp_slot;
3811 int verb;
3812 int ati_channel_setup;
3813
3814 if (asp_slot > 7)
3815 return -EINVAL;
3816
3817 if (!has_amd_full_remap_support(codec)) {
3818 ati_asp_slot = atihdmi_paired_swap_fc_lfe(asp_slot);
3819 if (ati_asp_slot % 2 != 0) {
3820 ati_asp_slot -= 1;
3821 was_odd = true;
3822 }
3823 }
3824
3825 verb = ATI_VERB_GET_MULTICHANNEL_01 + ati_asp_slot/2 + (ati_asp_slot % 2) * 0x00e;
3826
3827 ati_channel_setup = snd_hda_codec_read(codec, pin_nid, 0, verb, 0);
3828
3829 if (!(ati_channel_setup & ATI_OUT_ENABLE))
3830 return 0xf;
3831
3832 return ((ati_channel_setup & 0xf0) >> 4) + !!was_odd;
3833}
3834
3835static int atihdmi_paired_chmap_cea_alloc_validate_get_type(
3836 struct hdac_chmap *chmap,
3837 struct hdac_cea_channel_speaker_allocation *cap,
3838 int channels)
3839{
3840 int c;
3841
3842 /*
3843 * Pre-rev3 ATI/AMD codecs operate in a paired channel mode, so
3844 * we need to take that into account (a single channel may take 2
3845 * channel slots if we need to carry a silent channel next to it).
3846 * On Rev3+ AMD codecs this function is not used.
3847 */
3848 int chanpairs = 0;
3849
3850 /* We only produce even-numbered channel count TLVs */
3851 if ((channels % 2) != 0)
3852 return -1;
3853
3854 for (c = 0; c < 7; c += 2) {
3855 if (cap->speakers[c] || cap->speakers[c+1])
3856 chanpairs++;
3857 }
3858
3859 if (chanpairs * 2 != channels)
3860 return -1;
3861
3862 return SNDRV_CTL_TLVT_CHMAP_PAIRED;
3863}
3864
3865static void atihdmi_paired_cea_alloc_to_tlv_chmap(struct hdac_chmap *hchmap,
3866 struct hdac_cea_channel_speaker_allocation *cap,
3867 unsigned int *chmap, int channels)
3868{
3869 /* produce paired maps for pre-rev3 ATI/AMD codecs */
3870 int count = 0;
3871 int c;
3872
3873 for (c = 7; c >= 0; c--) {
3874 int chan = 7 - atihdmi_paired_swap_fc_lfe(7 - c);
3875 int spk = cap->speakers[chan];
3876 if (!spk) {
3877 /* add N/A channel if the companion channel is occupied */
3878 if (cap->speakers[chan + (chan % 2 ? -1 : 1)])
3879 chmap[count++] = SNDRV_CHMAP_NA;
3880
3881 continue;
3882 }
3883
3884 chmap[count++] = snd_hdac_spk_to_chmap(spk);
3885 }
3886
3887 WARN_ON(count != channels);
3888}
3889
3890static int atihdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
3891 bool hbr)
3892{
3893 int hbr_ctl, hbr_ctl_new;
3894
3895 hbr_ctl = snd_hda_codec_read(codec, pin_nid, 0, ATI_VERB_GET_HBR_CONTROL, 0);
3896 if (hbr_ctl >= 0 && (hbr_ctl & ATI_HBR_CAPABLE)) {
3897 if (hbr)
3898 hbr_ctl_new = hbr_ctl | ATI_HBR_ENABLE;
3899 else
3900 hbr_ctl_new = hbr_ctl & ~ATI_HBR_ENABLE;
3901
3902 codec_dbg(codec,
3903 "atihdmi_pin_hbr_setup: NID=0x%x, %shbr-ctl=0x%x\n",
3904 pin_nid,
3905 hbr_ctl == hbr_ctl_new ? "" : "new-",
3906 hbr_ctl_new);
3907
3908 if (hbr_ctl != hbr_ctl_new)
3909 snd_hda_codec_write(codec, pin_nid, 0,
3910 ATI_VERB_SET_HBR_CONTROL,
3911 hbr_ctl_new);
3912
3913 } else if (hbr)
3914 return -EINVAL;
3915
3916 return 0;
3917}
3918
3919static int atihdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
3920 hda_nid_t pin_nid, u32 stream_tag, int format)
3921{
3922
3923 if (is_amdhdmi_rev3_or_later(codec)) {
3924 int ramp_rate = 180; /* default as per AMD spec */
3925 /* disable ramp-up/down for non-pcm as per AMD spec */
3926 if (format & AC_FMT_TYPE_NON_PCM)
3927 ramp_rate = 0;
3928
3929 snd_hda_codec_write(codec, cvt_nid, 0, ATI_VERB_SET_RAMP_RATE, ramp_rate);
3930 }
3931
3932 return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
3933}
3934
3935
3936static int atihdmi_init(struct hda_codec *codec)
3937{
3938 struct hdmi_spec *spec = codec->spec;
3939 int pin_idx, err;
3940
3941 err = generic_hdmi_init(codec);
3942
3943 if (err)
3944 return err;
3945
3946 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
3947 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
3948
3949 /* make sure downmix information in infoframe is zero */
3950 snd_hda_codec_write(codec, per_pin->pin_nid, 0, ATI_VERB_SET_DOWNMIX_INFO, 0);
3951
3952 /* enable channel-wise remap mode if supported */
3953 if (has_amd_full_remap_support(codec))
3954 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
3955 ATI_VERB_SET_MULTICHANNEL_MODE,
3956 ATI_MULTICHANNEL_MODE_SINGLE);
3957 }
3958
3959 return 0;
3960}
3961
David Brazdil0f672f62019-12-10 10:32:29 +00003962/* map from pin NID to port; port is 0-based */
3963/* for AMD: assume widget NID starting from 3, with step 2 (3, 5, 7, ...) */
3964static int atihdmi_pin2port(void *audio_ptr, int pin_nid)
3965{
3966 return pin_nid / 2 - 1;
3967}
3968
3969/* reverse-map from port to pin NID: see above */
3970static int atihdmi_port2pin(struct hda_codec *codec, int port)
3971{
3972 return port * 2 + 3;
3973}
3974
3975static const struct drm_audio_component_audio_ops atihdmi_audio_ops = {
3976 .pin2port = atihdmi_pin2port,
3977 .pin_eld_notify = generic_acomp_pin_eld_notify,
3978 .master_bind = generic_acomp_master_bind,
3979 .master_unbind = generic_acomp_master_unbind,
3980};
3981
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003982static int patch_atihdmi(struct hda_codec *codec)
3983{
3984 struct hdmi_spec *spec;
3985 struct hdmi_spec_per_cvt *per_cvt;
3986 int err, cvt_idx;
3987
3988 err = patch_generic_hdmi(codec);
3989
3990 if (err)
3991 return err;
3992
3993 codec->patch_ops.init = atihdmi_init;
3994
3995 spec = codec->spec;
3996
3997 spec->ops.pin_get_eld = atihdmi_pin_get_eld;
3998 spec->ops.pin_setup_infoframe = atihdmi_pin_setup_infoframe;
3999 spec->ops.pin_hbr_setup = atihdmi_pin_hbr_setup;
4000 spec->ops.setup_stream = atihdmi_setup_stream;
4001
4002 spec->chmap.ops.pin_get_slot_channel = atihdmi_pin_get_slot_channel;
4003 spec->chmap.ops.pin_set_slot_channel = atihdmi_pin_set_slot_channel;
4004
4005 if (!has_amd_full_remap_support(codec)) {
4006 /* override to ATI/AMD-specific versions with pairwise mapping */
4007 spec->chmap.ops.chmap_cea_alloc_validate_get_type =
4008 atihdmi_paired_chmap_cea_alloc_validate_get_type;
4009 spec->chmap.ops.cea_alloc_to_tlv_chmap =
4010 atihdmi_paired_cea_alloc_to_tlv_chmap;
4011 spec->chmap.ops.chmap_validate = atihdmi_paired_chmap_validate;
4012 }
4013
4014 /* ATI/AMD converters do not advertise all of their capabilities */
4015 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
4016 per_cvt = get_cvt(spec, cvt_idx);
4017 per_cvt->channels_max = max(per_cvt->channels_max, 8u);
4018 per_cvt->rates |= SUPPORTED_RATES;
4019 per_cvt->formats |= SUPPORTED_FORMATS;
4020 per_cvt->maxbps = max(per_cvt->maxbps, 24u);
4021 }
4022
4023 spec->chmap.channels_max = max(spec->chmap.channels_max, 8u);
4024
4025 /* AMD GPUs have neither EPSS nor CLKSTOP bits, hence preventing
4026 * the link-down as is. Tell the core to allow it.
4027 */
4028 codec->link_down_at_suspend = 1;
4029
David Brazdil0f672f62019-12-10 10:32:29 +00004030 generic_acomp_init(codec, &atihdmi_audio_ops, atihdmi_port2pin);
4031
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004032 return 0;
4033}
4034
4035/* VIA HDMI Implementation */
4036#define VIAHDMI_CVT_NID 0x02 /* audio converter1 */
4037#define VIAHDMI_PIN_NID 0x03 /* HDMI output pin1 */
4038
4039static int patch_via_hdmi(struct hda_codec *codec)
4040{
4041 return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
4042}
4043
4044/*
4045 * patch entries
4046 */
4047static const struct hda_device_id snd_hda_id_hdmi[] = {
4048HDA_CODEC_ENTRY(0x1002793c, "RS600 HDMI", patch_atihdmi),
4049HDA_CODEC_ENTRY(0x10027919, "RS600 HDMI", patch_atihdmi),
4050HDA_CODEC_ENTRY(0x1002791a, "RS690/780 HDMI", patch_atihdmi),
4051HDA_CODEC_ENTRY(0x1002aa01, "R6xx HDMI", patch_atihdmi),
4052HDA_CODEC_ENTRY(0x10951390, "SiI1390 HDMI", patch_generic_hdmi),
4053HDA_CODEC_ENTRY(0x10951392, "SiI1392 HDMI", patch_generic_hdmi),
4054HDA_CODEC_ENTRY(0x17e80047, "Chrontel HDMI", patch_generic_hdmi),
4055HDA_CODEC_ENTRY(0x10de0001, "MCP73 HDMI", patch_nvhdmi_2ch),
4056HDA_CODEC_ENTRY(0x10de0002, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
4057HDA_CODEC_ENTRY(0x10de0003, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
4058HDA_CODEC_ENTRY(0x10de0004, "GPU 04 HDMI", patch_nvhdmi_8ch_7x),
4059HDA_CODEC_ENTRY(0x10de0005, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
4060HDA_CODEC_ENTRY(0x10de0006, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
4061HDA_CODEC_ENTRY(0x10de0007, "MCP79/7A HDMI", patch_nvhdmi_8ch_7x),
4062HDA_CODEC_ENTRY(0x10de0008, "GPU 08 HDMI/DP", patch_nvhdmi),
4063HDA_CODEC_ENTRY(0x10de0009, "GPU 09 HDMI/DP", patch_nvhdmi),
4064HDA_CODEC_ENTRY(0x10de000a, "GPU 0a HDMI/DP", patch_nvhdmi),
4065HDA_CODEC_ENTRY(0x10de000b, "GPU 0b HDMI/DP", patch_nvhdmi),
4066HDA_CODEC_ENTRY(0x10de000c, "MCP89 HDMI", patch_nvhdmi),
4067HDA_CODEC_ENTRY(0x10de000d, "GPU 0d HDMI/DP", patch_nvhdmi),
4068HDA_CODEC_ENTRY(0x10de0010, "GPU 10 HDMI/DP", patch_nvhdmi),
4069HDA_CODEC_ENTRY(0x10de0011, "GPU 11 HDMI/DP", patch_nvhdmi),
4070HDA_CODEC_ENTRY(0x10de0012, "GPU 12 HDMI/DP", patch_nvhdmi),
4071HDA_CODEC_ENTRY(0x10de0013, "GPU 13 HDMI/DP", patch_nvhdmi),
4072HDA_CODEC_ENTRY(0x10de0014, "GPU 14 HDMI/DP", patch_nvhdmi),
4073HDA_CODEC_ENTRY(0x10de0015, "GPU 15 HDMI/DP", patch_nvhdmi),
4074HDA_CODEC_ENTRY(0x10de0016, "GPU 16 HDMI/DP", patch_nvhdmi),
4075/* 17 is known to be absent */
4076HDA_CODEC_ENTRY(0x10de0018, "GPU 18 HDMI/DP", patch_nvhdmi),
4077HDA_CODEC_ENTRY(0x10de0019, "GPU 19 HDMI/DP", patch_nvhdmi),
4078HDA_CODEC_ENTRY(0x10de001a, "GPU 1a HDMI/DP", patch_nvhdmi),
4079HDA_CODEC_ENTRY(0x10de001b, "GPU 1b HDMI/DP", patch_nvhdmi),
4080HDA_CODEC_ENTRY(0x10de001c, "GPU 1c HDMI/DP", patch_nvhdmi),
4081HDA_CODEC_ENTRY(0x10de0020, "Tegra30 HDMI", patch_tegra_hdmi),
4082HDA_CODEC_ENTRY(0x10de0022, "Tegra114 HDMI", patch_tegra_hdmi),
4083HDA_CODEC_ENTRY(0x10de0028, "Tegra124 HDMI", patch_tegra_hdmi),
4084HDA_CODEC_ENTRY(0x10de0029, "Tegra210 HDMI/DP", patch_tegra_hdmi),
David Brazdil0f672f62019-12-10 10:32:29 +00004085HDA_CODEC_ENTRY(0x10de002d, "Tegra186 HDMI/DP0", patch_tegra_hdmi),
4086HDA_CODEC_ENTRY(0x10de002e, "Tegra186 HDMI/DP1", patch_tegra_hdmi),
4087HDA_CODEC_ENTRY(0x10de002f, "Tegra194 HDMI/DP2", patch_tegra_hdmi),
4088HDA_CODEC_ENTRY(0x10de0030, "Tegra194 HDMI/DP3", patch_tegra_hdmi),
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004089HDA_CODEC_ENTRY(0x10de0040, "GPU 40 HDMI/DP", patch_nvhdmi),
4090HDA_CODEC_ENTRY(0x10de0041, "GPU 41 HDMI/DP", patch_nvhdmi),
4091HDA_CODEC_ENTRY(0x10de0042, "GPU 42 HDMI/DP", patch_nvhdmi),
4092HDA_CODEC_ENTRY(0x10de0043, "GPU 43 HDMI/DP", patch_nvhdmi),
4093HDA_CODEC_ENTRY(0x10de0044, "GPU 44 HDMI/DP", patch_nvhdmi),
4094HDA_CODEC_ENTRY(0x10de0045, "GPU 45 HDMI/DP", patch_nvhdmi),
4095HDA_CODEC_ENTRY(0x10de0050, "GPU 50 HDMI/DP", patch_nvhdmi),
4096HDA_CODEC_ENTRY(0x10de0051, "GPU 51 HDMI/DP", patch_nvhdmi),
4097HDA_CODEC_ENTRY(0x10de0052, "GPU 52 HDMI/DP", patch_nvhdmi),
4098HDA_CODEC_ENTRY(0x10de0060, "GPU 60 HDMI/DP", patch_nvhdmi),
4099HDA_CODEC_ENTRY(0x10de0061, "GPU 61 HDMI/DP", patch_nvhdmi),
4100HDA_CODEC_ENTRY(0x10de0062, "GPU 62 HDMI/DP", patch_nvhdmi),
4101HDA_CODEC_ENTRY(0x10de0067, "MCP67 HDMI", patch_nvhdmi_2ch),
4102HDA_CODEC_ENTRY(0x10de0070, "GPU 70 HDMI/DP", patch_nvhdmi),
4103HDA_CODEC_ENTRY(0x10de0071, "GPU 71 HDMI/DP", patch_nvhdmi),
4104HDA_CODEC_ENTRY(0x10de0072, "GPU 72 HDMI/DP", patch_nvhdmi),
4105HDA_CODEC_ENTRY(0x10de0073, "GPU 73 HDMI/DP", patch_nvhdmi),
4106HDA_CODEC_ENTRY(0x10de0074, "GPU 74 HDMI/DP", patch_nvhdmi),
4107HDA_CODEC_ENTRY(0x10de0076, "GPU 76 HDMI/DP", patch_nvhdmi),
4108HDA_CODEC_ENTRY(0x10de007b, "GPU 7b HDMI/DP", patch_nvhdmi),
4109HDA_CODEC_ENTRY(0x10de007c, "GPU 7c HDMI/DP", patch_nvhdmi),
4110HDA_CODEC_ENTRY(0x10de007d, "GPU 7d HDMI/DP", patch_nvhdmi),
4111HDA_CODEC_ENTRY(0x10de007e, "GPU 7e HDMI/DP", patch_nvhdmi),
4112HDA_CODEC_ENTRY(0x10de0080, "GPU 80 HDMI/DP", patch_nvhdmi),
4113HDA_CODEC_ENTRY(0x10de0081, "GPU 81 HDMI/DP", patch_nvhdmi),
4114HDA_CODEC_ENTRY(0x10de0082, "GPU 82 HDMI/DP", patch_nvhdmi),
4115HDA_CODEC_ENTRY(0x10de0083, "GPU 83 HDMI/DP", patch_nvhdmi),
4116HDA_CODEC_ENTRY(0x10de0084, "GPU 84 HDMI/DP", patch_nvhdmi),
4117HDA_CODEC_ENTRY(0x10de0090, "GPU 90 HDMI/DP", patch_nvhdmi),
4118HDA_CODEC_ENTRY(0x10de0091, "GPU 91 HDMI/DP", patch_nvhdmi),
4119HDA_CODEC_ENTRY(0x10de0092, "GPU 92 HDMI/DP", patch_nvhdmi),
4120HDA_CODEC_ENTRY(0x10de0093, "GPU 93 HDMI/DP", patch_nvhdmi),
4121HDA_CODEC_ENTRY(0x10de0094, "GPU 94 HDMI/DP", patch_nvhdmi),
4122HDA_CODEC_ENTRY(0x10de0095, "GPU 95 HDMI/DP", patch_nvhdmi),
4123HDA_CODEC_ENTRY(0x10de0097, "GPU 97 HDMI/DP", patch_nvhdmi),
4124HDA_CODEC_ENTRY(0x10de0098, "GPU 98 HDMI/DP", patch_nvhdmi),
4125HDA_CODEC_ENTRY(0x10de0099, "GPU 99 HDMI/DP", patch_nvhdmi),
4126HDA_CODEC_ENTRY(0x10de8001, "MCP73 HDMI", patch_nvhdmi_2ch),
4127HDA_CODEC_ENTRY(0x10de8067, "MCP67/68 HDMI", patch_nvhdmi_2ch),
4128HDA_CODEC_ENTRY(0x11069f80, "VX900 HDMI/DP", patch_via_hdmi),
4129HDA_CODEC_ENTRY(0x11069f81, "VX900 HDMI/DP", patch_via_hdmi),
4130HDA_CODEC_ENTRY(0x11069f84, "VX11 HDMI/DP", patch_generic_hdmi),
4131HDA_CODEC_ENTRY(0x11069f85, "VX11 HDMI/DP", patch_generic_hdmi),
4132HDA_CODEC_ENTRY(0x80860054, "IbexPeak HDMI", patch_i915_cpt_hdmi),
David Brazdil0f672f62019-12-10 10:32:29 +00004133HDA_CODEC_ENTRY(0x80862800, "Geminilake HDMI", patch_i915_glk_hdmi),
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004134HDA_CODEC_ENTRY(0x80862801, "Bearlake HDMI", patch_generic_hdmi),
4135HDA_CODEC_ENTRY(0x80862802, "Cantiga HDMI", patch_generic_hdmi),
4136HDA_CODEC_ENTRY(0x80862803, "Eaglelake HDMI", patch_generic_hdmi),
4137HDA_CODEC_ENTRY(0x80862804, "IbexPeak HDMI", patch_i915_cpt_hdmi),
4138HDA_CODEC_ENTRY(0x80862805, "CougarPoint HDMI", patch_i915_cpt_hdmi),
4139HDA_CODEC_ENTRY(0x80862806, "PantherPoint HDMI", patch_i915_cpt_hdmi),
4140HDA_CODEC_ENTRY(0x80862807, "Haswell HDMI", patch_i915_hsw_hdmi),
4141HDA_CODEC_ENTRY(0x80862808, "Broadwell HDMI", patch_i915_hsw_hdmi),
4142HDA_CODEC_ENTRY(0x80862809, "Skylake HDMI", patch_i915_hsw_hdmi),
4143HDA_CODEC_ENTRY(0x8086280a, "Broxton HDMI", patch_i915_hsw_hdmi),
4144HDA_CODEC_ENTRY(0x8086280b, "Kabylake HDMI", patch_i915_hsw_hdmi),
4145HDA_CODEC_ENTRY(0x8086280c, "Cannonlake HDMI", patch_i915_glk_hdmi),
4146HDA_CODEC_ENTRY(0x8086280d, "Geminilake HDMI", patch_i915_glk_hdmi),
David Brazdil0f672f62019-12-10 10:32:29 +00004147HDA_CODEC_ENTRY(0x8086280f, "Icelake HDMI", patch_i915_icl_hdmi),
4148HDA_CODEC_ENTRY(0x80862812, "Tigerlake HDMI", patch_i915_tgl_hdmi),
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004149HDA_CODEC_ENTRY(0x80862880, "CedarTrail HDMI", patch_generic_hdmi),
4150HDA_CODEC_ENTRY(0x80862882, "Valleyview2 HDMI", patch_i915_byt_hdmi),
4151HDA_CODEC_ENTRY(0x80862883, "Braswell HDMI", patch_i915_byt_hdmi),
4152HDA_CODEC_ENTRY(0x808629fb, "Crestline HDMI", patch_generic_hdmi),
4153/* special ID for generic HDMI */
4154HDA_CODEC_ENTRY(HDA_CODEC_ID_GENERIC_HDMI, "Generic HDMI", patch_generic_hdmi),
4155{} /* terminator */
4156};
4157MODULE_DEVICE_TABLE(hdaudio, snd_hda_id_hdmi);
4158
4159MODULE_LICENSE("GPL");
4160MODULE_DESCRIPTION("HDMI HD-audio codec");
4161MODULE_ALIAS("snd-hda-codec-intelhdmi");
4162MODULE_ALIAS("snd-hda-codec-nvhdmi");
4163MODULE_ALIAS("snd-hda-codec-atihdmi");
4164
4165static struct hda_codec_driver hdmi_driver = {
4166 .id = snd_hda_id_hdmi,
4167};
4168
4169module_hda_codec_driver(hdmi_driver);