blob: a19fbff168617bb314acead75ab8a8196f84a853 [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001/*
2 * Aspeed 24XX/25XX I2C Controller.
3 *
4 * Copyright (C) 2012-2017 ASPEED Technology Inc.
5 * Copyright 2017 IBM Corporation
6 * Copyright 2017 Google, Inc.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/clk.h>
14#include <linux/completion.h>
15#include <linux/err.h>
16#include <linux/errno.h>
17#include <linux/i2c.h>
18#include <linux/init.h>
19#include <linux/interrupt.h>
20#include <linux/io.h>
21#include <linux/irq.h>
22#include <linux/irqchip/chained_irq.h>
23#include <linux/irqdomain.h>
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/of_address.h>
27#include <linux/of_irq.h>
28#include <linux/of_platform.h>
29#include <linux/platform_device.h>
30#include <linux/reset.h>
31#include <linux/slab.h>
32
33/* I2C Register */
34#define ASPEED_I2C_FUN_CTRL_REG 0x00
35#define ASPEED_I2C_AC_TIMING_REG1 0x04
36#define ASPEED_I2C_AC_TIMING_REG2 0x08
37#define ASPEED_I2C_INTR_CTRL_REG 0x0c
38#define ASPEED_I2C_INTR_STS_REG 0x10
39#define ASPEED_I2C_CMD_REG 0x14
40#define ASPEED_I2C_DEV_ADDR_REG 0x18
41#define ASPEED_I2C_BYTE_BUF_REG 0x20
42
43/* Global Register Definition */
44/* 0x00 : I2C Interrupt Status Register */
45/* 0x08 : I2C Interrupt Target Assignment */
46
47/* Device Register Definition */
48/* 0x00 : I2CD Function Control Register */
49#define ASPEED_I2CD_MULTI_MASTER_DIS BIT(15)
50#define ASPEED_I2CD_SDA_DRIVE_1T_EN BIT(8)
51#define ASPEED_I2CD_M_SDA_DRIVE_1T_EN BIT(7)
52#define ASPEED_I2CD_M_HIGH_SPEED_EN BIT(6)
53#define ASPEED_I2CD_SLAVE_EN BIT(1)
54#define ASPEED_I2CD_MASTER_EN BIT(0)
55
56/* 0x04 : I2CD Clock and AC Timing Control Register #1 */
57#define ASPEED_I2CD_TIME_TBUF_MASK GENMASK(31, 28)
58#define ASPEED_I2CD_TIME_THDSTA_MASK GENMASK(27, 24)
59#define ASPEED_I2CD_TIME_TACST_MASK GENMASK(23, 20)
60#define ASPEED_I2CD_TIME_SCL_HIGH_SHIFT 16
61#define ASPEED_I2CD_TIME_SCL_HIGH_MASK GENMASK(19, 16)
62#define ASPEED_I2CD_TIME_SCL_LOW_SHIFT 12
63#define ASPEED_I2CD_TIME_SCL_LOW_MASK GENMASK(15, 12)
64#define ASPEED_I2CD_TIME_BASE_DIVISOR_MASK GENMASK(3, 0)
65#define ASPEED_I2CD_TIME_SCL_REG_MAX GENMASK(3, 0)
66/* 0x08 : I2CD Clock and AC Timing Control Register #2 */
67#define ASPEED_NO_TIMEOUT_CTRL 0
68
69/* 0x0c : I2CD Interrupt Control Register &
70 * 0x10 : I2CD Interrupt Status Register
71 *
72 * These share bit definitions, so use the same values for the enable &
73 * status bits.
74 */
75#define ASPEED_I2CD_INTR_SDA_DL_TIMEOUT BIT(14)
76#define ASPEED_I2CD_INTR_BUS_RECOVER_DONE BIT(13)
77#define ASPEED_I2CD_INTR_SLAVE_MATCH BIT(7)
78#define ASPEED_I2CD_INTR_SCL_TIMEOUT BIT(6)
79#define ASPEED_I2CD_INTR_ABNORMAL BIT(5)
80#define ASPEED_I2CD_INTR_NORMAL_STOP BIT(4)
81#define ASPEED_I2CD_INTR_ARBIT_LOSS BIT(3)
82#define ASPEED_I2CD_INTR_RX_DONE BIT(2)
83#define ASPEED_I2CD_INTR_TX_NAK BIT(1)
84#define ASPEED_I2CD_INTR_TX_ACK BIT(0)
85#define ASPEED_I2CD_INTR_ALL \
86 (ASPEED_I2CD_INTR_SDA_DL_TIMEOUT | \
87 ASPEED_I2CD_INTR_BUS_RECOVER_DONE | \
88 ASPEED_I2CD_INTR_SCL_TIMEOUT | \
89 ASPEED_I2CD_INTR_ABNORMAL | \
90 ASPEED_I2CD_INTR_NORMAL_STOP | \
91 ASPEED_I2CD_INTR_ARBIT_LOSS | \
92 ASPEED_I2CD_INTR_RX_DONE | \
93 ASPEED_I2CD_INTR_TX_NAK | \
94 ASPEED_I2CD_INTR_TX_ACK)
95
96/* 0x14 : I2CD Command/Status Register */
97#define ASPEED_I2CD_SCL_LINE_STS BIT(18)
98#define ASPEED_I2CD_SDA_LINE_STS BIT(17)
99#define ASPEED_I2CD_BUS_BUSY_STS BIT(16)
100#define ASPEED_I2CD_BUS_RECOVER_CMD BIT(11)
101
102/* Command Bit */
103#define ASPEED_I2CD_M_STOP_CMD BIT(5)
104#define ASPEED_I2CD_M_S_RX_CMD_LAST BIT(4)
105#define ASPEED_I2CD_M_RX_CMD BIT(3)
106#define ASPEED_I2CD_S_TX_CMD BIT(2)
107#define ASPEED_I2CD_M_TX_CMD BIT(1)
108#define ASPEED_I2CD_M_START_CMD BIT(0)
109
110/* 0x18 : I2CD Slave Device Address Register */
111#define ASPEED_I2CD_DEV_ADDR_MASK GENMASK(6, 0)
112
113enum aspeed_i2c_master_state {
114 ASPEED_I2C_MASTER_INACTIVE,
115 ASPEED_I2C_MASTER_START,
116 ASPEED_I2C_MASTER_TX_FIRST,
117 ASPEED_I2C_MASTER_TX,
118 ASPEED_I2C_MASTER_RX_FIRST,
119 ASPEED_I2C_MASTER_RX,
120 ASPEED_I2C_MASTER_STOP,
121};
122
123enum aspeed_i2c_slave_state {
124 ASPEED_I2C_SLAVE_STOP,
125 ASPEED_I2C_SLAVE_START,
126 ASPEED_I2C_SLAVE_READ_REQUESTED,
127 ASPEED_I2C_SLAVE_READ_PROCESSED,
128 ASPEED_I2C_SLAVE_WRITE_REQUESTED,
129 ASPEED_I2C_SLAVE_WRITE_RECEIVED,
130};
131
132struct aspeed_i2c_bus {
133 struct i2c_adapter adap;
134 struct device *dev;
135 void __iomem *base;
136 struct reset_control *rst;
137 /* Synchronizes I/O mem access to base. */
138 spinlock_t lock;
139 struct completion cmd_complete;
140 u32 (*get_clk_reg_val)(u32 divisor);
141 unsigned long parent_clk_frequency;
142 u32 bus_frequency;
143 /* Transaction state. */
144 enum aspeed_i2c_master_state master_state;
145 struct i2c_msg *msgs;
146 size_t buf_index;
147 size_t msgs_index;
148 size_t msgs_count;
149 bool send_stop;
150 int cmd_err;
151 /* Protected only by i2c_lock_bus */
152 int master_xfer_result;
153#if IS_ENABLED(CONFIG_I2C_SLAVE)
154 struct i2c_client *slave;
155 enum aspeed_i2c_slave_state slave_state;
156#endif /* CONFIG_I2C_SLAVE */
157};
158
159static int aspeed_i2c_reset(struct aspeed_i2c_bus *bus);
160
161static int aspeed_i2c_recover_bus(struct aspeed_i2c_bus *bus)
162{
163 unsigned long time_left, flags;
164 int ret = 0;
165 u32 command;
166
167 spin_lock_irqsave(&bus->lock, flags);
168 command = readl(bus->base + ASPEED_I2C_CMD_REG);
169
170 if (command & ASPEED_I2CD_SDA_LINE_STS) {
171 /* Bus is idle: no recovery needed. */
172 if (command & ASPEED_I2CD_SCL_LINE_STS)
173 goto out;
174 dev_dbg(bus->dev, "SCL hung (state %x), attempting recovery\n",
175 command);
176
177 reinit_completion(&bus->cmd_complete);
178 writel(ASPEED_I2CD_M_STOP_CMD, bus->base + ASPEED_I2C_CMD_REG);
179 spin_unlock_irqrestore(&bus->lock, flags);
180
181 time_left = wait_for_completion_timeout(
182 &bus->cmd_complete, bus->adap.timeout);
183
184 spin_lock_irqsave(&bus->lock, flags);
185 if (time_left == 0)
186 goto reset_out;
187 else if (bus->cmd_err)
188 goto reset_out;
189 /* Recovery failed. */
190 else if (!(readl(bus->base + ASPEED_I2C_CMD_REG) &
191 ASPEED_I2CD_SCL_LINE_STS))
192 goto reset_out;
193 /* Bus error. */
194 } else {
195 dev_dbg(bus->dev, "SDA hung (state %x), attempting recovery\n",
196 command);
197
198 reinit_completion(&bus->cmd_complete);
199 /* Writes 1 to 8 SCL clock cycles until SDA is released. */
200 writel(ASPEED_I2CD_BUS_RECOVER_CMD,
201 bus->base + ASPEED_I2C_CMD_REG);
202 spin_unlock_irqrestore(&bus->lock, flags);
203
204 time_left = wait_for_completion_timeout(
205 &bus->cmd_complete, bus->adap.timeout);
206
207 spin_lock_irqsave(&bus->lock, flags);
208 if (time_left == 0)
209 goto reset_out;
210 else if (bus->cmd_err)
211 goto reset_out;
212 /* Recovery failed. */
213 else if (!(readl(bus->base + ASPEED_I2C_CMD_REG) &
214 ASPEED_I2CD_SDA_LINE_STS))
215 goto reset_out;
216 }
217
218out:
219 spin_unlock_irqrestore(&bus->lock, flags);
220
221 return ret;
222
223reset_out:
224 spin_unlock_irqrestore(&bus->lock, flags);
225
226 return aspeed_i2c_reset(bus);
227}
228
229#if IS_ENABLED(CONFIG_I2C_SLAVE)
230static bool aspeed_i2c_slave_irq(struct aspeed_i2c_bus *bus)
231{
232 u32 command, irq_status, status_ack = 0;
233 struct i2c_client *slave = bus->slave;
234 bool irq_handled = true;
235 u8 value;
236
237 if (!slave) {
238 irq_handled = false;
239 goto out;
240 }
241
242 command = readl(bus->base + ASPEED_I2C_CMD_REG);
243 irq_status = readl(bus->base + ASPEED_I2C_INTR_STS_REG);
244
245 /* Slave was requested, restart state machine. */
246 if (irq_status & ASPEED_I2CD_INTR_SLAVE_MATCH) {
247 status_ack |= ASPEED_I2CD_INTR_SLAVE_MATCH;
248 bus->slave_state = ASPEED_I2C_SLAVE_START;
249 }
250
251 /* Slave is not currently active, irq was for someone else. */
252 if (bus->slave_state == ASPEED_I2C_SLAVE_STOP) {
253 irq_handled = false;
254 goto out;
255 }
256
257 dev_dbg(bus->dev, "slave irq status 0x%08x, cmd 0x%08x\n",
258 irq_status, command);
259
260 /* Slave was sent something. */
261 if (irq_status & ASPEED_I2CD_INTR_RX_DONE) {
262 value = readl(bus->base + ASPEED_I2C_BYTE_BUF_REG) >> 8;
263 /* Handle address frame. */
264 if (bus->slave_state == ASPEED_I2C_SLAVE_START) {
265 if (value & 0x1)
266 bus->slave_state =
267 ASPEED_I2C_SLAVE_READ_REQUESTED;
268 else
269 bus->slave_state =
270 ASPEED_I2C_SLAVE_WRITE_REQUESTED;
271 }
272 status_ack |= ASPEED_I2CD_INTR_RX_DONE;
273 }
274
275 /* Slave was asked to stop. */
276 if (irq_status & ASPEED_I2CD_INTR_NORMAL_STOP) {
277 status_ack |= ASPEED_I2CD_INTR_NORMAL_STOP;
278 bus->slave_state = ASPEED_I2C_SLAVE_STOP;
279 }
280 if (irq_status & ASPEED_I2CD_INTR_TX_NAK) {
281 status_ack |= ASPEED_I2CD_INTR_TX_NAK;
282 bus->slave_state = ASPEED_I2C_SLAVE_STOP;
283 }
284
285 switch (bus->slave_state) {
286 case ASPEED_I2C_SLAVE_READ_REQUESTED:
287 if (irq_status & ASPEED_I2CD_INTR_TX_ACK)
288 dev_err(bus->dev, "Unexpected ACK on read request.\n");
289 bus->slave_state = ASPEED_I2C_SLAVE_READ_PROCESSED;
290
291 i2c_slave_event(slave, I2C_SLAVE_READ_REQUESTED, &value);
292 writel(value, bus->base + ASPEED_I2C_BYTE_BUF_REG);
293 writel(ASPEED_I2CD_S_TX_CMD, bus->base + ASPEED_I2C_CMD_REG);
294 break;
295 case ASPEED_I2C_SLAVE_READ_PROCESSED:
296 status_ack |= ASPEED_I2CD_INTR_TX_ACK;
297 if (!(irq_status & ASPEED_I2CD_INTR_TX_ACK))
298 dev_err(bus->dev,
299 "Expected ACK after processed read.\n");
300 i2c_slave_event(slave, I2C_SLAVE_READ_PROCESSED, &value);
301 writel(value, bus->base + ASPEED_I2C_BYTE_BUF_REG);
302 writel(ASPEED_I2CD_S_TX_CMD, bus->base + ASPEED_I2C_CMD_REG);
303 break;
304 case ASPEED_I2C_SLAVE_WRITE_REQUESTED:
305 bus->slave_state = ASPEED_I2C_SLAVE_WRITE_RECEIVED;
306 i2c_slave_event(slave, I2C_SLAVE_WRITE_REQUESTED, &value);
307 break;
308 case ASPEED_I2C_SLAVE_WRITE_RECEIVED:
309 i2c_slave_event(slave, I2C_SLAVE_WRITE_RECEIVED, &value);
310 break;
311 case ASPEED_I2C_SLAVE_STOP:
312 i2c_slave_event(slave, I2C_SLAVE_STOP, &value);
313 break;
314 default:
315 dev_err(bus->dev, "unhandled slave_state: %d\n",
316 bus->slave_state);
317 break;
318 }
319
320 if (status_ack != irq_status)
321 dev_err(bus->dev,
322 "irq handled != irq. expected %x, but was %x\n",
323 irq_status, status_ack);
324 writel(status_ack, bus->base + ASPEED_I2C_INTR_STS_REG);
325
326out:
327 return irq_handled;
328}
329#endif /* CONFIG_I2C_SLAVE */
330
331/* precondition: bus.lock has been acquired. */
332static void aspeed_i2c_do_start(struct aspeed_i2c_bus *bus)
333{
334 u32 command = ASPEED_I2CD_M_START_CMD | ASPEED_I2CD_M_TX_CMD;
335 struct i2c_msg *msg = &bus->msgs[bus->msgs_index];
336 u8 slave_addr = i2c_8bit_addr_from_msg(msg);
337
338 bus->master_state = ASPEED_I2C_MASTER_START;
339 bus->buf_index = 0;
340
341 if (msg->flags & I2C_M_RD) {
342 command |= ASPEED_I2CD_M_RX_CMD;
343 /* Need to let the hardware know to NACK after RX. */
344 if (msg->len == 1 && !(msg->flags & I2C_M_RECV_LEN))
345 command |= ASPEED_I2CD_M_S_RX_CMD_LAST;
346 }
347
348 writel(slave_addr, bus->base + ASPEED_I2C_BYTE_BUF_REG);
349 writel(command, bus->base + ASPEED_I2C_CMD_REG);
350}
351
352/* precondition: bus.lock has been acquired. */
353static void aspeed_i2c_do_stop(struct aspeed_i2c_bus *bus)
354{
355 bus->master_state = ASPEED_I2C_MASTER_STOP;
356 writel(ASPEED_I2CD_M_STOP_CMD, bus->base + ASPEED_I2C_CMD_REG);
357}
358
359/* precondition: bus.lock has been acquired. */
360static void aspeed_i2c_next_msg_or_stop(struct aspeed_i2c_bus *bus)
361{
362 if (bus->msgs_index + 1 < bus->msgs_count) {
363 bus->msgs_index++;
364 aspeed_i2c_do_start(bus);
365 } else {
366 aspeed_i2c_do_stop(bus);
367 }
368}
369
370static int aspeed_i2c_is_irq_error(u32 irq_status)
371{
372 if (irq_status & ASPEED_I2CD_INTR_ARBIT_LOSS)
373 return -EAGAIN;
374 if (irq_status & (ASPEED_I2CD_INTR_SDA_DL_TIMEOUT |
375 ASPEED_I2CD_INTR_SCL_TIMEOUT))
376 return -EBUSY;
377 if (irq_status & (ASPEED_I2CD_INTR_ABNORMAL))
378 return -EPROTO;
379
380 return 0;
381}
382
383static bool aspeed_i2c_master_irq(struct aspeed_i2c_bus *bus)
384{
385 u32 irq_status, status_ack = 0, command = 0;
386 struct i2c_msg *msg;
387 u8 recv_byte;
388 int ret;
389
390 irq_status = readl(bus->base + ASPEED_I2C_INTR_STS_REG);
391 /* Ack all interrupt bits. */
392 writel(irq_status, bus->base + ASPEED_I2C_INTR_STS_REG);
393
394 if (irq_status & ASPEED_I2CD_INTR_BUS_RECOVER_DONE) {
395 bus->master_state = ASPEED_I2C_MASTER_INACTIVE;
396 status_ack |= ASPEED_I2CD_INTR_BUS_RECOVER_DONE;
397 goto out_complete;
398 }
399
400 /*
401 * We encountered an interrupt that reports an error: the hardware
402 * should clear the command queue effectively taking us back to the
403 * INACTIVE state.
404 */
405 ret = aspeed_i2c_is_irq_error(irq_status);
406 if (ret < 0) {
407 dev_dbg(bus->dev, "received error interrupt: 0x%08x\n",
408 irq_status);
409 bus->cmd_err = ret;
410 bus->master_state = ASPEED_I2C_MASTER_INACTIVE;
411 goto out_complete;
412 }
413
414 /* We are in an invalid state; reset bus to a known state. */
415 if (!bus->msgs) {
416 dev_err(bus->dev, "bus in unknown state\n");
417 bus->cmd_err = -EIO;
418 if (bus->master_state != ASPEED_I2C_MASTER_STOP)
419 aspeed_i2c_do_stop(bus);
420 goto out_no_complete;
421 }
422 msg = &bus->msgs[bus->msgs_index];
423
424 /*
425 * START is a special case because we still have to handle a subsequent
426 * TX or RX immediately after we handle it, so we handle it here and
427 * then update the state and handle the new state below.
428 */
429 if (bus->master_state == ASPEED_I2C_MASTER_START) {
430 if (unlikely(!(irq_status & ASPEED_I2CD_INTR_TX_ACK))) {
431 pr_devel("no slave present at %02x\n", msg->addr);
432 status_ack |= ASPEED_I2CD_INTR_TX_NAK;
433 bus->cmd_err = -ENXIO;
434 aspeed_i2c_do_stop(bus);
435 goto out_no_complete;
436 }
437 status_ack |= ASPEED_I2CD_INTR_TX_ACK;
438 if (msg->len == 0) { /* SMBUS_QUICK */
439 aspeed_i2c_do_stop(bus);
440 goto out_no_complete;
441 }
442 if (msg->flags & I2C_M_RD)
443 bus->master_state = ASPEED_I2C_MASTER_RX_FIRST;
444 else
445 bus->master_state = ASPEED_I2C_MASTER_TX_FIRST;
446 }
447
448 switch (bus->master_state) {
449 case ASPEED_I2C_MASTER_TX:
450 if (unlikely(irq_status & ASPEED_I2CD_INTR_TX_NAK)) {
451 dev_dbg(bus->dev, "slave NACKed TX\n");
452 status_ack |= ASPEED_I2CD_INTR_TX_NAK;
453 goto error_and_stop;
454 } else if (unlikely(!(irq_status & ASPEED_I2CD_INTR_TX_ACK))) {
455 dev_err(bus->dev, "slave failed to ACK TX\n");
456 goto error_and_stop;
457 }
458 status_ack |= ASPEED_I2CD_INTR_TX_ACK;
459 /* fallthrough intended */
460 case ASPEED_I2C_MASTER_TX_FIRST:
461 if (bus->buf_index < msg->len) {
462 bus->master_state = ASPEED_I2C_MASTER_TX;
463 writel(msg->buf[bus->buf_index++],
464 bus->base + ASPEED_I2C_BYTE_BUF_REG);
465 writel(ASPEED_I2CD_M_TX_CMD,
466 bus->base + ASPEED_I2C_CMD_REG);
467 } else {
468 aspeed_i2c_next_msg_or_stop(bus);
469 }
470 goto out_no_complete;
471 case ASPEED_I2C_MASTER_RX_FIRST:
472 /* RX may not have completed yet (only address cycle) */
473 if (!(irq_status & ASPEED_I2CD_INTR_RX_DONE))
474 goto out_no_complete;
475 /* fallthrough intended */
476 case ASPEED_I2C_MASTER_RX:
477 if (unlikely(!(irq_status & ASPEED_I2CD_INTR_RX_DONE))) {
478 dev_err(bus->dev, "master failed to RX\n");
479 goto error_and_stop;
480 }
481 status_ack |= ASPEED_I2CD_INTR_RX_DONE;
482
483 recv_byte = readl(bus->base + ASPEED_I2C_BYTE_BUF_REG) >> 8;
484 msg->buf[bus->buf_index++] = recv_byte;
485
486 if (msg->flags & I2C_M_RECV_LEN) {
487 if (unlikely(recv_byte > I2C_SMBUS_BLOCK_MAX)) {
488 bus->cmd_err = -EPROTO;
489 aspeed_i2c_do_stop(bus);
490 goto out_no_complete;
491 }
492 msg->len = recv_byte +
493 ((msg->flags & I2C_CLIENT_PEC) ? 2 : 1);
494 msg->flags &= ~I2C_M_RECV_LEN;
495 }
496
497 if (bus->buf_index < msg->len) {
498 bus->master_state = ASPEED_I2C_MASTER_RX;
499 command = ASPEED_I2CD_M_RX_CMD;
500 if (bus->buf_index + 1 == msg->len)
501 command |= ASPEED_I2CD_M_S_RX_CMD_LAST;
502 writel(command, bus->base + ASPEED_I2C_CMD_REG);
503 } else {
504 aspeed_i2c_next_msg_or_stop(bus);
505 }
506 goto out_no_complete;
507 case ASPEED_I2C_MASTER_STOP:
508 if (unlikely(!(irq_status & ASPEED_I2CD_INTR_NORMAL_STOP))) {
509 dev_err(bus->dev, "master failed to STOP\n");
510 bus->cmd_err = -EIO;
511 /* Do not STOP as we have already tried. */
512 } else {
513 status_ack |= ASPEED_I2CD_INTR_NORMAL_STOP;
514 }
515
516 bus->master_state = ASPEED_I2C_MASTER_INACTIVE;
517 goto out_complete;
518 case ASPEED_I2C_MASTER_INACTIVE:
519 dev_err(bus->dev,
520 "master received interrupt 0x%08x, but is inactive\n",
521 irq_status);
522 bus->cmd_err = -EIO;
523 /* Do not STOP as we should be inactive. */
524 goto out_complete;
525 default:
526 WARN(1, "unknown master state\n");
527 bus->master_state = ASPEED_I2C_MASTER_INACTIVE;
528 bus->cmd_err = -EINVAL;
529 goto out_complete;
530 }
531error_and_stop:
532 bus->cmd_err = -EIO;
533 aspeed_i2c_do_stop(bus);
534 goto out_no_complete;
535out_complete:
536 bus->msgs = NULL;
537 if (bus->cmd_err)
538 bus->master_xfer_result = bus->cmd_err;
539 else
540 bus->master_xfer_result = bus->msgs_index + 1;
541 complete(&bus->cmd_complete);
542out_no_complete:
543 if (irq_status != status_ack)
544 dev_err(bus->dev,
545 "irq handled != irq. expected 0x%08x, but was 0x%08x\n",
546 irq_status, status_ack);
547 return !!irq_status;
548}
549
550static irqreturn_t aspeed_i2c_bus_irq(int irq, void *dev_id)
551{
552 struct aspeed_i2c_bus *bus = dev_id;
553 bool ret;
554
555 spin_lock(&bus->lock);
556
557#if IS_ENABLED(CONFIG_I2C_SLAVE)
558 if (IS_ENABLED(CONFIG_I2C_SLAVE) && aspeed_i2c_slave_irq(bus)) {
559 dev_dbg(bus->dev, "irq handled by slave.\n");
560 ret = true;
561 goto out;
562 }
563#endif /* CONFIG_I2C_SLAVE */
564
565 ret = aspeed_i2c_master_irq(bus);
566
567#if IS_ENABLED(CONFIG_I2C_SLAVE)
568out:
569#endif
570 spin_unlock(&bus->lock);
571 return ret ? IRQ_HANDLED : IRQ_NONE;
572}
573
574static int aspeed_i2c_master_xfer(struct i2c_adapter *adap,
575 struct i2c_msg *msgs, int num)
576{
577 struct aspeed_i2c_bus *bus = i2c_get_adapdata(adap);
578 unsigned long time_left, flags;
579 int ret = 0;
580
581 spin_lock_irqsave(&bus->lock, flags);
582 bus->cmd_err = 0;
583
584 /* If bus is busy, attempt recovery. We assume a single master
585 * environment.
586 */
587 if (readl(bus->base + ASPEED_I2C_CMD_REG) & ASPEED_I2CD_BUS_BUSY_STS) {
588 spin_unlock_irqrestore(&bus->lock, flags);
589 ret = aspeed_i2c_recover_bus(bus);
590 if (ret)
591 return ret;
592 spin_lock_irqsave(&bus->lock, flags);
593 }
594
595 bus->cmd_err = 0;
596 bus->msgs = msgs;
597 bus->msgs_index = 0;
598 bus->msgs_count = num;
599
600 reinit_completion(&bus->cmd_complete);
601 aspeed_i2c_do_start(bus);
602 spin_unlock_irqrestore(&bus->lock, flags);
603
604 time_left = wait_for_completion_timeout(&bus->cmd_complete,
605 bus->adap.timeout);
606
607 if (time_left == 0)
608 return -ETIMEDOUT;
609 else
610 return bus->master_xfer_result;
611}
612
613static u32 aspeed_i2c_functionality(struct i2c_adapter *adap)
614{
615 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_SMBUS_BLOCK_DATA;
616}
617
618#if IS_ENABLED(CONFIG_I2C_SLAVE)
619/* precondition: bus.lock has been acquired. */
620static void __aspeed_i2c_reg_slave(struct aspeed_i2c_bus *bus, u16 slave_addr)
621{
622 u32 addr_reg_val, func_ctrl_reg_val;
623
624 /* Set slave addr. */
625 addr_reg_val = readl(bus->base + ASPEED_I2C_DEV_ADDR_REG);
626 addr_reg_val &= ~ASPEED_I2CD_DEV_ADDR_MASK;
627 addr_reg_val |= slave_addr & ASPEED_I2CD_DEV_ADDR_MASK;
628 writel(addr_reg_val, bus->base + ASPEED_I2C_DEV_ADDR_REG);
629
630 /* Turn on slave mode. */
631 func_ctrl_reg_val = readl(bus->base + ASPEED_I2C_FUN_CTRL_REG);
632 func_ctrl_reg_val |= ASPEED_I2CD_SLAVE_EN;
633 writel(func_ctrl_reg_val, bus->base + ASPEED_I2C_FUN_CTRL_REG);
634}
635
636static int aspeed_i2c_reg_slave(struct i2c_client *client)
637{
638 struct aspeed_i2c_bus *bus = i2c_get_adapdata(client->adapter);
639 unsigned long flags;
640
641 spin_lock_irqsave(&bus->lock, flags);
642 if (bus->slave) {
643 spin_unlock_irqrestore(&bus->lock, flags);
644 return -EINVAL;
645 }
646
647 __aspeed_i2c_reg_slave(bus, client->addr);
648
649 bus->slave = client;
650 bus->slave_state = ASPEED_I2C_SLAVE_STOP;
651 spin_unlock_irqrestore(&bus->lock, flags);
652
653 return 0;
654}
655
656static int aspeed_i2c_unreg_slave(struct i2c_client *client)
657{
658 struct aspeed_i2c_bus *bus = i2c_get_adapdata(client->adapter);
659 u32 func_ctrl_reg_val;
660 unsigned long flags;
661
662 spin_lock_irqsave(&bus->lock, flags);
663 if (!bus->slave) {
664 spin_unlock_irqrestore(&bus->lock, flags);
665 return -EINVAL;
666 }
667
668 /* Turn off slave mode. */
669 func_ctrl_reg_val = readl(bus->base + ASPEED_I2C_FUN_CTRL_REG);
670 func_ctrl_reg_val &= ~ASPEED_I2CD_SLAVE_EN;
671 writel(func_ctrl_reg_val, bus->base + ASPEED_I2C_FUN_CTRL_REG);
672
673 bus->slave = NULL;
674 spin_unlock_irqrestore(&bus->lock, flags);
675
676 return 0;
677}
678#endif /* CONFIG_I2C_SLAVE */
679
680static const struct i2c_algorithm aspeed_i2c_algo = {
681 .master_xfer = aspeed_i2c_master_xfer,
682 .functionality = aspeed_i2c_functionality,
683#if IS_ENABLED(CONFIG_I2C_SLAVE)
684 .reg_slave = aspeed_i2c_reg_slave,
685 .unreg_slave = aspeed_i2c_unreg_slave,
686#endif /* CONFIG_I2C_SLAVE */
687};
688
689static u32 aspeed_i2c_get_clk_reg_val(u32 clk_high_low_max, u32 divisor)
690{
691 u32 base_clk, clk_high, clk_low, tmp;
692
693 /*
694 * The actual clock frequency of SCL is:
695 * SCL_freq = APB_freq / (base_freq * (SCL_high + SCL_low))
696 * = APB_freq / divisor
697 * where base_freq is a programmable clock divider; its value is
698 * base_freq = 1 << base_clk
699 * SCL_high is the number of base_freq clock cycles that SCL stays high
700 * and SCL_low is the number of base_freq clock cycles that SCL stays
701 * low for a period of SCL.
702 * The actual register has a minimum SCL_high and SCL_low minimum of 1;
703 * thus, they start counting at zero. So
704 * SCL_high = clk_high + 1
705 * SCL_low = clk_low + 1
706 * Thus,
707 * SCL_freq = APB_freq /
708 * ((1 << base_clk) * (clk_high + 1 + clk_low + 1))
709 * The documentation recommends clk_high >= clk_high_max / 2 and
710 * clk_low >= clk_low_max / 2 - 1 when possible; this last constraint
711 * gives us the following solution:
712 */
713 base_clk = divisor > clk_high_low_max ?
714 ilog2((divisor - 1) / clk_high_low_max) + 1 : 0;
715 tmp = (divisor + (1 << base_clk) - 1) >> base_clk;
716 clk_low = tmp / 2;
717 clk_high = tmp - clk_low;
718
719 if (clk_high)
720 clk_high--;
721
722 if (clk_low)
723 clk_low--;
724
725
726 return ((clk_high << ASPEED_I2CD_TIME_SCL_HIGH_SHIFT)
727 & ASPEED_I2CD_TIME_SCL_HIGH_MASK)
728 | ((clk_low << ASPEED_I2CD_TIME_SCL_LOW_SHIFT)
729 & ASPEED_I2CD_TIME_SCL_LOW_MASK)
730 | (base_clk & ASPEED_I2CD_TIME_BASE_DIVISOR_MASK);
731}
732
733static u32 aspeed_i2c_24xx_get_clk_reg_val(u32 divisor)
734{
735 /*
736 * clk_high and clk_low are each 3 bits wide, so each can hold a max
737 * value of 8 giving a clk_high_low_max of 16.
738 */
739 return aspeed_i2c_get_clk_reg_val(16, divisor);
740}
741
742static u32 aspeed_i2c_25xx_get_clk_reg_val(u32 divisor)
743{
744 /*
745 * clk_high and clk_low are each 4 bits wide, so each can hold a max
746 * value of 16 giving a clk_high_low_max of 32.
747 */
748 return aspeed_i2c_get_clk_reg_val(32, divisor);
749}
750
751/* precondition: bus.lock has been acquired. */
752static int aspeed_i2c_init_clk(struct aspeed_i2c_bus *bus)
753{
754 u32 divisor, clk_reg_val;
755
756 divisor = DIV_ROUND_UP(bus->parent_clk_frequency, bus->bus_frequency);
757 clk_reg_val = readl(bus->base + ASPEED_I2C_AC_TIMING_REG1);
758 clk_reg_val &= (ASPEED_I2CD_TIME_TBUF_MASK |
759 ASPEED_I2CD_TIME_THDSTA_MASK |
760 ASPEED_I2CD_TIME_TACST_MASK);
761 clk_reg_val |= bus->get_clk_reg_val(divisor);
762 writel(clk_reg_val, bus->base + ASPEED_I2C_AC_TIMING_REG1);
763 writel(ASPEED_NO_TIMEOUT_CTRL, bus->base + ASPEED_I2C_AC_TIMING_REG2);
764
765 return 0;
766}
767
768/* precondition: bus.lock has been acquired. */
769static int aspeed_i2c_init(struct aspeed_i2c_bus *bus,
770 struct platform_device *pdev)
771{
772 u32 fun_ctrl_reg = ASPEED_I2CD_MASTER_EN;
773 int ret;
774
775 /* Disable everything. */
776 writel(0, bus->base + ASPEED_I2C_FUN_CTRL_REG);
777
778 ret = aspeed_i2c_init_clk(bus);
779 if (ret < 0)
780 return ret;
781
782 if (!of_property_read_bool(pdev->dev.of_node, "multi-master"))
783 fun_ctrl_reg |= ASPEED_I2CD_MULTI_MASTER_DIS;
784
785 /* Enable Master Mode */
786 writel(readl(bus->base + ASPEED_I2C_FUN_CTRL_REG) | fun_ctrl_reg,
787 bus->base + ASPEED_I2C_FUN_CTRL_REG);
788
789#if IS_ENABLED(CONFIG_I2C_SLAVE)
790 /* If slave has already been registered, re-enable it. */
791 if (bus->slave)
792 __aspeed_i2c_reg_slave(bus, bus->slave->addr);
793#endif /* CONFIG_I2C_SLAVE */
794
795 /* Set interrupt generation of I2C controller */
796 writel(ASPEED_I2CD_INTR_ALL, bus->base + ASPEED_I2C_INTR_CTRL_REG);
797
798 return 0;
799}
800
801static int aspeed_i2c_reset(struct aspeed_i2c_bus *bus)
802{
803 struct platform_device *pdev = to_platform_device(bus->dev);
804 unsigned long flags;
805 int ret;
806
807 spin_lock_irqsave(&bus->lock, flags);
808
809 /* Disable and ack all interrupts. */
810 writel(0, bus->base + ASPEED_I2C_INTR_CTRL_REG);
811 writel(0xffffffff, bus->base + ASPEED_I2C_INTR_STS_REG);
812
813 ret = aspeed_i2c_init(bus, pdev);
814
815 spin_unlock_irqrestore(&bus->lock, flags);
816
817 return ret;
818}
819
820static const struct of_device_id aspeed_i2c_bus_of_table[] = {
821 {
822 .compatible = "aspeed,ast2400-i2c-bus",
823 .data = aspeed_i2c_24xx_get_clk_reg_val,
824 },
825 {
826 .compatible = "aspeed,ast2500-i2c-bus",
827 .data = aspeed_i2c_25xx_get_clk_reg_val,
828 },
829 { },
830};
831MODULE_DEVICE_TABLE(of, aspeed_i2c_bus_of_table);
832
833static int aspeed_i2c_probe_bus(struct platform_device *pdev)
834{
835 const struct of_device_id *match;
836 struct aspeed_i2c_bus *bus;
837 struct clk *parent_clk;
838 struct resource *res;
839 int irq, ret;
840
841 bus = devm_kzalloc(&pdev->dev, sizeof(*bus), GFP_KERNEL);
842 if (!bus)
843 return -ENOMEM;
844
845 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
846 bus->base = devm_ioremap_resource(&pdev->dev, res);
847 if (IS_ERR(bus->base))
848 return PTR_ERR(bus->base);
849
850 parent_clk = devm_clk_get(&pdev->dev, NULL);
851 if (IS_ERR(parent_clk))
852 return PTR_ERR(parent_clk);
853 bus->parent_clk_frequency = clk_get_rate(parent_clk);
854 /* We just need the clock rate, we don't actually use the clk object. */
855 devm_clk_put(&pdev->dev, parent_clk);
856
857 bus->rst = devm_reset_control_get_shared(&pdev->dev, NULL);
858 if (IS_ERR(bus->rst)) {
859 dev_err(&pdev->dev,
860 "missing or invalid reset controller device tree entry\n");
861 return PTR_ERR(bus->rst);
862 }
863 reset_control_deassert(bus->rst);
864
865 ret = of_property_read_u32(pdev->dev.of_node,
866 "bus-frequency", &bus->bus_frequency);
867 if (ret < 0) {
868 dev_err(&pdev->dev,
869 "Could not read bus-frequency property\n");
870 bus->bus_frequency = 100000;
871 }
872
873 match = of_match_node(aspeed_i2c_bus_of_table, pdev->dev.of_node);
874 if (!match)
875 bus->get_clk_reg_val = aspeed_i2c_24xx_get_clk_reg_val;
876 else
877 bus->get_clk_reg_val = (u32 (*)(u32))match->data;
878
879 /* Initialize the I2C adapter */
880 spin_lock_init(&bus->lock);
881 init_completion(&bus->cmd_complete);
882 bus->adap.owner = THIS_MODULE;
883 bus->adap.retries = 0;
884 bus->adap.timeout = 5 * HZ;
885 bus->adap.algo = &aspeed_i2c_algo;
886 bus->adap.dev.parent = &pdev->dev;
887 bus->adap.dev.of_node = pdev->dev.of_node;
888 strlcpy(bus->adap.name, pdev->name, sizeof(bus->adap.name));
889 i2c_set_adapdata(&bus->adap, bus);
890
891 bus->dev = &pdev->dev;
892
893 /* Clean up any left over interrupt state. */
894 writel(0, bus->base + ASPEED_I2C_INTR_CTRL_REG);
895 writel(0xffffffff, bus->base + ASPEED_I2C_INTR_STS_REG);
896 /*
897 * bus.lock does not need to be held because the interrupt handler has
898 * not been enabled yet.
899 */
900 ret = aspeed_i2c_init(bus, pdev);
901 if (ret < 0)
902 return ret;
903
904 irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
905 ret = devm_request_irq(&pdev->dev, irq, aspeed_i2c_bus_irq,
906 0, dev_name(&pdev->dev), bus);
907 if (ret < 0)
908 return ret;
909
910 ret = i2c_add_adapter(&bus->adap);
911 if (ret < 0)
912 return ret;
913
914 platform_set_drvdata(pdev, bus);
915
916 dev_info(bus->dev, "i2c bus %d registered, irq %d\n",
917 bus->adap.nr, irq);
918
919 return 0;
920}
921
922static int aspeed_i2c_remove_bus(struct platform_device *pdev)
923{
924 struct aspeed_i2c_bus *bus = platform_get_drvdata(pdev);
925 unsigned long flags;
926
927 spin_lock_irqsave(&bus->lock, flags);
928
929 /* Disable everything. */
930 writel(0, bus->base + ASPEED_I2C_FUN_CTRL_REG);
931 writel(0, bus->base + ASPEED_I2C_INTR_CTRL_REG);
932
933 spin_unlock_irqrestore(&bus->lock, flags);
934
935 reset_control_assert(bus->rst);
936
937 i2c_del_adapter(&bus->adap);
938
939 return 0;
940}
941
942static struct platform_driver aspeed_i2c_bus_driver = {
943 .probe = aspeed_i2c_probe_bus,
944 .remove = aspeed_i2c_remove_bus,
945 .driver = {
946 .name = "aspeed-i2c-bus",
947 .of_match_table = aspeed_i2c_bus_of_table,
948 },
949};
950module_platform_driver(aspeed_i2c_bus_driver);
951
952MODULE_AUTHOR("Brendan Higgins <brendanhiggins@google.com>");
953MODULE_DESCRIPTION("Aspeed I2C Bus Driver");
954MODULE_LICENSE("GPL v2");