blob: 1f9de7635bcbe544a82645a83c2b180621fb5e7e [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001/* SPDX-License-Identifier: GPL-2.0 */
2#ifndef _ASM_X86_MSR_INDEX_H
3#define _ASM_X86_MSR_INDEX_H
4
5/*
6 * CPU model specific register (MSR) numbers.
7 *
8 * Do not add new entries to this file unless the definitions are shared
9 * between multiple compilation units.
10 */
11
12/* x86-64 specific MSRs */
13#define MSR_EFER 0xc0000080 /* extended feature register */
14#define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
15#define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
16#define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
17#define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
18#define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
19#define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
20#define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
21#define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
22
23/* EFER bits: */
24#define _EFER_SCE 0 /* SYSCALL/SYSRET */
25#define _EFER_LME 8 /* Long mode enable */
26#define _EFER_LMA 10 /* Long mode active (read-only) */
27#define _EFER_NX 11 /* No execute enable */
28#define _EFER_SVME 12 /* Enable virtualization */
29#define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
30#define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
31
32#define EFER_SCE (1<<_EFER_SCE)
33#define EFER_LME (1<<_EFER_LME)
34#define EFER_LMA (1<<_EFER_LMA)
35#define EFER_NX (1<<_EFER_NX)
36#define EFER_SVME (1<<_EFER_SVME)
37#define EFER_LMSLE (1<<_EFER_LMSLE)
38#define EFER_FFXSR (1<<_EFER_FFXSR)
39
40/* Intel MSRs. Some also available on other CPUs */
41
42#define MSR_IA32_SPEC_CTRL 0x00000048 /* Speculation Control */
43#define SPEC_CTRL_IBRS (1 << 0) /* Indirect Branch Restricted Speculation */
44#define SPEC_CTRL_STIBP_SHIFT 1 /* Single Thread Indirect Branch Predictor (STIBP) bit */
45#define SPEC_CTRL_STIBP (1 << SPEC_CTRL_STIBP_SHIFT) /* STIBP mask */
46#define SPEC_CTRL_SSBD_SHIFT 2 /* Speculative Store Bypass Disable bit */
47#define SPEC_CTRL_SSBD (1 << SPEC_CTRL_SSBD_SHIFT) /* Speculative Store Bypass Disable */
48
49#define MSR_IA32_PRED_CMD 0x00000049 /* Prediction Command */
50#define PRED_CMD_IBPB (1 << 0) /* Indirect Branch Prediction Barrier */
51
52#define MSR_PPIN_CTL 0x0000004e
53#define MSR_PPIN 0x0000004f
54
55#define MSR_IA32_PERFCTR0 0x000000c1
56#define MSR_IA32_PERFCTR1 0x000000c2
57#define MSR_FSB_FREQ 0x000000cd
58#define MSR_PLATFORM_INFO 0x000000ce
59#define MSR_PLATFORM_INFO_CPUID_FAULT_BIT 31
60#define MSR_PLATFORM_INFO_CPUID_FAULT BIT_ULL(MSR_PLATFORM_INFO_CPUID_FAULT_BIT)
61
62#define MSR_PKG_CST_CONFIG_CONTROL 0x000000e2
63#define NHM_C3_AUTO_DEMOTE (1UL << 25)
64#define NHM_C1_AUTO_DEMOTE (1UL << 26)
65#define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
66#define SNB_C3_AUTO_UNDEMOTE (1UL << 27)
67#define SNB_C1_AUTO_UNDEMOTE (1UL << 28)
68
69#define MSR_MTRRcap 0x000000fe
70
71#define MSR_IA32_ARCH_CAPABILITIES 0x0000010a
72#define ARCH_CAP_RDCL_NO (1 << 0) /* Not susceptible to Meltdown */
73#define ARCH_CAP_IBRS_ALL (1 << 1) /* Enhanced IBRS support */
74#define ARCH_CAP_SKIP_VMENTRY_L1DFLUSH (1 << 3) /* Skip L1D flush on vmentry */
75#define ARCH_CAP_SSB_NO (1 << 4) /*
76 * Not susceptible to Speculative Store Bypass
77 * attack, so no Speculative Store Bypass
78 * control required.
79 */
80
81#define MSR_IA32_FLUSH_CMD 0x0000010b
82#define L1D_FLUSH (1 << 0) /*
83 * Writeback and invalidate the
84 * L1 data cache.
85 */
86
87#define MSR_IA32_BBL_CR_CTL 0x00000119
88#define MSR_IA32_BBL_CR_CTL3 0x0000011e
89
90#define MSR_IA32_SYSENTER_CS 0x00000174
91#define MSR_IA32_SYSENTER_ESP 0x00000175
92#define MSR_IA32_SYSENTER_EIP 0x00000176
93
94#define MSR_IA32_MCG_CAP 0x00000179
95#define MSR_IA32_MCG_STATUS 0x0000017a
96#define MSR_IA32_MCG_CTL 0x0000017b
97#define MSR_IA32_MCG_EXT_CTL 0x000004d0
98
99#define MSR_OFFCORE_RSP_0 0x000001a6
100#define MSR_OFFCORE_RSP_1 0x000001a7
101#define MSR_TURBO_RATIO_LIMIT 0x000001ad
102#define MSR_TURBO_RATIO_LIMIT1 0x000001ae
103#define MSR_TURBO_RATIO_LIMIT2 0x000001af
104
105#define MSR_LBR_SELECT 0x000001c8
106#define MSR_LBR_TOS 0x000001c9
107#define MSR_LBR_NHM_FROM 0x00000680
108#define MSR_LBR_NHM_TO 0x000006c0
109#define MSR_LBR_CORE_FROM 0x00000040
110#define MSR_LBR_CORE_TO 0x00000060
111
112#define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */
113#define LBR_INFO_MISPRED BIT_ULL(63)
114#define LBR_INFO_IN_TX BIT_ULL(62)
115#define LBR_INFO_ABORT BIT_ULL(61)
116#define LBR_INFO_CYCLES 0xffff
117
118#define MSR_IA32_PEBS_ENABLE 0x000003f1
119#define MSR_IA32_DS_AREA 0x00000600
120#define MSR_IA32_PERF_CAPABILITIES 0x00000345
121#define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
122
123#define MSR_IA32_RTIT_CTL 0x00000570
124#define MSR_IA32_RTIT_STATUS 0x00000571
125#define MSR_IA32_RTIT_ADDR0_A 0x00000580
126#define MSR_IA32_RTIT_ADDR0_B 0x00000581
127#define MSR_IA32_RTIT_ADDR1_A 0x00000582
128#define MSR_IA32_RTIT_ADDR1_B 0x00000583
129#define MSR_IA32_RTIT_ADDR2_A 0x00000584
130#define MSR_IA32_RTIT_ADDR2_B 0x00000585
131#define MSR_IA32_RTIT_ADDR3_A 0x00000586
132#define MSR_IA32_RTIT_ADDR3_B 0x00000587
133#define MSR_IA32_RTIT_CR3_MATCH 0x00000572
134#define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560
135#define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561
136
137#define MSR_MTRRfix64K_00000 0x00000250
138#define MSR_MTRRfix16K_80000 0x00000258
139#define MSR_MTRRfix16K_A0000 0x00000259
140#define MSR_MTRRfix4K_C0000 0x00000268
141#define MSR_MTRRfix4K_C8000 0x00000269
142#define MSR_MTRRfix4K_D0000 0x0000026a
143#define MSR_MTRRfix4K_D8000 0x0000026b
144#define MSR_MTRRfix4K_E0000 0x0000026c
145#define MSR_MTRRfix4K_E8000 0x0000026d
146#define MSR_MTRRfix4K_F0000 0x0000026e
147#define MSR_MTRRfix4K_F8000 0x0000026f
148#define MSR_MTRRdefType 0x000002ff
149
150#define MSR_IA32_CR_PAT 0x00000277
151
152#define MSR_IA32_DEBUGCTLMSR 0x000001d9
153#define MSR_IA32_LASTBRANCHFROMIP 0x000001db
154#define MSR_IA32_LASTBRANCHTOIP 0x000001dc
155#define MSR_IA32_LASTINTFROMIP 0x000001dd
156#define MSR_IA32_LASTINTTOIP 0x000001de
157
158/* DEBUGCTLMSR bits (others vary by model): */
159#define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
160#define DEBUGCTLMSR_BTF_SHIFT 1
161#define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
162#define DEBUGCTLMSR_TR (1UL << 6)
163#define DEBUGCTLMSR_BTS (1UL << 7)
164#define DEBUGCTLMSR_BTINT (1UL << 8)
165#define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
166#define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
167#define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
168#define DEBUGCTLMSR_FREEZE_IN_SMM_BIT 14
169#define DEBUGCTLMSR_FREEZE_IN_SMM (1UL << DEBUGCTLMSR_FREEZE_IN_SMM_BIT)
170
171#define MSR_PEBS_FRONTEND 0x000003f7
172
173#define MSR_IA32_POWER_CTL 0x000001fc
174
175#define MSR_IA32_MC0_CTL 0x00000400
176#define MSR_IA32_MC0_STATUS 0x00000401
177#define MSR_IA32_MC0_ADDR 0x00000402
178#define MSR_IA32_MC0_MISC 0x00000403
179
180/* C-state Residency Counters */
181#define MSR_PKG_C3_RESIDENCY 0x000003f8
182#define MSR_PKG_C6_RESIDENCY 0x000003f9
183#define MSR_ATOM_PKG_C6_RESIDENCY 0x000003fa
184#define MSR_PKG_C7_RESIDENCY 0x000003fa
185#define MSR_CORE_C3_RESIDENCY 0x000003fc
186#define MSR_CORE_C6_RESIDENCY 0x000003fd
187#define MSR_CORE_C7_RESIDENCY 0x000003fe
188#define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff
189#define MSR_PKG_C2_RESIDENCY 0x0000060d
190#define MSR_PKG_C8_RESIDENCY 0x00000630
191#define MSR_PKG_C9_RESIDENCY 0x00000631
192#define MSR_PKG_C10_RESIDENCY 0x00000632
193
194/* Interrupt Response Limit */
195#define MSR_PKGC3_IRTL 0x0000060a
196#define MSR_PKGC6_IRTL 0x0000060b
197#define MSR_PKGC7_IRTL 0x0000060c
198#define MSR_PKGC8_IRTL 0x00000633
199#define MSR_PKGC9_IRTL 0x00000634
200#define MSR_PKGC10_IRTL 0x00000635
201
202/* Run Time Average Power Limiting (RAPL) Interface */
203
204#define MSR_RAPL_POWER_UNIT 0x00000606
205
206#define MSR_PKG_POWER_LIMIT 0x00000610
207#define MSR_PKG_ENERGY_STATUS 0x00000611
208#define MSR_PKG_PERF_STATUS 0x00000613
209#define MSR_PKG_POWER_INFO 0x00000614
210
211#define MSR_DRAM_POWER_LIMIT 0x00000618
212#define MSR_DRAM_ENERGY_STATUS 0x00000619
213#define MSR_DRAM_PERF_STATUS 0x0000061b
214#define MSR_DRAM_POWER_INFO 0x0000061c
215
216#define MSR_PP0_POWER_LIMIT 0x00000638
217#define MSR_PP0_ENERGY_STATUS 0x00000639
218#define MSR_PP0_POLICY 0x0000063a
219#define MSR_PP0_PERF_STATUS 0x0000063b
220
221#define MSR_PP1_POWER_LIMIT 0x00000640
222#define MSR_PP1_ENERGY_STATUS 0x00000641
223#define MSR_PP1_POLICY 0x00000642
224
225/* Config TDP MSRs */
226#define MSR_CONFIG_TDP_NOMINAL 0x00000648
227#define MSR_CONFIG_TDP_LEVEL_1 0x00000649
228#define MSR_CONFIG_TDP_LEVEL_2 0x0000064A
229#define MSR_CONFIG_TDP_CONTROL 0x0000064B
230#define MSR_TURBO_ACTIVATION_RATIO 0x0000064C
231
232#define MSR_PLATFORM_ENERGY_STATUS 0x0000064D
233
234#define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658
235#define MSR_PKG_ANY_CORE_C0_RES 0x00000659
236#define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A
237#define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B
238
239#define MSR_CORE_C1_RES 0x00000660
240#define MSR_MODULE_C6_RES_MS 0x00000664
241
242#define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668
243#define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669
244
245#define MSR_ATOM_CORE_RATIOS 0x0000066a
246#define MSR_ATOM_CORE_VIDS 0x0000066b
247#define MSR_ATOM_CORE_TURBO_RATIOS 0x0000066c
248#define MSR_ATOM_CORE_TURBO_VIDS 0x0000066d
249
250
251#define MSR_CORE_PERF_LIMIT_REASONS 0x00000690
252#define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0
253#define MSR_RING_PERF_LIMIT_REASONS 0x000006B1
254
255/* Hardware P state interface */
256#define MSR_PPERF 0x0000064e
257#define MSR_PERF_LIMIT_REASONS 0x0000064f
258#define MSR_PM_ENABLE 0x00000770
259#define MSR_HWP_CAPABILITIES 0x00000771
260#define MSR_HWP_REQUEST_PKG 0x00000772
261#define MSR_HWP_INTERRUPT 0x00000773
262#define MSR_HWP_REQUEST 0x00000774
263#define MSR_HWP_STATUS 0x00000777
264
265/* CPUID.6.EAX */
266#define HWP_BASE_BIT (1<<7)
267#define HWP_NOTIFICATIONS_BIT (1<<8)
268#define HWP_ACTIVITY_WINDOW_BIT (1<<9)
269#define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10)
270#define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11)
271
272/* IA32_HWP_CAPABILITIES */
273#define HWP_HIGHEST_PERF(x) (((x) >> 0) & 0xff)
274#define HWP_GUARANTEED_PERF(x) (((x) >> 8) & 0xff)
275#define HWP_MOSTEFFICIENT_PERF(x) (((x) >> 16) & 0xff)
276#define HWP_LOWEST_PERF(x) (((x) >> 24) & 0xff)
277
278/* IA32_HWP_REQUEST */
279#define HWP_MIN_PERF(x) (x & 0xff)
280#define HWP_MAX_PERF(x) ((x & 0xff) << 8)
281#define HWP_DESIRED_PERF(x) ((x & 0xff) << 16)
282#define HWP_ENERGY_PERF_PREFERENCE(x) (((unsigned long long) x & 0xff) << 24)
283#define HWP_EPP_PERFORMANCE 0x00
284#define HWP_EPP_BALANCE_PERFORMANCE 0x80
285#define HWP_EPP_BALANCE_POWERSAVE 0xC0
286#define HWP_EPP_POWERSAVE 0xFF
287#define HWP_ACTIVITY_WINDOW(x) ((unsigned long long)(x & 0xff3) << 32)
288#define HWP_PACKAGE_CONTROL(x) ((unsigned long long)(x & 0x1) << 42)
289
290/* IA32_HWP_STATUS */
291#define HWP_GUARANTEED_CHANGE(x) (x & 0x1)
292#define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4)
293
294/* IA32_HWP_INTERRUPT */
295#define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1)
296#define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2)
297
298#define MSR_AMD64_MC0_MASK 0xc0010044
299
300#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
301#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
302#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
303#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
304
305#define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
306
307/* These are consecutive and not in the normal 4er MCE bank block */
308#define MSR_IA32_MC0_CTL2 0x00000280
309#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
310
311#define MSR_P6_PERFCTR0 0x000000c1
312#define MSR_P6_PERFCTR1 0x000000c2
313#define MSR_P6_EVNTSEL0 0x00000186
314#define MSR_P6_EVNTSEL1 0x00000187
315
316#define MSR_KNC_PERFCTR0 0x00000020
317#define MSR_KNC_PERFCTR1 0x00000021
318#define MSR_KNC_EVNTSEL0 0x00000028
319#define MSR_KNC_EVNTSEL1 0x00000029
320
321/* Alternative perfctr range with full access. */
322#define MSR_IA32_PMC0 0x000004c1
323
324/* AMD64 MSRs. Not complete. See the architecture manual for a more
325 complete list. */
326
327#define MSR_AMD64_PATCH_LEVEL 0x0000008b
328#define MSR_AMD64_TSC_RATIO 0xc0000104
329#define MSR_AMD64_NB_CFG 0xc001001f
330#define MSR_AMD64_PATCH_LOADER 0xc0010020
331#define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
332#define MSR_AMD64_OSVW_STATUS 0xc0010141
333#define MSR_AMD64_LS_CFG 0xc0011020
334#define MSR_AMD64_DC_CFG 0xc0011022
335#define MSR_AMD64_BU_CFG2 0xc001102a
336#define MSR_AMD64_IBSFETCHCTL 0xc0011030
337#define MSR_AMD64_IBSFETCHLINAD 0xc0011031
338#define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
339#define MSR_AMD64_IBSFETCH_REG_COUNT 3
340#define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
341#define MSR_AMD64_IBSOPCTL 0xc0011033
342#define MSR_AMD64_IBSOPRIP 0xc0011034
343#define MSR_AMD64_IBSOPDATA 0xc0011035
344#define MSR_AMD64_IBSOPDATA2 0xc0011036
345#define MSR_AMD64_IBSOPDATA3 0xc0011037
346#define MSR_AMD64_IBSDCLINAD 0xc0011038
347#define MSR_AMD64_IBSDCPHYSAD 0xc0011039
348#define MSR_AMD64_IBSOP_REG_COUNT 7
349#define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
350#define MSR_AMD64_IBSCTL 0xc001103a
351#define MSR_AMD64_IBSBRTARGET 0xc001103b
352#define MSR_AMD64_IBSOPDATA4 0xc001103d
353#define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
354#define MSR_AMD64_SEV 0xc0010131
355#define MSR_AMD64_SEV_ENABLED_BIT 0
356#define MSR_AMD64_SEV_ENABLED BIT_ULL(MSR_AMD64_SEV_ENABLED_BIT)
357
358#define MSR_AMD64_VIRT_SPEC_CTRL 0xc001011f
359
360/* Fam 17h MSRs */
361#define MSR_F17H_IRPERF 0xc00000e9
362
363/* Fam 16h MSRs */
364#define MSR_F16H_L2I_PERF_CTL 0xc0010230
365#define MSR_F16H_L2I_PERF_CTR 0xc0010231
366#define MSR_F16H_DR1_ADDR_MASK 0xc0011019
367#define MSR_F16H_DR2_ADDR_MASK 0xc001101a
368#define MSR_F16H_DR3_ADDR_MASK 0xc001101b
369#define MSR_F16H_DR0_ADDR_MASK 0xc0011027
370
371/* Fam 15h MSRs */
372#define MSR_F15H_PERF_CTL 0xc0010200
373#define MSR_F15H_PERF_CTL0 MSR_F15H_PERF_CTL
374#define MSR_F15H_PERF_CTL1 (MSR_F15H_PERF_CTL + 2)
375#define MSR_F15H_PERF_CTL2 (MSR_F15H_PERF_CTL + 4)
376#define MSR_F15H_PERF_CTL3 (MSR_F15H_PERF_CTL + 6)
377#define MSR_F15H_PERF_CTL4 (MSR_F15H_PERF_CTL + 8)
378#define MSR_F15H_PERF_CTL5 (MSR_F15H_PERF_CTL + 10)
379
380#define MSR_F15H_PERF_CTR 0xc0010201
381#define MSR_F15H_PERF_CTR0 MSR_F15H_PERF_CTR
382#define MSR_F15H_PERF_CTR1 (MSR_F15H_PERF_CTR + 2)
383#define MSR_F15H_PERF_CTR2 (MSR_F15H_PERF_CTR + 4)
384#define MSR_F15H_PERF_CTR3 (MSR_F15H_PERF_CTR + 6)
385#define MSR_F15H_PERF_CTR4 (MSR_F15H_PERF_CTR + 8)
386#define MSR_F15H_PERF_CTR5 (MSR_F15H_PERF_CTR + 10)
387
388#define MSR_F15H_NB_PERF_CTL 0xc0010240
389#define MSR_F15H_NB_PERF_CTR 0xc0010241
390#define MSR_F15H_PTSC 0xc0010280
391#define MSR_F15H_IC_CFG 0xc0011021
392#define MSR_F15H_EX_CFG 0xc001102c
393
394/* Fam 10h MSRs */
395#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
396#define FAM10H_MMIO_CONF_ENABLE (1<<0)
397#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
398#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
399#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
400#define FAM10H_MMIO_CONF_BASE_SHIFT 20
401#define MSR_FAM10H_NODE_ID 0xc001100c
402#define MSR_F10H_DECFG 0xc0011029
403#define MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT 1
404#define MSR_F10H_DECFG_LFENCE_SERIALIZE BIT_ULL(MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT)
405
406/* K8 MSRs */
407#define MSR_K8_TOP_MEM1 0xc001001a
408#define MSR_K8_TOP_MEM2 0xc001001d
409#define MSR_K8_SYSCFG 0xc0010010
410#define MSR_K8_SYSCFG_MEM_ENCRYPT_BIT 23
411#define MSR_K8_SYSCFG_MEM_ENCRYPT BIT_ULL(MSR_K8_SYSCFG_MEM_ENCRYPT_BIT)
412#define MSR_K8_INT_PENDING_MSG 0xc0010055
413/* C1E active bits in int pending message */
414#define K8_INTP_C1E_ACTIVE_MASK 0x18000000
415#define MSR_K8_TSEG_ADDR 0xc0010112
416#define MSR_K8_TSEG_MASK 0xc0010113
417#define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
418#define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
419#define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
420
421/* K7 MSRs */
422#define MSR_K7_EVNTSEL0 0xc0010000
423#define MSR_K7_PERFCTR0 0xc0010004
424#define MSR_K7_EVNTSEL1 0xc0010001
425#define MSR_K7_PERFCTR1 0xc0010005
426#define MSR_K7_EVNTSEL2 0xc0010002
427#define MSR_K7_PERFCTR2 0xc0010006
428#define MSR_K7_EVNTSEL3 0xc0010003
429#define MSR_K7_PERFCTR3 0xc0010007
430#define MSR_K7_CLK_CTL 0xc001001b
431#define MSR_K7_HWCR 0xc0010015
432#define MSR_K7_HWCR_SMMLOCK_BIT 0
433#define MSR_K7_HWCR_SMMLOCK BIT_ULL(MSR_K7_HWCR_SMMLOCK_BIT)
434#define MSR_K7_FID_VID_CTL 0xc0010041
435#define MSR_K7_FID_VID_STATUS 0xc0010042
436
437/* K6 MSRs */
438#define MSR_K6_WHCR 0xc0000082
439#define MSR_K6_UWCCR 0xc0000085
440#define MSR_K6_EPMR 0xc0000086
441#define MSR_K6_PSOR 0xc0000087
442#define MSR_K6_PFIR 0xc0000088
443
444/* Centaur-Hauls/IDT defined MSRs. */
445#define MSR_IDT_FCR1 0x00000107
446#define MSR_IDT_FCR2 0x00000108
447#define MSR_IDT_FCR3 0x00000109
448#define MSR_IDT_FCR4 0x0000010a
449
450#define MSR_IDT_MCR0 0x00000110
451#define MSR_IDT_MCR1 0x00000111
452#define MSR_IDT_MCR2 0x00000112
453#define MSR_IDT_MCR3 0x00000113
454#define MSR_IDT_MCR4 0x00000114
455#define MSR_IDT_MCR5 0x00000115
456#define MSR_IDT_MCR6 0x00000116
457#define MSR_IDT_MCR7 0x00000117
458#define MSR_IDT_MCR_CTRL 0x00000120
459
460/* VIA Cyrix defined MSRs*/
461#define MSR_VIA_FCR 0x00001107
462#define MSR_VIA_LONGHAUL 0x0000110a
463#define MSR_VIA_RNG 0x0000110b
464#define MSR_VIA_BCR2 0x00001147
465
466/* Transmeta defined MSRs */
467#define MSR_TMTA_LONGRUN_CTRL 0x80868010
468#define MSR_TMTA_LONGRUN_FLAGS 0x80868011
469#define MSR_TMTA_LRTI_READOUT 0x80868018
470#define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
471
472/* Intel defined MSRs. */
473#define MSR_IA32_P5_MC_ADDR 0x00000000
474#define MSR_IA32_P5_MC_TYPE 0x00000001
475#define MSR_IA32_TSC 0x00000010
476#define MSR_IA32_PLATFORM_ID 0x00000017
477#define MSR_IA32_EBL_CR_POWERON 0x0000002a
478#define MSR_EBC_FREQUENCY_ID 0x0000002c
479#define MSR_SMI_COUNT 0x00000034
480#define MSR_IA32_FEATURE_CONTROL 0x0000003a
481#define MSR_IA32_TSC_ADJUST 0x0000003b
482#define MSR_IA32_BNDCFGS 0x00000d90
483
484#define MSR_IA32_BNDCFGS_RSVD 0x00000ffc
485
486#define MSR_IA32_XSS 0x00000da0
487
488#define FEATURE_CONTROL_LOCKED (1<<0)
489#define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
490#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
491#define FEATURE_CONTROL_LMCE (1<<20)
492
493#define MSR_IA32_APICBASE 0x0000001b
494#define MSR_IA32_APICBASE_BSP (1<<8)
495#define MSR_IA32_APICBASE_ENABLE (1<<11)
496#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
497
498#define MSR_IA32_TSCDEADLINE 0x000006e0
499
500#define MSR_IA32_UCODE_WRITE 0x00000079
501#define MSR_IA32_UCODE_REV 0x0000008b
502
503#define MSR_IA32_SMM_MONITOR_CTL 0x0000009b
504#define MSR_IA32_SMBASE 0x0000009e
505
506#define MSR_IA32_PERF_STATUS 0x00000198
507#define MSR_IA32_PERF_CTL 0x00000199
508#define INTEL_PERF_CTL_MASK 0xffff
509#define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
510#define MSR_AMD_PERF_STATUS 0xc0010063
511#define MSR_AMD_PERF_CTL 0xc0010062
512
513#define MSR_IA32_MPERF 0x000000e7
514#define MSR_IA32_APERF 0x000000e8
515
516#define MSR_IA32_THERM_CONTROL 0x0000019a
517#define MSR_IA32_THERM_INTERRUPT 0x0000019b
518
519#define THERM_INT_HIGH_ENABLE (1 << 0)
520#define THERM_INT_LOW_ENABLE (1 << 1)
521#define THERM_INT_PLN_ENABLE (1 << 24)
522
523#define MSR_IA32_THERM_STATUS 0x0000019c
524
525#define THERM_STATUS_PROCHOT (1 << 0)
526#define THERM_STATUS_POWER_LIMIT (1 << 10)
527
528#define MSR_THERM2_CTL 0x0000019d
529
530#define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
531
532#define MSR_IA32_MISC_ENABLE 0x000001a0
533
534#define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
535
536#define MSR_MISC_FEATURE_CONTROL 0x000001a4
537#define MSR_MISC_PWR_MGMT 0x000001aa
538
539#define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
540#define ENERGY_PERF_BIAS_PERFORMANCE 0
541#define ENERGY_PERF_BIAS_BALANCE_PERFORMANCE 4
542#define ENERGY_PERF_BIAS_NORMAL 6
543#define ENERGY_PERF_BIAS_BALANCE_POWERSAVE 8
544#define ENERGY_PERF_BIAS_POWERSAVE 15
545
546#define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
547
548#define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
549#define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
550
551#define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
552
553#define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
554#define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
555#define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
556
557/* Thermal Thresholds Support */
558#define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
559#define THERM_SHIFT_THRESHOLD0 8
560#define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
561#define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
562#define THERM_SHIFT_THRESHOLD1 16
563#define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
564#define THERM_STATUS_THRESHOLD0 (1 << 6)
565#define THERM_LOG_THRESHOLD0 (1 << 7)
566#define THERM_STATUS_THRESHOLD1 (1 << 8)
567#define THERM_LOG_THRESHOLD1 (1 << 9)
568
569/* MISC_ENABLE bits: architectural */
570#define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0
571#define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
572#define MSR_IA32_MISC_ENABLE_TCC_BIT 1
573#define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
574#define MSR_IA32_MISC_ENABLE_EMON_BIT 7
575#define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
576#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11
577#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
578#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12
579#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
580#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16
581#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
582#define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18
583#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
584#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22
585#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
586#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23
587#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
588#define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34
589#define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
590
591/* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
592#define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2
593#define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
594#define MSR_IA32_MISC_ENABLE_TM1_BIT 3
595#define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
596#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4
597#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
598#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6
599#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
600#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8
601#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
602#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9
603#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
604#define MSR_IA32_MISC_ENABLE_FERR_BIT 10
605#define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
606#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10
607#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
608#define MSR_IA32_MISC_ENABLE_TM2_BIT 13
609#define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
610#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19
611#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
612#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20
613#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
614#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24
615#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
616#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37
617#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
618#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38
619#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
620#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39
621#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
622
623/* MISC_FEATURES_ENABLES non-architectural features */
624#define MSR_MISC_FEATURES_ENABLES 0x00000140
625
626#define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT 0
627#define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT BIT_ULL(MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT)
628#define MSR_MISC_FEATURES_ENABLES_RING3MWAIT_BIT 1
629
630#define MSR_IA32_TSC_DEADLINE 0x000006E0
631
632/* P4/Xeon+ specific */
633#define MSR_IA32_MCG_EAX 0x00000180
634#define MSR_IA32_MCG_EBX 0x00000181
635#define MSR_IA32_MCG_ECX 0x00000182
636#define MSR_IA32_MCG_EDX 0x00000183
637#define MSR_IA32_MCG_ESI 0x00000184
638#define MSR_IA32_MCG_EDI 0x00000185
639#define MSR_IA32_MCG_EBP 0x00000186
640#define MSR_IA32_MCG_ESP 0x00000187
641#define MSR_IA32_MCG_EFLAGS 0x00000188
642#define MSR_IA32_MCG_EIP 0x00000189
643#define MSR_IA32_MCG_RESERVED 0x0000018a
644
645/* Pentium IV performance counter MSRs */
646#define MSR_P4_BPU_PERFCTR0 0x00000300
647#define MSR_P4_BPU_PERFCTR1 0x00000301
648#define MSR_P4_BPU_PERFCTR2 0x00000302
649#define MSR_P4_BPU_PERFCTR3 0x00000303
650#define MSR_P4_MS_PERFCTR0 0x00000304
651#define MSR_P4_MS_PERFCTR1 0x00000305
652#define MSR_P4_MS_PERFCTR2 0x00000306
653#define MSR_P4_MS_PERFCTR3 0x00000307
654#define MSR_P4_FLAME_PERFCTR0 0x00000308
655#define MSR_P4_FLAME_PERFCTR1 0x00000309
656#define MSR_P4_FLAME_PERFCTR2 0x0000030a
657#define MSR_P4_FLAME_PERFCTR3 0x0000030b
658#define MSR_P4_IQ_PERFCTR0 0x0000030c
659#define MSR_P4_IQ_PERFCTR1 0x0000030d
660#define MSR_P4_IQ_PERFCTR2 0x0000030e
661#define MSR_P4_IQ_PERFCTR3 0x0000030f
662#define MSR_P4_IQ_PERFCTR4 0x00000310
663#define MSR_P4_IQ_PERFCTR5 0x00000311
664#define MSR_P4_BPU_CCCR0 0x00000360
665#define MSR_P4_BPU_CCCR1 0x00000361
666#define MSR_P4_BPU_CCCR2 0x00000362
667#define MSR_P4_BPU_CCCR3 0x00000363
668#define MSR_P4_MS_CCCR0 0x00000364
669#define MSR_P4_MS_CCCR1 0x00000365
670#define MSR_P4_MS_CCCR2 0x00000366
671#define MSR_P4_MS_CCCR3 0x00000367
672#define MSR_P4_FLAME_CCCR0 0x00000368
673#define MSR_P4_FLAME_CCCR1 0x00000369
674#define MSR_P4_FLAME_CCCR2 0x0000036a
675#define MSR_P4_FLAME_CCCR3 0x0000036b
676#define MSR_P4_IQ_CCCR0 0x0000036c
677#define MSR_P4_IQ_CCCR1 0x0000036d
678#define MSR_P4_IQ_CCCR2 0x0000036e
679#define MSR_P4_IQ_CCCR3 0x0000036f
680#define MSR_P4_IQ_CCCR4 0x00000370
681#define MSR_P4_IQ_CCCR5 0x00000371
682#define MSR_P4_ALF_ESCR0 0x000003ca
683#define MSR_P4_ALF_ESCR1 0x000003cb
684#define MSR_P4_BPU_ESCR0 0x000003b2
685#define MSR_P4_BPU_ESCR1 0x000003b3
686#define MSR_P4_BSU_ESCR0 0x000003a0
687#define MSR_P4_BSU_ESCR1 0x000003a1
688#define MSR_P4_CRU_ESCR0 0x000003b8
689#define MSR_P4_CRU_ESCR1 0x000003b9
690#define MSR_P4_CRU_ESCR2 0x000003cc
691#define MSR_P4_CRU_ESCR3 0x000003cd
692#define MSR_P4_CRU_ESCR4 0x000003e0
693#define MSR_P4_CRU_ESCR5 0x000003e1
694#define MSR_P4_DAC_ESCR0 0x000003a8
695#define MSR_P4_DAC_ESCR1 0x000003a9
696#define MSR_P4_FIRM_ESCR0 0x000003a4
697#define MSR_P4_FIRM_ESCR1 0x000003a5
698#define MSR_P4_FLAME_ESCR0 0x000003a6
699#define MSR_P4_FLAME_ESCR1 0x000003a7
700#define MSR_P4_FSB_ESCR0 0x000003a2
701#define MSR_P4_FSB_ESCR1 0x000003a3
702#define MSR_P4_IQ_ESCR0 0x000003ba
703#define MSR_P4_IQ_ESCR1 0x000003bb
704#define MSR_P4_IS_ESCR0 0x000003b4
705#define MSR_P4_IS_ESCR1 0x000003b5
706#define MSR_P4_ITLB_ESCR0 0x000003b6
707#define MSR_P4_ITLB_ESCR1 0x000003b7
708#define MSR_P4_IX_ESCR0 0x000003c8
709#define MSR_P4_IX_ESCR1 0x000003c9
710#define MSR_P4_MOB_ESCR0 0x000003aa
711#define MSR_P4_MOB_ESCR1 0x000003ab
712#define MSR_P4_MS_ESCR0 0x000003c0
713#define MSR_P4_MS_ESCR1 0x000003c1
714#define MSR_P4_PMH_ESCR0 0x000003ac
715#define MSR_P4_PMH_ESCR1 0x000003ad
716#define MSR_P4_RAT_ESCR0 0x000003bc
717#define MSR_P4_RAT_ESCR1 0x000003bd
718#define MSR_P4_SAAT_ESCR0 0x000003ae
719#define MSR_P4_SAAT_ESCR1 0x000003af
720#define MSR_P4_SSU_ESCR0 0x000003be
721#define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
722
723#define MSR_P4_TBPU_ESCR0 0x000003c2
724#define MSR_P4_TBPU_ESCR1 0x000003c3
725#define MSR_P4_TC_ESCR0 0x000003c4
726#define MSR_P4_TC_ESCR1 0x000003c5
727#define MSR_P4_U2L_ESCR0 0x000003b0
728#define MSR_P4_U2L_ESCR1 0x000003b1
729
730#define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
731
732/* Intel Core-based CPU performance counters */
733#define MSR_CORE_PERF_FIXED_CTR0 0x00000309
734#define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
735#define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
736#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
737#define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
738#define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
739#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
740
741/* Geode defined MSRs */
742#define MSR_GEODE_BUSCONT_CONF0 0x00001900
743
744/* Intel VT MSRs */
745#define MSR_IA32_VMX_BASIC 0x00000480
746#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
747#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
748#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
749#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
750#define MSR_IA32_VMX_MISC 0x00000485
751#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
752#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
753#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
754#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
755#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
756#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
757#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
758#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
759#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
760#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
761#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
762#define MSR_IA32_VMX_VMFUNC 0x00000491
763
764/* VMX_BASIC bits and bitmasks */
765#define VMX_BASIC_VMCS_SIZE_SHIFT 32
766#define VMX_BASIC_TRUE_CTLS (1ULL << 55)
767#define VMX_BASIC_64 0x0001000000000000LLU
768#define VMX_BASIC_MEM_TYPE_SHIFT 50
769#define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
770#define VMX_BASIC_MEM_TYPE_WB 6LLU
771#define VMX_BASIC_INOUT 0x0040000000000000LLU
772
773/* MSR_IA32_VMX_MISC bits */
774#define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
775#define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
776/* AMD-V MSRs */
777
778#define MSR_VM_CR 0xc0010114
779#define MSR_VM_IGNNE 0xc0010115
780#define MSR_VM_HSAVE_PA 0xc0010117
781
782#endif /* _ASM_X86_MSR_INDEX_H */