blob: 50341338c39930b9b2e6db07ba698cee4a4974b8 [file] [log] [blame]
Andrew Scull5e1ddfa2018-08-14 10:06:54 +01001//===- IntrinsicsAARCH64.td - Defines AARCH64 intrinsics ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines all of the AARCH64-specific intrinsics.
11//
12//===----------------------------------------------------------------------===//
13
14let TargetPrefix = "aarch64" in {
15
16def int_aarch64_ldxr : Intrinsic<[llvm_i64_ty], [llvm_anyptr_ty]>;
17def int_aarch64_ldaxr : Intrinsic<[llvm_i64_ty], [llvm_anyptr_ty]>;
18def int_aarch64_stxr : Intrinsic<[llvm_i32_ty], [llvm_i64_ty, llvm_anyptr_ty]>;
19def int_aarch64_stlxr : Intrinsic<[llvm_i32_ty], [llvm_i64_ty, llvm_anyptr_ty]>;
20
21def int_aarch64_ldxp : Intrinsic<[llvm_i64_ty, llvm_i64_ty], [llvm_ptr_ty]>;
22def int_aarch64_ldaxp : Intrinsic<[llvm_i64_ty, llvm_i64_ty], [llvm_ptr_ty]>;
23def int_aarch64_stxp : Intrinsic<[llvm_i32_ty],
24 [llvm_i64_ty, llvm_i64_ty, llvm_ptr_ty]>;
25def int_aarch64_stlxp : Intrinsic<[llvm_i32_ty],
26 [llvm_i64_ty, llvm_i64_ty, llvm_ptr_ty]>;
27
28def int_aarch64_clrex : Intrinsic<[]>;
29
30def int_aarch64_sdiv : Intrinsic<[llvm_anyint_ty], [LLVMMatchType<0>,
31 LLVMMatchType<0>], [IntrNoMem]>;
32def int_aarch64_udiv : Intrinsic<[llvm_anyint_ty], [LLVMMatchType<0>,
33 LLVMMatchType<0>], [IntrNoMem]>;
34
35//===----------------------------------------------------------------------===//
36// HINT
37
38def int_aarch64_hint : Intrinsic<[], [llvm_i32_ty]>;
39
40//===----------------------------------------------------------------------===//
41// Data Barrier Instructions
42
43def int_aarch64_dmb : GCCBuiltin<"__builtin_arm_dmb">, MSBuiltin<"__dmb">, Intrinsic<[], [llvm_i32_ty]>;
44def int_aarch64_dsb : GCCBuiltin<"__builtin_arm_dsb">, MSBuiltin<"__dsb">, Intrinsic<[], [llvm_i32_ty]>;
45def int_aarch64_isb : GCCBuiltin<"__builtin_arm_isb">, MSBuiltin<"__isb">, Intrinsic<[], [llvm_i32_ty]>;
46
47}
48
49//===----------------------------------------------------------------------===//
50// Advanced SIMD (NEON)
51
52let TargetPrefix = "aarch64" in { // All intrinsics start with "llvm.aarch64.".
53 class AdvSIMD_2Scalar_Float_Intrinsic
54 : Intrinsic<[llvm_anyfloat_ty], [LLVMMatchType<0>, LLVMMatchType<0>],
55 [IntrNoMem]>;
56
57 class AdvSIMD_FPToIntRounding_Intrinsic
58 : Intrinsic<[llvm_anyint_ty], [llvm_anyfloat_ty], [IntrNoMem]>;
59
60 class AdvSIMD_1IntArg_Intrinsic
61 : Intrinsic<[llvm_anyint_ty], [LLVMMatchType<0>], [IntrNoMem]>;
62 class AdvSIMD_1FloatArg_Intrinsic
63 : Intrinsic<[llvm_anyfloat_ty], [LLVMMatchType<0>], [IntrNoMem]>;
64 class AdvSIMD_1VectorArg_Intrinsic
65 : Intrinsic<[llvm_anyvector_ty], [LLVMMatchType<0>], [IntrNoMem]>;
66 class AdvSIMD_1VectorArg_Expand_Intrinsic
67 : Intrinsic<[llvm_anyvector_ty], [llvm_anyvector_ty], [IntrNoMem]>;
68 class AdvSIMD_1VectorArg_Long_Intrinsic
69 : Intrinsic<[llvm_anyvector_ty], [LLVMTruncatedType<0>], [IntrNoMem]>;
70 class AdvSIMD_1IntArg_Narrow_Intrinsic
71 : Intrinsic<[llvm_anyint_ty], [llvm_anyint_ty], [IntrNoMem]>;
72 class AdvSIMD_1VectorArg_Narrow_Intrinsic
73 : Intrinsic<[llvm_anyint_ty], [LLVMExtendedType<0>], [IntrNoMem]>;
74 class AdvSIMD_1VectorArg_Int_Across_Intrinsic
75 : Intrinsic<[llvm_anyint_ty], [llvm_anyvector_ty], [IntrNoMem]>;
76 class AdvSIMD_1VectorArg_Float_Across_Intrinsic
77 : Intrinsic<[llvm_anyfloat_ty], [llvm_anyvector_ty], [IntrNoMem]>;
78
79 class AdvSIMD_2IntArg_Intrinsic
80 : Intrinsic<[llvm_anyint_ty], [LLVMMatchType<0>, LLVMMatchType<0>],
81 [IntrNoMem]>;
82 class AdvSIMD_2FloatArg_Intrinsic
83 : Intrinsic<[llvm_anyfloat_ty], [LLVMMatchType<0>, LLVMMatchType<0>],
84 [IntrNoMem]>;
85 class AdvSIMD_2VectorArg_Intrinsic
86 : Intrinsic<[llvm_anyvector_ty], [LLVMMatchType<0>, LLVMMatchType<0>],
87 [IntrNoMem]>;
88 class AdvSIMD_2VectorArg_Compare_Intrinsic
89 : Intrinsic<[llvm_anyvector_ty], [llvm_anyvector_ty, LLVMMatchType<1>],
90 [IntrNoMem]>;
91 class AdvSIMD_2Arg_FloatCompare_Intrinsic
92 : Intrinsic<[llvm_anyint_ty], [llvm_anyfloat_ty, LLVMMatchType<1>],
93 [IntrNoMem]>;
94 class AdvSIMD_2VectorArg_Long_Intrinsic
95 : Intrinsic<[llvm_anyvector_ty],
96 [LLVMTruncatedType<0>, LLVMTruncatedType<0>],
97 [IntrNoMem]>;
98 class AdvSIMD_2VectorArg_Wide_Intrinsic
99 : Intrinsic<[llvm_anyvector_ty],
100 [LLVMMatchType<0>, LLVMTruncatedType<0>],
101 [IntrNoMem]>;
102 class AdvSIMD_2VectorArg_Narrow_Intrinsic
103 : Intrinsic<[llvm_anyvector_ty],
104 [LLVMExtendedType<0>, LLVMExtendedType<0>],
105 [IntrNoMem]>;
106 class AdvSIMD_2Arg_Scalar_Narrow_Intrinsic
107 : Intrinsic<[llvm_anyint_ty],
108 [LLVMExtendedType<0>, llvm_i32_ty],
109 [IntrNoMem]>;
110 class AdvSIMD_2VectorArg_Scalar_Expand_BySize_Intrinsic
111 : Intrinsic<[llvm_anyvector_ty],
112 [llvm_anyvector_ty],
113 [IntrNoMem]>;
114 class AdvSIMD_2VectorArg_Scalar_Wide_BySize_Intrinsic
115 : Intrinsic<[llvm_anyvector_ty],
116 [LLVMTruncatedType<0>],
117 [IntrNoMem]>;
118 class AdvSIMD_2VectorArg_Scalar_Wide_Intrinsic
119 : Intrinsic<[llvm_anyvector_ty],
120 [LLVMTruncatedType<0>, llvm_i32_ty],
121 [IntrNoMem]>;
122 class AdvSIMD_2VectorArg_Tied_Narrow_Intrinsic
123 : Intrinsic<[llvm_anyvector_ty],
124 [LLVMHalfElementsVectorType<0>, llvm_anyvector_ty],
125 [IntrNoMem]>;
126
127 class AdvSIMD_3VectorArg_Intrinsic
128 : Intrinsic<[llvm_anyvector_ty],
129 [LLVMMatchType<0>, LLVMMatchType<0>, LLVMMatchType<0>],
130 [IntrNoMem]>;
131 class AdvSIMD_3VectorArg_Scalar_Intrinsic
132 : Intrinsic<[llvm_anyvector_ty],
133 [LLVMMatchType<0>, LLVMMatchType<0>, llvm_i32_ty],
134 [IntrNoMem]>;
135 class AdvSIMD_3VectorArg_Tied_Narrow_Intrinsic
136 : Intrinsic<[llvm_anyvector_ty],
137 [LLVMHalfElementsVectorType<0>, llvm_anyvector_ty,
138 LLVMMatchType<1>], [IntrNoMem]>;
139 class AdvSIMD_3VectorArg_Scalar_Tied_Narrow_Intrinsic
140 : Intrinsic<[llvm_anyvector_ty],
141 [LLVMHalfElementsVectorType<0>, llvm_anyvector_ty, llvm_i32_ty],
142 [IntrNoMem]>;
143 class AdvSIMD_CvtFxToFP_Intrinsic
144 : Intrinsic<[llvm_anyfloat_ty], [llvm_anyint_ty, llvm_i32_ty],
145 [IntrNoMem]>;
146 class AdvSIMD_CvtFPToFx_Intrinsic
147 : Intrinsic<[llvm_anyint_ty], [llvm_anyfloat_ty, llvm_i32_ty],
148 [IntrNoMem]>;
149
150 class AdvSIMD_1Arg_Intrinsic
151 : Intrinsic<[llvm_any_ty], [LLVMMatchType<0>], [IntrNoMem]>;
152}
153
154// Arithmetic ops
155
156let TargetPrefix = "aarch64", IntrProperties = [IntrNoMem] in {
157 // Vector Add Across Lanes
158 def int_aarch64_neon_saddv : AdvSIMD_1VectorArg_Int_Across_Intrinsic;
159 def int_aarch64_neon_uaddv : AdvSIMD_1VectorArg_Int_Across_Intrinsic;
160 def int_aarch64_neon_faddv : AdvSIMD_1VectorArg_Float_Across_Intrinsic;
161
162 // Vector Long Add Across Lanes
163 def int_aarch64_neon_saddlv : AdvSIMD_1VectorArg_Int_Across_Intrinsic;
164 def int_aarch64_neon_uaddlv : AdvSIMD_1VectorArg_Int_Across_Intrinsic;
165
166 // Vector Halving Add
167 def int_aarch64_neon_shadd : AdvSIMD_2VectorArg_Intrinsic;
168 def int_aarch64_neon_uhadd : AdvSIMD_2VectorArg_Intrinsic;
169
170 // Vector Rounding Halving Add
171 def int_aarch64_neon_srhadd : AdvSIMD_2VectorArg_Intrinsic;
172 def int_aarch64_neon_urhadd : AdvSIMD_2VectorArg_Intrinsic;
173
174 // Vector Saturating Add
175 def int_aarch64_neon_sqadd : AdvSIMD_2IntArg_Intrinsic;
176 def int_aarch64_neon_suqadd : AdvSIMD_2IntArg_Intrinsic;
177 def int_aarch64_neon_usqadd : AdvSIMD_2IntArg_Intrinsic;
178 def int_aarch64_neon_uqadd : AdvSIMD_2IntArg_Intrinsic;
179
180 // Vector Add High-Half
181 // FIXME: this is a legacy intrinsic for aarch64_simd.h. Remove it when that
182 // header is no longer supported.
183 def int_aarch64_neon_addhn : AdvSIMD_2VectorArg_Narrow_Intrinsic;
184
185 // Vector Rounding Add High-Half
186 def int_aarch64_neon_raddhn : AdvSIMD_2VectorArg_Narrow_Intrinsic;
187
188 // Vector Saturating Doubling Multiply High
189 def int_aarch64_neon_sqdmulh : AdvSIMD_2IntArg_Intrinsic;
190
191 // Vector Saturating Rounding Doubling Multiply High
192 def int_aarch64_neon_sqrdmulh : AdvSIMD_2IntArg_Intrinsic;
193
194 // Vector Polynominal Multiply
195 def int_aarch64_neon_pmul : AdvSIMD_2VectorArg_Intrinsic;
196
197 // Vector Long Multiply
198 def int_aarch64_neon_smull : AdvSIMD_2VectorArg_Long_Intrinsic;
199 def int_aarch64_neon_umull : AdvSIMD_2VectorArg_Long_Intrinsic;
200 def int_aarch64_neon_pmull : AdvSIMD_2VectorArg_Long_Intrinsic;
201
202 // 64-bit polynomial multiply really returns an i128, which is not legal. Fake
203 // it with a v16i8.
204 def int_aarch64_neon_pmull64 :
205 Intrinsic<[llvm_v16i8_ty], [llvm_i64_ty, llvm_i64_ty], [IntrNoMem]>;
206
207 // Vector Extending Multiply
208 def int_aarch64_neon_fmulx : AdvSIMD_2FloatArg_Intrinsic {
209 let IntrProperties = [IntrNoMem, Commutative];
210 }
211
212 // Vector Saturating Doubling Long Multiply
213 def int_aarch64_neon_sqdmull : AdvSIMD_2VectorArg_Long_Intrinsic;
214 def int_aarch64_neon_sqdmulls_scalar
215 : Intrinsic<[llvm_i64_ty], [llvm_i32_ty, llvm_i32_ty], [IntrNoMem]>;
216
217 // Vector Halving Subtract
218 def int_aarch64_neon_shsub : AdvSIMD_2VectorArg_Intrinsic;
219 def int_aarch64_neon_uhsub : AdvSIMD_2VectorArg_Intrinsic;
220
221 // Vector Saturating Subtract
222 def int_aarch64_neon_sqsub : AdvSIMD_2IntArg_Intrinsic;
223 def int_aarch64_neon_uqsub : AdvSIMD_2IntArg_Intrinsic;
224
225 // Vector Subtract High-Half
226 // FIXME: this is a legacy intrinsic for aarch64_simd.h. Remove it when that
227 // header is no longer supported.
228 def int_aarch64_neon_subhn : AdvSIMD_2VectorArg_Narrow_Intrinsic;
229
230 // Vector Rounding Subtract High-Half
231 def int_aarch64_neon_rsubhn : AdvSIMD_2VectorArg_Narrow_Intrinsic;
232
233 // Vector Compare Absolute Greater-than-or-equal
234 def int_aarch64_neon_facge : AdvSIMD_2Arg_FloatCompare_Intrinsic;
235
236 // Vector Compare Absolute Greater-than
237 def int_aarch64_neon_facgt : AdvSIMD_2Arg_FloatCompare_Intrinsic;
238
239 // Vector Absolute Difference
240 def int_aarch64_neon_sabd : AdvSIMD_2VectorArg_Intrinsic;
241 def int_aarch64_neon_uabd : AdvSIMD_2VectorArg_Intrinsic;
242 def int_aarch64_neon_fabd : AdvSIMD_2VectorArg_Intrinsic;
243
244 // Scalar Absolute Difference
245 def int_aarch64_sisd_fabd : AdvSIMD_2Scalar_Float_Intrinsic;
246
247 // Vector Max
248 def int_aarch64_neon_smax : AdvSIMD_2VectorArg_Intrinsic;
249 def int_aarch64_neon_umax : AdvSIMD_2VectorArg_Intrinsic;
250 def int_aarch64_neon_fmax : AdvSIMD_2FloatArg_Intrinsic;
251 def int_aarch64_neon_fmaxnmp : AdvSIMD_2VectorArg_Intrinsic;
252
253 // Vector Max Across Lanes
254 def int_aarch64_neon_smaxv : AdvSIMD_1VectorArg_Int_Across_Intrinsic;
255 def int_aarch64_neon_umaxv : AdvSIMD_1VectorArg_Int_Across_Intrinsic;
256 def int_aarch64_neon_fmaxv : AdvSIMD_1VectorArg_Float_Across_Intrinsic;
257 def int_aarch64_neon_fmaxnmv : AdvSIMD_1VectorArg_Float_Across_Intrinsic;
258
259 // Vector Min
260 def int_aarch64_neon_smin : AdvSIMD_2VectorArg_Intrinsic;
261 def int_aarch64_neon_umin : AdvSIMD_2VectorArg_Intrinsic;
262 def int_aarch64_neon_fmin : AdvSIMD_2FloatArg_Intrinsic;
263 def int_aarch64_neon_fminnmp : AdvSIMD_2VectorArg_Intrinsic;
264
265 // Vector Min/Max Number
266 def int_aarch64_neon_fminnm : AdvSIMD_2FloatArg_Intrinsic;
267 def int_aarch64_neon_fmaxnm : AdvSIMD_2FloatArg_Intrinsic;
268
269 // Vector Min Across Lanes
270 def int_aarch64_neon_sminv : AdvSIMD_1VectorArg_Int_Across_Intrinsic;
271 def int_aarch64_neon_uminv : AdvSIMD_1VectorArg_Int_Across_Intrinsic;
272 def int_aarch64_neon_fminv : AdvSIMD_1VectorArg_Float_Across_Intrinsic;
273 def int_aarch64_neon_fminnmv : AdvSIMD_1VectorArg_Float_Across_Intrinsic;
274
275 // Pairwise Add
276 def int_aarch64_neon_addp : AdvSIMD_2VectorArg_Intrinsic;
277
278 // Long Pairwise Add
279 // FIXME: In theory, we shouldn't need intrinsics for saddlp or
280 // uaddlp, but tblgen's type inference currently can't handle the
281 // pattern fragments this ends up generating.
282 def int_aarch64_neon_saddlp : AdvSIMD_1VectorArg_Expand_Intrinsic;
283 def int_aarch64_neon_uaddlp : AdvSIMD_1VectorArg_Expand_Intrinsic;
284
285 // Folding Maximum
286 def int_aarch64_neon_smaxp : AdvSIMD_2VectorArg_Intrinsic;
287 def int_aarch64_neon_umaxp : AdvSIMD_2VectorArg_Intrinsic;
288 def int_aarch64_neon_fmaxp : AdvSIMD_2VectorArg_Intrinsic;
289
290 // Folding Minimum
291 def int_aarch64_neon_sminp : AdvSIMD_2VectorArg_Intrinsic;
292 def int_aarch64_neon_uminp : AdvSIMD_2VectorArg_Intrinsic;
293 def int_aarch64_neon_fminp : AdvSIMD_2VectorArg_Intrinsic;
294
295 // Reciprocal Estimate/Step
296 def int_aarch64_neon_frecps : AdvSIMD_2FloatArg_Intrinsic;
297 def int_aarch64_neon_frsqrts : AdvSIMD_2FloatArg_Intrinsic;
298
299 // Reciprocal Exponent
300 def int_aarch64_neon_frecpx : AdvSIMD_1FloatArg_Intrinsic;
301
302 // Vector Saturating Shift Left
303 def int_aarch64_neon_sqshl : AdvSIMD_2IntArg_Intrinsic;
304 def int_aarch64_neon_uqshl : AdvSIMD_2IntArg_Intrinsic;
305
306 // Vector Rounding Shift Left
307 def int_aarch64_neon_srshl : AdvSIMD_2IntArg_Intrinsic;
308 def int_aarch64_neon_urshl : AdvSIMD_2IntArg_Intrinsic;
309
310 // Vector Saturating Rounding Shift Left
311 def int_aarch64_neon_sqrshl : AdvSIMD_2IntArg_Intrinsic;
312 def int_aarch64_neon_uqrshl : AdvSIMD_2IntArg_Intrinsic;
313
314 // Vector Signed->Unsigned Shift Left by Constant
315 def int_aarch64_neon_sqshlu : AdvSIMD_2IntArg_Intrinsic;
316
317 // Vector Signed->Unsigned Narrowing Saturating Shift Right by Constant
318 def int_aarch64_neon_sqshrun : AdvSIMD_2Arg_Scalar_Narrow_Intrinsic;
319
320 // Vector Signed->Unsigned Rounding Narrowing Saturating Shift Right by Const
321 def int_aarch64_neon_sqrshrun : AdvSIMD_2Arg_Scalar_Narrow_Intrinsic;
322
323 // Vector Narrowing Shift Right by Constant
324 def int_aarch64_neon_sqshrn : AdvSIMD_2Arg_Scalar_Narrow_Intrinsic;
325 def int_aarch64_neon_uqshrn : AdvSIMD_2Arg_Scalar_Narrow_Intrinsic;
326
327 // Vector Rounding Narrowing Shift Right by Constant
328 def int_aarch64_neon_rshrn : AdvSIMD_2Arg_Scalar_Narrow_Intrinsic;
329
330 // Vector Rounding Narrowing Saturating Shift Right by Constant
331 def int_aarch64_neon_sqrshrn : AdvSIMD_2Arg_Scalar_Narrow_Intrinsic;
332 def int_aarch64_neon_uqrshrn : AdvSIMD_2Arg_Scalar_Narrow_Intrinsic;
333
334 // Vector Shift Left
335 def int_aarch64_neon_sshl : AdvSIMD_2IntArg_Intrinsic;
336 def int_aarch64_neon_ushl : AdvSIMD_2IntArg_Intrinsic;
337
338 // Vector Widening Shift Left by Constant
339 def int_aarch64_neon_shll : AdvSIMD_2VectorArg_Scalar_Wide_BySize_Intrinsic;
340 def int_aarch64_neon_sshll : AdvSIMD_2VectorArg_Scalar_Wide_Intrinsic;
341 def int_aarch64_neon_ushll : AdvSIMD_2VectorArg_Scalar_Wide_Intrinsic;
342
343 // Vector Shift Right by Constant and Insert
344 def int_aarch64_neon_vsri : AdvSIMD_3VectorArg_Scalar_Intrinsic;
345
346 // Vector Shift Left by Constant and Insert
347 def int_aarch64_neon_vsli : AdvSIMD_3VectorArg_Scalar_Intrinsic;
348
349 // Vector Saturating Narrow
350 def int_aarch64_neon_scalar_sqxtn: AdvSIMD_1IntArg_Narrow_Intrinsic;
351 def int_aarch64_neon_scalar_uqxtn : AdvSIMD_1IntArg_Narrow_Intrinsic;
352 def int_aarch64_neon_sqxtn : AdvSIMD_1VectorArg_Narrow_Intrinsic;
353 def int_aarch64_neon_uqxtn : AdvSIMD_1VectorArg_Narrow_Intrinsic;
354
355 // Vector Saturating Extract and Unsigned Narrow
356 def int_aarch64_neon_scalar_sqxtun : AdvSIMD_1IntArg_Narrow_Intrinsic;
357 def int_aarch64_neon_sqxtun : AdvSIMD_1VectorArg_Narrow_Intrinsic;
358
359 // Vector Absolute Value
360 def int_aarch64_neon_abs : AdvSIMD_1Arg_Intrinsic;
361
362 // Vector Saturating Absolute Value
363 def int_aarch64_neon_sqabs : AdvSIMD_1IntArg_Intrinsic;
364
365 // Vector Saturating Negation
366 def int_aarch64_neon_sqneg : AdvSIMD_1IntArg_Intrinsic;
367
368 // Vector Count Leading Sign Bits
369 def int_aarch64_neon_cls : AdvSIMD_1VectorArg_Intrinsic;
370
371 // Vector Reciprocal Estimate
372 def int_aarch64_neon_urecpe : AdvSIMD_1VectorArg_Intrinsic;
373 def int_aarch64_neon_frecpe : AdvSIMD_1FloatArg_Intrinsic;
374
375 // Vector Square Root Estimate
376 def int_aarch64_neon_ursqrte : AdvSIMD_1VectorArg_Intrinsic;
377 def int_aarch64_neon_frsqrte : AdvSIMD_1FloatArg_Intrinsic;
378
379 // Vector Bitwise Reverse
380 def int_aarch64_neon_rbit : AdvSIMD_1VectorArg_Intrinsic;
381
382 // Vector Conversions Between Half-Precision and Single-Precision.
383 def int_aarch64_neon_vcvtfp2hf
384 : Intrinsic<[llvm_v4i16_ty], [llvm_v4f32_ty], [IntrNoMem]>;
385 def int_aarch64_neon_vcvthf2fp
386 : Intrinsic<[llvm_v4f32_ty], [llvm_v4i16_ty], [IntrNoMem]>;
387
388 // Vector Conversions Between Floating-point and Fixed-point.
389 def int_aarch64_neon_vcvtfp2fxs : AdvSIMD_CvtFPToFx_Intrinsic;
390 def int_aarch64_neon_vcvtfp2fxu : AdvSIMD_CvtFPToFx_Intrinsic;
391 def int_aarch64_neon_vcvtfxs2fp : AdvSIMD_CvtFxToFP_Intrinsic;
392 def int_aarch64_neon_vcvtfxu2fp : AdvSIMD_CvtFxToFP_Intrinsic;
393
394 // Vector FP->Int Conversions
395 def int_aarch64_neon_fcvtas : AdvSIMD_FPToIntRounding_Intrinsic;
396 def int_aarch64_neon_fcvtau : AdvSIMD_FPToIntRounding_Intrinsic;
397 def int_aarch64_neon_fcvtms : AdvSIMD_FPToIntRounding_Intrinsic;
398 def int_aarch64_neon_fcvtmu : AdvSIMD_FPToIntRounding_Intrinsic;
399 def int_aarch64_neon_fcvtns : AdvSIMD_FPToIntRounding_Intrinsic;
400 def int_aarch64_neon_fcvtnu : AdvSIMD_FPToIntRounding_Intrinsic;
401 def int_aarch64_neon_fcvtps : AdvSIMD_FPToIntRounding_Intrinsic;
402 def int_aarch64_neon_fcvtpu : AdvSIMD_FPToIntRounding_Intrinsic;
403 def int_aarch64_neon_fcvtzs : AdvSIMD_FPToIntRounding_Intrinsic;
404 def int_aarch64_neon_fcvtzu : AdvSIMD_FPToIntRounding_Intrinsic;
405
406 // Vector FP Rounding: only ties to even is unrepresented by a normal
407 // intrinsic.
408 def int_aarch64_neon_frintn : AdvSIMD_1FloatArg_Intrinsic;
409
410 // Scalar FP->Int conversions
411
412 // Vector FP Inexact Narrowing
413 def int_aarch64_neon_fcvtxn : AdvSIMD_1VectorArg_Expand_Intrinsic;
414
415 // Scalar FP Inexact Narrowing
416 def int_aarch64_sisd_fcvtxn : Intrinsic<[llvm_float_ty], [llvm_double_ty],
417 [IntrNoMem]>;
418}
419
420let TargetPrefix = "aarch64" in { // All intrinsics start with "llvm.aarch64.".
421 class AdvSIMD_2Vector2Index_Intrinsic
422 : Intrinsic<[llvm_anyvector_ty],
423 [llvm_anyvector_ty, llvm_i64_ty, LLVMMatchType<0>, llvm_i64_ty],
424 [IntrNoMem]>;
425}
426
427// Vector element to element moves
428def int_aarch64_neon_vcopy_lane: AdvSIMD_2Vector2Index_Intrinsic;
429
430let TargetPrefix = "aarch64" in { // All intrinsics start with "llvm.aarch64.".
431 class AdvSIMD_1Vec_Load_Intrinsic
432 : Intrinsic<[llvm_anyvector_ty], [LLVMAnyPointerType<LLVMMatchType<0>>],
433 [IntrReadMem, IntrArgMemOnly]>;
434 class AdvSIMD_1Vec_Store_Lane_Intrinsic
435 : Intrinsic<[], [llvm_anyvector_ty, llvm_i64_ty, llvm_anyptr_ty],
436 [IntrArgMemOnly, NoCapture<2>]>;
437
438 class AdvSIMD_2Vec_Load_Intrinsic
439 : Intrinsic<[llvm_anyvector_ty, LLVMMatchType<0>],
440 [LLVMAnyPointerType<LLVMMatchType<0>>],
441 [IntrReadMem, IntrArgMemOnly]>;
442 class AdvSIMD_2Vec_Load_Lane_Intrinsic
443 : Intrinsic<[llvm_anyvector_ty, LLVMMatchType<0>],
444 [LLVMMatchType<0>, LLVMMatchType<0>,
445 llvm_i64_ty, llvm_anyptr_ty],
446 [IntrReadMem, IntrArgMemOnly]>;
447 class AdvSIMD_2Vec_Store_Intrinsic
448 : Intrinsic<[], [llvm_anyvector_ty, LLVMMatchType<0>,
449 LLVMAnyPointerType<LLVMMatchType<0>>],
450 [IntrArgMemOnly, NoCapture<2>]>;
451 class AdvSIMD_2Vec_Store_Lane_Intrinsic
452 : Intrinsic<[], [llvm_anyvector_ty, LLVMMatchType<0>,
453 llvm_i64_ty, llvm_anyptr_ty],
454 [IntrArgMemOnly, NoCapture<3>]>;
455
456 class AdvSIMD_3Vec_Load_Intrinsic
457 : Intrinsic<[llvm_anyvector_ty, LLVMMatchType<0>, LLVMMatchType<0>],
458 [LLVMAnyPointerType<LLVMMatchType<0>>],
459 [IntrReadMem, IntrArgMemOnly]>;
460 class AdvSIMD_3Vec_Load_Lane_Intrinsic
461 : Intrinsic<[llvm_anyvector_ty, LLVMMatchType<0>, LLVMMatchType<0>],
462 [LLVMMatchType<0>, LLVMMatchType<0>, LLVMMatchType<0>,
463 llvm_i64_ty, llvm_anyptr_ty],
464 [IntrReadMem, IntrArgMemOnly]>;
465 class AdvSIMD_3Vec_Store_Intrinsic
466 : Intrinsic<[], [llvm_anyvector_ty, LLVMMatchType<0>,
467 LLVMMatchType<0>, LLVMAnyPointerType<LLVMMatchType<0>>],
468 [IntrArgMemOnly, NoCapture<3>]>;
469 class AdvSIMD_3Vec_Store_Lane_Intrinsic
470 : Intrinsic<[], [llvm_anyvector_ty,
471 LLVMMatchType<0>, LLVMMatchType<0>,
472 llvm_i64_ty, llvm_anyptr_ty],
473 [IntrArgMemOnly, NoCapture<4>]>;
474
475 class AdvSIMD_4Vec_Load_Intrinsic
476 : Intrinsic<[llvm_anyvector_ty, LLVMMatchType<0>,
477 LLVMMatchType<0>, LLVMMatchType<0>],
478 [LLVMAnyPointerType<LLVMMatchType<0>>],
479 [IntrReadMem, IntrArgMemOnly]>;
480 class AdvSIMD_4Vec_Load_Lane_Intrinsic
481 : Intrinsic<[llvm_anyvector_ty, LLVMMatchType<0>,
482 LLVMMatchType<0>, LLVMMatchType<0>],
483 [LLVMMatchType<0>, LLVMMatchType<0>,
484 LLVMMatchType<0>, LLVMMatchType<0>,
485 llvm_i64_ty, llvm_anyptr_ty],
486 [IntrReadMem, IntrArgMemOnly]>;
487 class AdvSIMD_4Vec_Store_Intrinsic
488 : Intrinsic<[], [llvm_anyvector_ty, LLVMMatchType<0>,
489 LLVMMatchType<0>, LLVMMatchType<0>,
490 LLVMAnyPointerType<LLVMMatchType<0>>],
491 [IntrArgMemOnly, NoCapture<4>]>;
492 class AdvSIMD_4Vec_Store_Lane_Intrinsic
493 : Intrinsic<[], [llvm_anyvector_ty, LLVMMatchType<0>,
494 LLVMMatchType<0>, LLVMMatchType<0>,
495 llvm_i64_ty, llvm_anyptr_ty],
496 [IntrArgMemOnly, NoCapture<5>]>;
497}
498
499// Memory ops
500
501def int_aarch64_neon_ld1x2 : AdvSIMD_2Vec_Load_Intrinsic;
502def int_aarch64_neon_ld1x3 : AdvSIMD_3Vec_Load_Intrinsic;
503def int_aarch64_neon_ld1x4 : AdvSIMD_4Vec_Load_Intrinsic;
504
505def int_aarch64_neon_st1x2 : AdvSIMD_2Vec_Store_Intrinsic;
506def int_aarch64_neon_st1x3 : AdvSIMD_3Vec_Store_Intrinsic;
507def int_aarch64_neon_st1x4 : AdvSIMD_4Vec_Store_Intrinsic;
508
509def int_aarch64_neon_ld2 : AdvSIMD_2Vec_Load_Intrinsic;
510def int_aarch64_neon_ld3 : AdvSIMD_3Vec_Load_Intrinsic;
511def int_aarch64_neon_ld4 : AdvSIMD_4Vec_Load_Intrinsic;
512
513def int_aarch64_neon_ld2lane : AdvSIMD_2Vec_Load_Lane_Intrinsic;
514def int_aarch64_neon_ld3lane : AdvSIMD_3Vec_Load_Lane_Intrinsic;
515def int_aarch64_neon_ld4lane : AdvSIMD_4Vec_Load_Lane_Intrinsic;
516
517def int_aarch64_neon_ld2r : AdvSIMD_2Vec_Load_Intrinsic;
518def int_aarch64_neon_ld3r : AdvSIMD_3Vec_Load_Intrinsic;
519def int_aarch64_neon_ld4r : AdvSIMD_4Vec_Load_Intrinsic;
520
521def int_aarch64_neon_st2 : AdvSIMD_2Vec_Store_Intrinsic;
522def int_aarch64_neon_st3 : AdvSIMD_3Vec_Store_Intrinsic;
523def int_aarch64_neon_st4 : AdvSIMD_4Vec_Store_Intrinsic;
524
525def int_aarch64_neon_st2lane : AdvSIMD_2Vec_Store_Lane_Intrinsic;
526def int_aarch64_neon_st3lane : AdvSIMD_3Vec_Store_Lane_Intrinsic;
527def int_aarch64_neon_st4lane : AdvSIMD_4Vec_Store_Lane_Intrinsic;
528
529let TargetPrefix = "aarch64" in { // All intrinsics start with "llvm.aarch64.".
530 class AdvSIMD_Tbl1_Intrinsic
531 : Intrinsic<[llvm_anyvector_ty], [llvm_v16i8_ty, LLVMMatchType<0>],
532 [IntrNoMem]>;
533 class AdvSIMD_Tbl2_Intrinsic
534 : Intrinsic<[llvm_anyvector_ty],
535 [llvm_v16i8_ty, llvm_v16i8_ty, LLVMMatchType<0>], [IntrNoMem]>;
536 class AdvSIMD_Tbl3_Intrinsic
537 : Intrinsic<[llvm_anyvector_ty],
538 [llvm_v16i8_ty, llvm_v16i8_ty, llvm_v16i8_ty,
539 LLVMMatchType<0>],
540 [IntrNoMem]>;
541 class AdvSIMD_Tbl4_Intrinsic
542 : Intrinsic<[llvm_anyvector_ty],
543 [llvm_v16i8_ty, llvm_v16i8_ty, llvm_v16i8_ty, llvm_v16i8_ty,
544 LLVMMatchType<0>],
545 [IntrNoMem]>;
546
547 class AdvSIMD_Tbx1_Intrinsic
548 : Intrinsic<[llvm_anyvector_ty],
549 [LLVMMatchType<0>, llvm_v16i8_ty, LLVMMatchType<0>],
550 [IntrNoMem]>;
551 class AdvSIMD_Tbx2_Intrinsic
552 : Intrinsic<[llvm_anyvector_ty],
553 [LLVMMatchType<0>, llvm_v16i8_ty, llvm_v16i8_ty,
554 LLVMMatchType<0>],
555 [IntrNoMem]>;
556 class AdvSIMD_Tbx3_Intrinsic
557 : Intrinsic<[llvm_anyvector_ty],
558 [LLVMMatchType<0>, llvm_v16i8_ty, llvm_v16i8_ty,
559 llvm_v16i8_ty, LLVMMatchType<0>],
560 [IntrNoMem]>;
561 class AdvSIMD_Tbx4_Intrinsic
562 : Intrinsic<[llvm_anyvector_ty],
563 [LLVMMatchType<0>, llvm_v16i8_ty, llvm_v16i8_ty,
564 llvm_v16i8_ty, llvm_v16i8_ty, LLVMMatchType<0>],
565 [IntrNoMem]>;
566}
567def int_aarch64_neon_tbl1 : AdvSIMD_Tbl1_Intrinsic;
568def int_aarch64_neon_tbl2 : AdvSIMD_Tbl2_Intrinsic;
569def int_aarch64_neon_tbl3 : AdvSIMD_Tbl3_Intrinsic;
570def int_aarch64_neon_tbl4 : AdvSIMD_Tbl4_Intrinsic;
571
572def int_aarch64_neon_tbx1 : AdvSIMD_Tbx1_Intrinsic;
573def int_aarch64_neon_tbx2 : AdvSIMD_Tbx2_Intrinsic;
574def int_aarch64_neon_tbx3 : AdvSIMD_Tbx3_Intrinsic;
575def int_aarch64_neon_tbx4 : AdvSIMD_Tbx4_Intrinsic;
576
577let TargetPrefix = "aarch64" in {
578 class Crypto_AES_DataKey_Intrinsic
579 : Intrinsic<[llvm_v16i8_ty], [llvm_v16i8_ty, llvm_v16i8_ty], [IntrNoMem]>;
580
581 class Crypto_AES_Data_Intrinsic
582 : Intrinsic<[llvm_v16i8_ty], [llvm_v16i8_ty], [IntrNoMem]>;
583
584 // SHA intrinsic taking 5 words of the hash (v4i32, i32) and 4 of the schedule
585 // (v4i32).
586 class Crypto_SHA_5Hash4Schedule_Intrinsic
587 : Intrinsic<[llvm_v4i32_ty], [llvm_v4i32_ty, llvm_i32_ty, llvm_v4i32_ty],
588 [IntrNoMem]>;
589
590 // SHA intrinsic taking 5 words of the hash (v4i32, i32) and 4 of the schedule
591 // (v4i32).
592 class Crypto_SHA_1Hash_Intrinsic
593 : Intrinsic<[llvm_i32_ty], [llvm_i32_ty], [IntrNoMem]>;
594
595 // SHA intrinsic taking 8 words of the schedule
596 class Crypto_SHA_8Schedule_Intrinsic
597 : Intrinsic<[llvm_v4i32_ty], [llvm_v4i32_ty, llvm_v4i32_ty], [IntrNoMem]>;
598
599 // SHA intrinsic taking 12 words of the schedule
600 class Crypto_SHA_12Schedule_Intrinsic
601 : Intrinsic<[llvm_v4i32_ty], [llvm_v4i32_ty, llvm_v4i32_ty, llvm_v4i32_ty],
602 [IntrNoMem]>;
603
604 // SHA intrinsic taking 8 words of the hash and 4 of the schedule.
605 class Crypto_SHA_8Hash4Schedule_Intrinsic
606 : Intrinsic<[llvm_v4i32_ty], [llvm_v4i32_ty, llvm_v4i32_ty, llvm_v4i32_ty],
607 [IntrNoMem]>;
608}
609
610// AES
611def int_aarch64_crypto_aese : Crypto_AES_DataKey_Intrinsic;
612def int_aarch64_crypto_aesd : Crypto_AES_DataKey_Intrinsic;
613def int_aarch64_crypto_aesmc : Crypto_AES_Data_Intrinsic;
614def int_aarch64_crypto_aesimc : Crypto_AES_Data_Intrinsic;
615
616// SHA1
617def int_aarch64_crypto_sha1c : Crypto_SHA_5Hash4Schedule_Intrinsic;
618def int_aarch64_crypto_sha1p : Crypto_SHA_5Hash4Schedule_Intrinsic;
619def int_aarch64_crypto_sha1m : Crypto_SHA_5Hash4Schedule_Intrinsic;
620def int_aarch64_crypto_sha1h : Crypto_SHA_1Hash_Intrinsic;
621
622def int_aarch64_crypto_sha1su0 : Crypto_SHA_12Schedule_Intrinsic;
623def int_aarch64_crypto_sha1su1 : Crypto_SHA_8Schedule_Intrinsic;
624
625// SHA256
626def int_aarch64_crypto_sha256h : Crypto_SHA_8Hash4Schedule_Intrinsic;
627def int_aarch64_crypto_sha256h2 : Crypto_SHA_8Hash4Schedule_Intrinsic;
628def int_aarch64_crypto_sha256su0 : Crypto_SHA_8Schedule_Intrinsic;
629def int_aarch64_crypto_sha256su1 : Crypto_SHA_12Schedule_Intrinsic;
630
631//===----------------------------------------------------------------------===//
632// CRC32
633
634let TargetPrefix = "aarch64" in {
635
636def int_aarch64_crc32b : Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty],
637 [IntrNoMem]>;
638def int_aarch64_crc32cb : Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty],
639 [IntrNoMem]>;
640def int_aarch64_crc32h : Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty],
641 [IntrNoMem]>;
642def int_aarch64_crc32ch : Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty],
643 [IntrNoMem]>;
644def int_aarch64_crc32w : Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty],
645 [IntrNoMem]>;
646def int_aarch64_crc32cw : Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i32_ty],
647 [IntrNoMem]>;
648def int_aarch64_crc32x : Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i64_ty],
649 [IntrNoMem]>;
650def int_aarch64_crc32cx : Intrinsic<[llvm_i32_ty], [llvm_i32_ty, llvm_i64_ty],
651 [IntrNoMem]>;
652}